Data sheet acquired from Harris Semiconductor SCHS280C November 1997 - Revised July 2003 # 捷多邦,专业PCB打样工厂,24小时加急出货 # CD54HC4514, CD74HC4514, CD74HC4515 # High-Speed CMOS Logic 4- to 16-Line Decoder/Demultiplexer with Input Latches #### **Features** - · Multifunction Capability - Binary to 1-of-16 Decoder - 1-to-16 Line Demultiplexer - Fanout (Over Temperature Range) - Wide Operating Temperature Range . . . -55°C to 125°C - Balanced Propagation Delay and Transition Times - Significant Power Reduction Compared to LSTTL Logic ICs - HC Types - 2V to 6V Operation - High Noise Immunity: N<sub>IL</sub> = 30%, N<sub>IH</sub> = 30% of V<sub>CC</sub> at V<sub>CC</sub> = 5V ## **Pinout** CD54HC4514 (CERDIP) CD74HC4514, CD74HC4515 (PDIP, SOIC) TOP VIEW ## Description The CD54HC4514, CD74HC4514, and CD74HC4515 are high-speed silicon gate devices consisting of a 4-bit strobed latch and a 4- to 16-line decoder. The selected output is enabled by a low on the enable input ( $\overline{E}$ ). A high on $\overline{E}$ inhibits selection of any output. Demultiplexing is accomplished by using the $\overline{E}$ input as the data input and the select inputs (A0-A3) as addresses. This $\overline{E}$ input also serves as a chip select when these devices are cascaded. When Latch Enable ( $\overline{\text{LE}}$ ) is high the output follows changes in the inputs (see truth table). When $\overline{\text{LE}}$ is low the output is isolated from changes in the input and remains at the level (high for the 4514, low for the 4515) it had before the latches were enabled. These devices, enhanced versions of the equivalent CMOS types, can drive 10 LSTTL loads. ## **Ordering Information** | PART NUMBER | TEMP. RANGE (°C) | PACKAGE | |---------------|------------------|--------------| | CD54HC4514F3A | -55 to 125 | 24 Ld CERDIP | | CD74HC4514E | -55 to 125 | 24 Ld PDIP | | CD74HC4514EN | -55 to 125 | 24 Ld PDIP | | CD74HC4514M | -55 to 125 | 24 Ld SOIC | | CD74HC4514M96 | -55 to 125 | 24 Ld SOIC | | CD74HC4515E | -55 to 125 | 24 Ld PDIP | | CD74HC4515EN | -55 to 125 | 24 Ld PDIP | | CD74HC4515M | -55 to 125 | 24 Ld SOIC | | CD74HC4515M96 | -55 to 125 | 24 Ld SOIC | NOTE: When ordering, use the entire part number. The suffix 96 denotes tape and reel. # Functional Diagram DECODE TRUTH TABLE ( $\overline{LE} = 1$ ) | | | DECODE | R INPUTS | | ADDRESSED OUTPUT | | | | |--------|----|--------|----------|----|------------------------------------------------|--|--|--| | ENABLE | А3 | A2 | A1 | A0 | 4514 = LOGIC 1 (HIGH)<br>4515 = LOGIC 0 (HIGH) | | | | | 0 | 0 | 0 | 0 | 0 | Y0 | | | | | 0 | 0 | 0 | 0 | 1 | Y1 | | | | | 0 | 0 | 0 | 1 | 0 | Y2 | | | | | 0 | 0 | 0 | 1 | 1 | Y3 | | | | | 0 | 0 | 1 | 0 | 0 | Y4 | | | | | 0 | 0 | 1 | 0 | 1 | Y5 | | | | | 0 | 0 | 1 | 1 | 0 | Y6 | | | | | 0 | 0 | 1 | 1 | 1 | Y7 | | | | | 0 | 1 | 0 | 0 | 0 | Y8 | | | | | 0 | 1 | 0 | 0 | 1 | Y9 | | | | | 0 | 1 | 0 | 1 | 0 | Y10 | | | | | 0 | 1 | 0 | 1 | 1 | Y11 | | | | | 0 | 1 | 1 | 0 | 0 | Y12 | | | | | 0 | 1 | 1 | 0 | 1 | Y13 | | | | | 0 | 1 | 1 | 1 | 0 | Y14 | | | | | 0 | 1 | 1 | 1 | 1 | Y15 | | | | | 1 | Х | Х | Х | Х | All Outputs = 0, 4514<br>All Outputs = 1, 4515 | | | | X = Don't Care; Logic 1 = High; Logic 0 = Low #### **Absolute Maximum Ratings Thermal Information** DC Supply Voltage, V<sub>CC</sub> .....-0.5V to 7V $\theta_{JA}$ (°C/W) Thermal Resistance (Typical) DC Input Diode Current, I<sub>IK</sub> 67 EN (PDIP) Package (Note 1)..... DC Output Diode Current, IOK M (SOIC) Package (Note 2)..... For $V_O < -0.5V$ or $V_O > V_{CC} + 0.5V$ ......±20mA DC Drain Current, per Output, IO Maximum Storage Temperature Range .....-65°C to 150°C Maximum Lead Temperature (Soldering 10s).....300°C DC Output Source or Sink Current per Output Pin, Io (SOIC - Lead Tips Only) For $V_O > -0.5V$ or $V_O < V_{CC} + 0.5V$ ...... $\pm 25$ mA **Operating Conditions** Supply Voltage Range, V<sub>CC</sub> HC Types ......2V to 6V Input Rise and Fall Time 4.5V...... 500ns (Max) CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTES: - 1. The package thermal impedance is calculated in accordance with JESD 51-3. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. #### **DC Electrical Specifications** | | | TES<br>CONDI | | v <sub>cc</sub> | 25°C | | | -40°C TO 85°C | | -55°C TO 125°C | | | |-----------------------|----------------------------------------------|------------------------------------|---------------------|-----------------|------|-----|------|---------------|------|----------------|------|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | | | | | | | | | | | High Level Input | V <sub>IH</sub> | - | - | 2 | 1.5 | - | - | 1.5 | - | 1.5 | - | V | | Voltage | | | | 4.5 | 3.15 | - | - | 3.15 | - | 3.15 | - | V | | | | | | 6 | 4.2 | - | - | 4.2 | - | 4.2 | - | V | | Low Level Input | Low Level Input V <sub>IL</sub> -<br>Voltage | - | - | 2 | - | - | 0.5 | - | 0.5 | - | 0.5 | V | | voitage | | | | 4.5 | - | - | 1.35 | - | 1.35 | - | 1.35 | V | | | | | | 6 | - | - | 1.8 | - | 1.8 | - | 1.8 | V | | High Level Output | V <sub>OH</sub> | V <sub>IH</sub> or V <sub>IL</sub> | -0.02 | 2 | 1.9 | - | - | 1.9 | - | 1.9 | - | V | | Voltage<br>CMOS Loads | | | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | | | | -0.02 | 6 | 5.9 | - | - | 5.9 | - | 5.9 | - | V | | High Level Output | 1 | | - | - | - | - | - | - | - | - | - | V | | Voltage<br>TTL Loads | | -4 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | ٧ | | | | | | -5.2 | 6 | 5.48 | - | - | 5.34 | - | 5.2 | - | V | # DC Electrical Specifications (Continued) | | | TES<br>CONDI | | V <sub>CC</sub> 25°C | | | -40°C TO 85°C | | -55°C TO 125°C | | | | |-----------------------------|-----------------|------------------------------------|---------------------|----------------------|-----|-----|---------------|-----|----------------|-----|-----|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | Low Level Output | V <sub>OL</sub> | V <sub>IH</sub> or V <sub>IL</sub> | 0.02 | 2 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Voltage<br>CMOS Loads | | | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | | 0.02 | 6 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output | | | - | - | - | - | - | - | - | - | - | V | | Voltage<br>TTL Loads | | | 4 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | | | | 5.2 | 6 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | lį | V <sub>CC</sub> or<br>GND | - | 6 | - | - | ±0.1 | - | ±1 | - | ±1 | μΑ | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 6 | - | - | 8 | - | 80 | - | 160 | μΑ | # **Prerequisite For Switching Specifications** | | | TEST<br>CONDITIONS | V <sub>CC</sub> | | 25°C | | -40°C TO 85°C | | -55°C TO 125°C | | | |--------------------------|-----------------|--------------------|-----------------|-----|------|-----|---------------|-----|----------------|-----|-------| | PARAMETER | SYMBOL | | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | | | | | | | | | | LE Pulse Width | t <sub>W</sub> | - | 2 | 75 | - | - | 95 | - | 110 | - | ns | | | | | 4.5 | 30 | - | - | 19 | - | 22 | - | ns | | | | | 6 | 35 | - | - | 16 | - | 19 | - | ns | | Select to LE Set-Up Time | t <sub>SU</sub> | - | 2 | 100 | - | - | 125 | - | 150 | - | ns | | | | | 4.5 | 20 | - | - | 25 | - | 30 | - | ns | | | | | 6 | 17 | - | - | 21 | - | 26 | - | ns | | Select to LE Hold Time | t <sub>H</sub> | - | 2 | 0 | - | - | 0 | - | 0 | - | ns | | | | | 4.5 | 0 | - | - | 0 | - | 0 | - | ns | | | | | 6 | 0 | - | - | 0 | - | 0 | - | ns | # **Switching Specifications** $C_L = 50 pF$ , Input $t_f$ , $t_f = 6 ns$ | | | TEST | | | 25°C | | | С ТО<br>°С | | C TO<br>5°C | | |-------------------|-------------------------------------|-----------------------|---------------------|-----|------|-----|-----|------------|-----|-------------|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | | | | | | | | | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | $C_L = 50pF$ | | | | | | | | | | | Select to Outputs | | | 2 | - | - | 275 | - | 345 | - | 415 | ns | | | | | 4.5 | - | - | 55 | - | 69 | - | 83 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 23 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 47 | - | 59 | - | 71 | ns | | LE to Outputs | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 225 | - | 280 | - | 340 | ns | | | | | 4.5 | - | - | 45 | - | 56 | - | 68 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 19 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 38 | - | 48 | - | 58 | ns | Switching Specifications $C_L = 50pF$ , Input $t_r$ , $t_f = 6ns$ (Continued) | | | TEST | | | 25°C | | -40 <sup>0</sup><br>85 | С ТО<br>°С | | C TO<br>5°C | | |--------------------------------------------|-------------------------------------|-----------------------|---------------------|-----|------|-----|------------------------|------------|-----|-------------|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | E to Outputs | t <sub>PHL</sub> , t <sub>PLH</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 175 | - | 220 | - | 265 | ns | | | | | 4.5 | - | - | 35 | - | 44 | - | 53 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 14 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 30 | - | 37 | - | 45 | ns | | Output Transition Time | t <sub>THL</sub> , t <sub>TLH</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 75 | - | 95 | - | 110 | ns | | | | | 4.5 | - | - | 15 | - | 19 | - | 22 | ns | | | | | 6 | - | - | 13 | - | 16 | - | 19 | ns | | Input Capacitance | C <sub>IN</sub> | C <sub>L</sub> = 50pF | - | 10 | - | 10 | - | 10 | - | 10 | pF | | Power Dissipation Capacitance (Notes 3, 4) | C <sub>PD</sub> | - | 5 | - | 70 | = | - | - | - | - | pF | #### NOTES: - 3. $\ensuremath{\text{C}_{\text{PD}}}$ is used to determine the dynamic power consumption, per package. - $4. \ \ P_D = V_{CC}{}^2 \ f_i \ (C_{PD} + C_L) \ where \ f_i = Input \ Frequency, \ C_L = Output \ Load \ Capacitance, \ V_{CC} = Supply \ Voltage.$ ## Test Circuits and Waveforms NOTE: Outputs should be switching from 10% V $_{CC}$ to 90% V $_{CC}$ in accordance with device truth table. For $f_{MAX}$ , input duty cycle = 50%. FIGURE 1. HC CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH FIGURE 2. HC TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC FIGURE 3. HC TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC ## Test Circuits and Waveforms (Continued) FIGURE 4. HC SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS FIGURE 5. HC SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS com 17-Oct-2005 ## **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | 5962-9865501QJA | ACTIVE | CDIP | J | 24 | 1 | TBD | Call TI | Level-NC-NC-NC | | CD54HC4514F3A | ACTIVE | CDIP | J | 24 | 1 | TBD | Call TI | Level-NC-NC-NC | | CD74HC4514E | ACTIVE | PDIP | N | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | CD74HC4514EE4 | ACTIVE | PDIP | N | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | CD74HC4514EN | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | CD74HC4514ENE4 | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | CD74HC4514M | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4514M96 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4514M96E4 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4514ME4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4515E | ACTIVE | PDIP | N | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | CD74HC4515EE4 | ACTIVE | PDIP | N | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | CD74HC4515EN | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | CD74HC4515ENE4 | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | CD74HC4515M | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4515M96 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4515M96E4 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC4515ME4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | $<sup>^{(1)}</sup>$ The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. ## PACKAGE OPTION ADDENDUM 17-Oct-2005 (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## J (R-GDIP-T\*\*) #### 24 PINS SHOWN #### **CERAMIC DUAL-IN-LINE PACKAGE** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Window (lens) added to this group of packages (24-, 28-, 32-, 40-pin). - D. This package can be hermetically sealed with a ceramic lid using glass frit. - E. Index point is provided on cap for terminal identification. ## NT (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE ## **24 PINS SHOWN** NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. ## N (R-PDIP-T24) ## PLASTIC DUAL-IN-LINE NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-010 ## N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE ## 24 PIN SHOWN NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-011 - D. Falls within JEDEC MS-015 (32 pin only) # DW (R-PDSO-G24) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AD. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265