National Semiconductor August 1998 # 100325 # Low Power Hex ECL-to-TTL Translator # **General Description** The 100325 is a hex translator for converting F100K logic levels to TTL logic levels. Differential inputs allow each circuit to be used as an inverting, non-inverting or differential receiver. An internal reference voltage generator provides V<sub>BB</sub> for single-ended operation, or for use in Schmitt trigger applications. All inputs have 50 $k\Omega$ pull-down resistors. When the inputs are either unconnected or at the same potential the outputs will go low. When used in single-ended operation the apparent input threshold of the true inputs is 20 mV to 40 mV higher (positive) than the threshold of the complementary inputs. The $V_{\text{EE}}$ and $V_{\text{TTL}}$ power may be applied in either order. ## **Features** - Pin/function compatible with 100125 - Meets 100125 AC specifications - 50% power reduction of the 100125 - Differential inputs with built in offset - Standard FAST® outputs - 2000V ESD protection - -4.2V to -5.7V operating range - Available to Microcircuit Drawing (SMD) 5962-9153101 # **Logic Diagram** DS100314-4 | Pin Names | Description | | | | | | |-------------------------------------------------------------------------------|-----------------------|--|--|--|--|--| | D <sub>0</sub> -D <sub>5</sub> | Data Inputs | | | | | | | $ \begin{array}{c} D_0 - D_5 \\ \overline{D}_0 - \overline{D}_5 \end{array} $ | Inverting Data Inputs | | | | | | | Q <sub>0</sub> -Q <sub>5</sub> | Data Outputs | | | | | | FAST® is a registered trademark of Fairchild Semiconductor. # **Connection Diagrams** ### 24-Pin Quad Cerpak ## **Truth Table** | Ir | Outputs | | | | |------------------------------------|--------------------|----------------|--|--| | D <sub>n</sub> | $\overline{D}_{n}$ | Q <sub>n</sub> | | | | L | Н | L | | | | Н | L | Н | | | | L | L | L | | | | Н | Н | L | | | | | | | | | | Open | Open | L | | | | $V_{EE}$ | V <sub>EE</sub> | L | | | | L | V <sub>BB</sub> | L | | | | Н | V <sub>BB</sub> | н | | | | $V_{BB}$ | L | н | | | | V <sub>BB</sub><br>V <sub>BB</sub> | Н | L | | | H = HIGH Voltage Level L = LOW Voltage Level www.national.com ### **Absolute Maximum Ratings (Note 1)** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications. Above which the useful life may be impaired. -65°C to +150°C Storage Temperature (T<sub>STG</sub>) Maximum Junction Temperature (T<sub>J</sub>) +175°C Ceramic V<sub>FF</sub> Pin Potential to Ground Pin -7.0V to +0.5V V<sub>TTL</sub> Pin Potential to Ground Pin -0.5V to +6.0V Input Voltage (DC) $V_{EE}$ to +0.5V Voltage Applied to Output in HIGH State (with $V_{CC} = 0V$ ) –0.5V to $V_{\rm CC}$ Current Applied to Output in LOW State (Max) ESD (Note 2) twice the rated $I_{OL}$ (mA) ≥2000V ## **Recommended Operating Conditions** Case Temperature (T<sub>C</sub>) Military -55°C to +125°C Supply Voltage (V<sub>EE</sub>) -5.7V to -4.2V Note 1: Absolute maximum ratings are those values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 2: ESD testing conforms to MIL-STD-883, Method 3015. ## **Military Version** ## **DC Electrical Characteristics** $V_{EE}$ = -4.2V to -5.7V, $V_{CC}$ = $V_{CCA}$ = GND, $T_{C}$ = -55°C to +125°C, $C_{L}$ = 50 pF, $V_{TTL}$ = +4.5V to +5.5V | Symbol | bol Parameter | | Max | Units | T <sub>C</sub> | Cond | Notes | | |------------------|---------------------------------------|-------|------------|----------------------|-----------------|----------------------------------------------------------|-----------------------------------------|-----------------------| | V <sub>BB</sub> | Output Reference Voltage | -1380 | -1260 | | 0°C to +125°C | $I_{VBB} = -3 \mu A, V_{EE} = -4.2 V$ | | | | | | | | mV | | I <sub>VBB</sub> = -2.1 mA | V <sub>EE</sub> = -5.7V | (Notes 3, 4, 5) | | | | -1396 | -1260 | 1 | −55°C | I <sub>VBB</sub> = -3 mA | ] | ,,,, | | V <sub>IH</sub> | Input HIGH Voltage | -1165 | -1165 -870 | | -55°C to +125°C | Guaranteed HIGH Signal for All Inputs | | (Notes 3, | | | | | | (with One Input Tied | 4, 5, 6) | | | | | $V_{IL}$ | Input LOW Voltage | -1830 | -1475 | mV | -55°C to +125°C | Guaranteed LOW Signal for All Inputs | | (Notes 3,<br>4, 5, 6) | | | | | | | | (with One Input Tied | | | | V <sub>OH</sub> | Output HIGH Voltage | 2.5 | | mV | 0°C to +125°C | $I_{OH} = -2.0 \text{ mA}$ | V <sub>IN</sub> = V <sub>IH (Max)</sub> | | | | | 2.4 | | | −55°C | | or V <sub>IL (Min)</sub> | (Notes 3,<br>4, 5) | | V <sub>OL</sub> | Output LOW Voltage | | 0.5 | mV | -55°C to +125°C | I <sub>OL</sub> = 20 mA | | | | $V_{DIFF}$ | Input Voltage Differential | 150 | | mV | -55°C to +125°C | Required for Full Output Swing | | (Notes 3,<br>4, 5) | | V <sub>CM</sub> | Common Mode Voltage | -2000 | -500 | mV | -55°C to +125°C | | | (Notes 3, 4, 5, 6) | | I <sub>IH</sub> | Input HIGH Current | 350 | | i0 μA | 0°C to +125°C | $V_{IN} = V_{IH (Max)}, D_0 - D_5 = V_{BB},$ | | (Notes 3, | | | | | 500 | | −55°C | $\overline{D}_0 - \overline{D}_5 = V_{IL \text{ (Min)}}$ | | 4, 5) | | I <sub>IL</sub> | Input LOW Current | 0.50 | | μA | -55°C to +125°C | $V_{IN} = V_{IL \text{ (Min)}}, D_0 - D_5 = V_{BB}$ | | (Notes 3,<br>4, 5) | | Ios | Output Short Circuit | -150 | -60 | mA | -55°C to +125°C | V <sub>OUT</sub> = GND<br>Test One Output at a Time | | (Notes 3, | | | Current | | | | | | | 4, 5) | | I <sub>CEX</sub> | Output HIGH | | 250 | μA | -55°C to +125°C | V <sub>OUT</sub> = 5.5V | | (Notes 3, | | | Leakage Current | | | | | | | ` 4, 5) | | I <sub>EE</sub> | V <sub>EE</sub> Power Supply Current | -35 | -12 | mA | -55°C to +125°C | $D_0$ – $D_5$ = $V_{BB}$ | | (Notes 3,<br>4, 5) | | I <sub>TTL</sub> | V <sub>TTL</sub> Power Supply Current | | 65 | mA | -55°C to +125°C | $D_0 - D_5 = V_{BB}$ | | (Notes 3,<br>4, 5) | Note 3: F100K 300 Series cold temperature testing is performed by temperature soaking (to guarantee junction temperature equals -55°C), then testing immediately without allowing for the junction temperature to stabilize due to heat dissipation after power-up. This provides "cold start" specs which can be considered a worst case condition at cold temperatures. Note 4: Screen tested 100% on each device at -55°C, +25°C, and +125°C, Subgroups 1, 2, 3, 7, and 8. Note 5: Sample tested (Method 5005, Table I) on each manufactured lot at -55°C, + 25°C, and +125°C, Subgroups A1, 2, 3, 7, and 8. Note 6: Guaranteed by applying specified input condition and testing V<sub>OH</sub>/V<sub>OL</sub>. AC Electrical Characteristics $V_{\text{EE}}$ = -4.2V to -5.7V, $V_{\text{CC}}$ = GND, $V_{\text{TTL}}$ = +4.5V to +5.5V | Symbol | Parameter | T <sub>C</sub> = -55°C | | T <sub>C</sub> = +25°C | | T <sub>C</sub> = +125°C | | Units | Conditions | Notes | |------------------|-------------------|------------------------|------|------------------------|------|-------------------------|------|-------|------------------------|-----------| | | | Min | Max | Min | Max | Min | Max | ] | | | | t <sub>PLH</sub> | Propagation Delay | 1.50 | 5.00 | 1.60 | 4.70 | 1.70 | 5.70 | ns | C <sub>L</sub> = 50 pF | (Notes 7, | | t <sub>PHL</sub> | Data to Output | | | | | | | | Figures 1, 3 | 8, 9) | Note 7: F100K 300 Series cold temperature testing is performed by temperature soaking (to guarantee junction temperature equals –55°C), then testing immediately after power-up. This provides "cold start" specs which can be considered a worst case condition at cold temperatures. Note 8: Screen tested 100% on each device at +25°C, temperature only, Subgroup A9. Note 9: Sample tested (Method 5005, Table I) on each manufactured lot at +25°C, Subgroup A9, and at +125°C and -55°C temperatures, Subgroups A10 and A11. Note 10: Not tested at +25°C, +125°C, and -55°C temperature (design characterization data). # **Switching Waveform** FIGURE 1. Propagation Delay www.national.com $$\label{eq:continuous} \begin{split} & \text{Notes:} \\ & V_{CC} = \text{OV}, \, V_{EE} = -4.5\text{V}, \, V_{TTL} = +5\text{V} \\ & \text{L1 and L2} = \text{equal length } 50\Omega \text{ impedance lines} \\ & R_T = 50\Omega \text{ terminator internal to scope} \\ & \text{Decoupling } 0.1 \, \mu\text{F from GND to } V_{CC}, \, V_{EE} \text{ and } V_{TTL} \\ & \text{All unused outputs are loaded with } 500\Omega \text{ to GND} \\ & C_L = \text{Fixture and stray capacitance} = 15 \, \text{pF} \end{split}$$ FIGURE 2. AC Test Circuit for 15 pF Loading Notes: $V_{CC} = 0V, V_{EE} = -4.5V, V_{TTL} = +5V$ L1 and L2 = equal length $50\Omega$ impedance lines $R_T = 50\Omega$ terminator internal to scope Decoupling $0.1~\mu F$ from GND to $V_{CC}, V_{EE}$ and $V_{TTL}$ All unused outputs are loaded with $500\Omega$ to GND $C_L = Fixture$ and stray capacitance = 50~pF FIGURE 3. AC Test Circuit for 50 pF Loading www.national.com 24 Lead Ceramic Dual-In-Line Package (0.400" Wide) (D) NS Package Number J24E 24 Lead Quad Cerpak (F) NS Package Number W24B J24E (REV J) #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DE-VICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com National Semiconductor Europe Fax: +49 (0) 1 80-530 85 86 Fax: +49 (0) 1 80-330 50 60 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-534 16 80 Italiano Tel: +49 (0) 1 80-534 16 80 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5620-6175 Fax: 81-3-5620-6179