SDAS115C - DECEMBER 1982 - REVISED JANUARY 1995 - Fully Programmable With Synchronous Counting and Loading - SN74ALS867A and 'AS867 Have Asynchronous Clear; SN74ALS869 and 'AS869 Have Synchronous Clear - Fully Independent Clock Circuit Simplifies Use - Ripple-Carry Output for n-Bit Cascading - Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (NT) and Ceramic (JT) 300-mil DIPs #### description These synchronous, presettable, 8-bit up/down counters feature internal-carry look-ahead circuitry for cascading in high-speed counting applications. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincidentally with each other when so instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes normally associated with asynchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the eight flip-flops on the rising (positive-going) edge of the clock waveform. These counters are fully programmable; they may be preset to any number between 0 and 255. The load-input circuitry allows parallel loading of the cascaded counters. Because loading is synchronous, selecting the load mode disables the counter and causes the outputs to agree with the data inputs after the next clock pulse. SN54AS867, SN54AS869 . . . JT PACKAGE SN74ALS867A, SN74ALS869, SN74AS867, SN74AS869 . . . DW OR NT PACKAGE (TOP VIEW) SN54AS867, SN54AS869 . . . FK PACKAGE (TOP VIEW) NC - No internal connection The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. Two count-enable (ENP and ENT) inputs and a ripple-carry (RCO) output are instrumental in accomplishing this function. Both ENP and ENT must be low to count. The direction of the count is determined by the levels of the select (S0, S1) inputs as shown in the function table. ENT is fed forward to enable RCO. RCO thus enabled produces a low-level pulse while the count is zero (all outputs low) counting down or 255 counting up (all outputs high). This low-level overflow-carry pulse can be used to enable successive cascaded stages. Transitions at ENP and ENT are allowed regardless of the level of CLK. All inputs are diode clamped to minimize transmission-line effects, thereby simplifying system design. These counters feature a fully independent clock circuit. With the exception of the asynchronous clear on the SN74ALS867A and 'AS867, changes at S0 and S1 that modify the operating mode have no effect on the Q outputs until clocking occurs. For the 'AS867 and 'AS869, any time ENP and/or ENT is taken high, RCO either goes or remains high. For the SN74ALS867A and SN74ALS869, any time ENT is taken high, RCO either goes or remains high. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times. # SN54AS867, SN54AS869 SN74ALS867A, SN74ALS869, SN74AS867, SN74AS869 SYNCHRONOUS 8-BIT UP/DOWN COUNTERS SDAS115C - DECEMBER 1982 - REVISED JANUARY 1995 #### description (continued) The SN54AS867 and SN54AS869 are characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ALS867A, SN74ALS869, SN74AS867, and SN74AS869 are characterized for operation from 0°C to 70°C. #### **FUNCTION TABLE** | S1 | S0 | FUNCTION | |----|----|------------| | L | L | Clear | | L | Н | Count down | | Н | L | Load | | Н | Н | Count up | ## logic symbols† | ENT<br>ENP<br>CLK | 11<br>23<br>14 | G4<br>G5<br>>> C6/1,4,5-/3, | 1,4CT=0<br>3,4CT=255 | 13 | RCO | |-------------------|----------------|-----------------------------|----------------------|----|----------------| | | - | 0,6R | · | 00 | | | Α | 4 | 2,6D | | 22 | $Q_A$ | | В | 5 | | | 20 | QB | | C<br>D | 6 | | | 19 | $Q_D$ | | E | 7 | | | 18 | QE | | F | 8 | | | 17 | Q <sub>F</sub> | | G | 9 | | | 16 | QG | | Н | 10 | | | 15 | QH | | | | | | | | <sup>†</sup>These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the DW, JT, and NT packages. SDAS115C - DECEMBER 1982 - REVISED JANUARY 1995 #### logic symbols (continued)† <sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the DW, JT, and NT packages. 10 15 $Q_{\mathsf{H}}$ # logic diagram (positive logic) #### SN74ALS867A, SN74ALS869 Pin numbers shown are for the DW, JT, and NT packages. #### logic diagram (positive logic) Pin numbers shown are for the DW, JT, and NT packages. #### typical clear, preset, count, and inhibit sequences The following sequence is illustrated below: - 1. Clear outputs to zero (SN74ALS867A and 'AS867 are asynchronous; SN74ALS869 and 'AS869 are synchronous.) - 2. Preset to binary 252 - 3. Count up to 253, 254, 255, 0, 1, and 2 - 4. Count down to 1, 0, 255, 254, 253, and 252 - 5. Inhibit †ENT and ENP both must be low for counting to occur. SDAS115C - DECEMBER 1982 - REVISED JANUARY 1995 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> | 7 V | |--------------------------------------------------------------------|----------------| | Input voltage, V <sub>I</sub> | 7 V | | Operating free-air temperature range, T <sub>A</sub> : SN74ALS867A | 0°C to 70°C | | Storage temperature range | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions | | | | SN74ALS867A | | | UNIT | |-----------------|----------------------------------------------|----------------------------------------|-------------|-----|------|------| | | | | MIN | NOM | MAX | UNII | | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | | 0.8 | V | | loн | High-level output current | | | | -0.4 | mA | | loL | Low-level output current | | | | 8 | mA | | fclock | Clock frequency | | 0 | | 35 | MHz | | tw(clock) | Pulse duration, CLK high or low | | 14 | | | ns | | tw(clear) | Pulse duration of clear pulse, S0 and S1 low | | 10 | | | ns | | | | Data inputs A-H | 10 | | | | | | | ENP or ENT | 15 | | | | | t <sub>su</sub> | Setup time before CLK↑ | S0 low and S1 high (load) | 12 | | | ns | | | | S0 high and S1 low (count down) | 12 | | | | | | | S0 and S1 high (count up) | 12 | | | | | 4. | | S0 high after S1↑ or S1 high after S0↑ | 3 | | | | | th | Hold time after CLK↑ Data inputs A−H | | 0 | | | ns | | TA | Operating free-air temperature | | 0 | | 70 | °C | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | SN74ALS86 | SN74ALS867A | | | |-----------------|---------------------------------------------|----------------------------|--------------------|-------------|------|--| | PARAMETER | TEST CON | TEST CONDITIONS | | MAX | UNIT | | | VIK | $V_{CC} = 4.5 V,$ | $I_{I} = -18 \text{ mA}$ | | -1.2 | V | | | Voн | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2 | | V | | | Voi | V <sub>CC</sub> = 4.5 V | $I_{OL} = 4 \text{ mA}$ | 0.25 | 0.4 | V | | | VoL | | I <sub>OL</sub> = 8 mA | 0.35 | 0.5 | V | | | lį | $V_{CC} = 5.5 V,$ | $V_I = 7 V$ | | 0.1 | mA | | | lН | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 2.7 V | | 20 | μΑ | | | Ι <sub>ΙL</sub> | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 0.4 V | | -0.2 | mA | | | ΙΟ <sup>§</sup> | $V_{CC} = 5.5 V,$ | V <sub>O</sub> = 2.25 V | -30 | -112 | mA | | | Icc | V <sub>CC</sub> = 5.5 V | · | 28 | 45 | mA | | $<sup>^\</sup>ddagger$ All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. <sup>§</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS. # SN54AS867, SN54AS869 SN74ALS867A, SN74ALS869, SN74AS867, SN74AS869 SYNCHRONOUS 8-BIT UP/DOWN COUNTERS SDAS115C - DECEMBER 1982 - REVISED JANUARY 1995 # switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | $V_{CC}$ = 4.5 V to 5.5 V, $C_L$ = 50 pF, $R_L$ = 500 $\Omega$ , $T_A$ = MIN to MAX $^{\dagger}$ SN74ALS867A MIN MAX | | UNIT | |------------------|-----------------------|----------------|----------------------------------------------------------------------------------------------------------------------|----|------| | f <sub>max</sub> | | | 35 | | MHz | | <sup>t</sup> PLH | CLK | 200 | 4 | 14 | | | <sup>t</sup> PHL | CLK | RCO | 4 | 14 | ns | | <sup>t</sup> PLH | CLK | Any Q | 3 | 16 | | | t <sub>PHL</sub> | CLK | Any Q | 3 | 16 | ns | | <sup>t</sup> PLH | | | 3 | 14 | | | <sup>t</sup> PHL | ENT | RCO | 2 | 9 | ns | | <sup>t</sup> PHL | S0 or S1 (clear mode) | Any Q | 8 | 26 | ns | | t <sub>PLH</sub> | S0 or S1 | 700 | 4 | 16 | ne | | t <sub>PHL</sub> | (count up/down) | RCO | 4 | 16 | ns | | t <sub>PLH</sub> | S0 or S1 (clear mode) | RCO | 4 | 16 | ns | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. SDAS115C - DECEMBER 1982 - REVISED JANUARY 1995 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> | 7 V | |-------------------------------------------------------------------|----------------| | Input voltage, V <sub>I</sub> | 7 V | | Operating free-air temperature range, T <sub>A</sub> : SN74ALS869 | 0°C to 70°C | | Storage temperature range | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions | | | | SN74ALS869 | | | UNIT | | |-----------------|---------------------------------------|----------------------------------------|------------|-----|------|------|--| | | | | MIN | NOM | MAX | UNII | | | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | V | | | VIH | High-level input voltage | | 2 | | | V | | | V <sub>IL</sub> | Low-level input voltage | | | | 0.8 | V | | | loh | High-level output current | | | | -0.4 | mA | | | l <sub>OL</sub> | Low-level output current | | | | 8 | mA | | | fclock | Clock frequency | | 0 | | 35 | MHz | | | tw(clock) | Pulse duration, CLK high or low | | 14 | | | ns | | | | | Data inputs A-H | 10 | | | | | | | | ENP or ENT | 15 | | | | | | | Catura tima a hafa na CLIKA | S0 and S1 low (clear) | 13 | | | ns | | | <sup>t</sup> su | Setup time before CLK↑ | S0 low and S1 high (load) | 13 | | | 115 | | | | | S0 high and S1 low (count down) | 13 | | | | | | | | S0 and S1 high (count up) | 13 | | | | | | 4, | Hald time a after CLKA | S0 high after S1↑ or S1 high after S0↑ | 3 | | | ns | | | <sup>t</sup> h | Hold time after CLK↑ Data inputs A−H | | 0 | | | 113 | | | TA | Operating free-air temperature | | 0 | | 70 | °C | | # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | SN74ALS8 | SN74ALS869 | | | |-----------------|---------------------------------------------|----------------------------|--------------------|------------|------|--| | PARAMETER | TEST CON | TEST CONDITIONS | | MAX | UNIT | | | VIK | $V_{CC} = 4.5 V,$ | I <sub>I</sub> = -18 mA | | -1.2 | V | | | Voн | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2 | | V | | | \/a. | V00 - 45 V | I <sub>OL</sub> = 4 mA | 0.25 | 0.4 | V | | | VOL | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 8 mA | 0.35 | 0.5 | V | | | lj | $V_{CC} = 5.5 V$ , | V <sub>I</sub> = 7 V | | 0.1 | mA | | | lін | $V_{CC} = 5.5 V$ , | V <sub>I</sub> = 2.7 V | | 20 | μΑ | | | Ι <sub>ΙL</sub> | $V_{CC} = 5.5 V$ , | V <sub>I</sub> = 0.4 V | | -0.2 | mA | | | ΙΟ§ | $V_{CC} = 5.5 V$ , | V <sub>O</sub> = 2.25 V | -30 | -112 | mA | | | I <sub>CC</sub> | V <sub>CC</sub> = 5.5 V | · | 28 | 45 | mA | | <sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>§</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS. # SN54AS867, SN54AS869 SN74ALS867A, SN74ALS869, SN74AS867, SN74AS869 SYNCHRONOUS 8-BIT UP/DOWN COUNTERS SDAS115C - DECEMBER 1982 - REVISED JANUARY 1995 #### switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | $V_{CC}$ = 4.5 V to 5.5 V,<br>$C_L$ = 50 pF,<br>$R_L$ = 500 Ω,<br>$T_A$ = MIN to MAX <sup>†</sup><br>SN74ALS869<br>MIN MAX | | UNIT | | |------------------|-----------------|----------------|----------------------------------------------------------------------------------------------------------------------------|----|------|--| | f <sub>max</sub> | | | 35 | | MHz | | | tPLH | CLK | <del></del> | 4 | 14 | | | | <sup>t</sup> PHL | CLK | RCO | 4 | 14 | ns | | | <sup>t</sup> PLH | CLK | Any Q | 3 | 16 | ns | | | <sup>t</sup> PHL | CLK | Ally Q | 3 | 16 | 115 | | | <sup>t</sup> PLH | ENT | | 3 | 14 | ns | | | <sup>t</sup> PHL | ENI | RCO | 2 | 9 | 115 | | | <sup>t</sup> PLH | S1 | | 4 | 15 | | | | t <sub>PHL</sub> | (count up/down) | RCO | 4 | 15 | ns | | | tPLH | S0 | RCO | 4 | 16 | | | | <sup>t</sup> PHL | (clear/load) | NCO NCO | 4 | 12 | ns | | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. SDAS115C - DECEMBER 1982 - REVISED JANUARY 1995 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> | 7 V | |------------------------------------------------------------------|----------------| | Input voltage, V <sub>I</sub> | 7 V | | Operating free-air temperature range, T <sub>A</sub> : SN54AS867 | 55°C to 125°C | | SN74AS867 | 0°C to 70°C | | Storage temperature range | −65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions | | | | SI | N54AS86 | 67 | SN | 174AS86 | 7 | UNIT | |----------------------|--------------------------------------------------------|---------------------------------|------|---------|-----|-----|---------|-----|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNII | | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | | 0.8 | | | 0.8 | V | | IOH | High-level output current | | | | -2 | | | -2 | mA | | l <sub>OL</sub> | Low-level output current | | | | 20 | | | 20 | mA | | f <sub>clock</sub> * | Clock frequency | | 0 | | 40 | 0 | | 50 | MHz | | tw(clock)* | Pulse duration, CLK high or I | ow | 12.5 | | | 10 | | | ns | | tw(clear)* | Pulse duration of clear pulse | S0 and S1 low | 12.5 | | | 10 | | | ns | | | , | Data inputs A-H | 5 | | | 4 | | | | | | | ENP or ENT | 9 | | | 8 | | | | | . * | <b>2</b> | S0 low and S1 high (load) | 11 | | | 10 | | | | | t <sub>su</sub> * | Setup time before CLK↑ | S0 and S1 low (clear) | 11 | | | 10 | | | ns | | | | S0 high and S1 low (count down) | 42 | | | 40 | | | | | | | S0 and S1 high (count up) | 42 | | | 40 | | | | | t <sub>h</sub> * | Hold time after CLK↑ | Data inputs A-H | 0 | | | 0 | | | ns | | tskew* | Skew time between S0 and S (maximum to avoid inadverte | | | | 8 | | | 7 | ns | | TA | Operating free-air temperatu | re | -55 | | 125 | 0 | | 70 | °C | <sup>\*</sup> On products compliant to MIL-STD-883, Class B, this parameter is based on characterization data but is not production tested. SDAS115C - DECEMBER 1982 - REVISED JANUARY 1995 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | SN54AS867 | | | SN74AS867 | | | UNIT | |-----------------|---------------|---------------------------------------------|--------------------------------------------------------------------------------------|--------------------|------|------|--------------------|------------------|------|----------| | | | | | MIN | TYP | MAX | MIN | TYP <sup>†</sup> | MAX | UNIT | | VIK | | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | -1.2 | | | -1.2 | V | | VOH | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -2 \text{ mA}$ | V <sub>CC</sub> -2 | 2 | | V <sub>CC</sub> -2 | | | V | | VOL | RCO | V <sub>CC</sub> = 4.5 V | $I_{OL} = 20 \text{ mA},$ $V_{IL} \text{ on } \overline{\text{ENT}} = 0.7 \text{ V}$ | | 0.34 | 0.5 | | | | V | | | Other outputs | | I <sub>OL</sub> = 20 mA | | | | 0.34 0.5 | | 0.5 | <u> </u> | | II | | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | | ENT | V00 - 5 5 V | V <sub>I</sub> = 2.7 V | | | 40 | | | 40 | | | lіН | Other inputs | V <sub>CC</sub> = 5.5 V, | V = 2.7 V | | | 20 | | | 20 | μΑ | | 1 | ENT | V 55V | V <sub>1</sub> 0.4.V | | | -4 | | | -4 | A | | lIF. | Other inputs | V <sub>CC</sub> = 5.5 V, | $V_{I} = 0.4 \text{ V}$ | -2 | | -2 | -2 | | -2 | mA | | IO <sup>‡</sup> | | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.25 V | -30 | | -112 | -30 | | -112 | mA | | ICC | | V <sub>CC</sub> = 5.5 V | | | 134 | 195 | | 134 | 195 | mA | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . #### switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>C</sub><br>C <sub>L</sub><br>R <sub>L</sub><br>T <sub>A</sub> | UNIT | | | | |--------------------|----------------------|----------------|----------------------------------------------------------------------|------|-------|------|-----| | | | | SN54A | S867 | SN74A | S867 | | | | | | MIN | MAX | MIN | MAX | | | f <sub>max</sub> * | | | 40 | | 50 | | MHz | | t <sub>PLH</sub> | CLK | <del>DCO</del> | 5 | 31 | 5 | 22 | ns | | t <sub>PHL</sub> | CLN | RCO | 6 | 19 | 6 | 16 | | | t <sub>PLH</sub> | CLK | Any Q | 3 | 12 | 3 | 11 | ns | | <sup>t</sup> PHL | CLN | Ally Q | 4 | 16 | 4 | 15 | 115 | | t <sub>PLH</sub> | <del>ENT</del> | RCO | 3 | 19 | 3 | 10 | ns | | <sup>t</sup> PHL | ENI | RCO | 5 | 21 | 5 | 17 | 115 | | <sup>t</sup> PLH | ENP | RCO | 5 | 16 | 5 | 14 | ns | | <sup>t</sup> PHL | ENP | RCU | 5 | 21 | 5 | 17 | 115 | | <sup>t</sup> PHL | Clear (S0 or S1 low) | Any Q | 7 | 23 | 7 | 21 | ns | <sup>\*</sup> On products compliant to MIL-STD-883, Class B, this parameter is based on characterization data but is not production tested. <sup>&</sup>lt;sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, los. <sup>§</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. SDAS115C - DECEMBER 1982 - REVISED JANUARY 1995 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† #### recommended operating conditions | | | | SN54AS869 | | | SN74AS869 | | | UNIT | |-------------------|--------------------------------|---------------------------------|-----------|-----|-----|-----------|-----|-----|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Vcc | Supply voltage | | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | | 2 | | | 2 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | | 0.7 | | | 0.8 | V | | loн | High-level output current | | | | -2 | | | -2 | mA | | loL | Low-level output current | | | | 20 | | | 20 | mA | | fclock* | Clock frequency | | | | 40 | | | 45 | MHz | | tw(clock)* | Pulse duration, CLK high or le | 12.5 | | | 11 | | | ns | | | | | Data inputs A-H | 6 | | | 5 | | | | | | | ENP or ENT | 10 | | | 9 | | | | | . * | | S0 low and S1 high (load) | 13 | | | 11 | | | ns | | t <sub>su</sub> * | Setup time before CLK↑ | S0 and S1 low (clear) | 13 | | | 11 | | | 115 | | | | S0 high and S1 low (count down) | 52 | | | 50 | | | | | | | S0 and S1 high (count up) | 52 | | | 50 | | | | | t <sub>h</sub> * | Hold time after CLK↑ | Data inputs A-H | 0 | | | 0 | | | ns | | TA | Operating free-air temperatur | re . | -55 | | 125 | 0 | | 70 | °C | <sup>\*</sup> On products compliant to MIL-STD-883, Class B, this parameter is based on characterization data but is not production tested. <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # SN54AS867, SN54AS869 SN74ALS867A, SN74ALS869, SN74AS867, SN74AS869 SYNCHRONOUS 8-BIT UP/DOWN COUNTERS SDAS115C - DECEMBER 1982 - REVISED JANUARY 1995 #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | SI | SN54AS869 | | | SN74AS869 | | | | |-----------------|---------------|---------------------------------------------------------|------------------------------------------------------------|--------------------|---------------------|------|--------------------|-----------|------|------|--| | | | | | MIN | TYP <sup>†</sup> | MAX | MIN | TYP | MAX | UNIT | | | ٧ıK | | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | -1.2 | | | -1.2 | V | | | V/011 | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -2 \text{ mA}$ | | | | V <sub>CC</sub> -2 | 2 | | V | | | VOH | | $V_{CC} = 4.5 \text{ V}, \qquad I_{OH} = -2 \text{ mA}$ | | V <sub>CC</sub> -2 | V <sub>CC</sub> -2* | | | | | ] ' | | | VOL | RCO | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 20 mA,<br>V <sub>IL</sub> on ENT = 0.7 V | | 0.34 | 0.5 | | | | V | | | | Other outputs | | I <sub>OL</sub> = 20 mA | | | | | 0.34 | 0.5 | | | | Ц | | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | | 1 | ENT | V00 - 5 5 V | V <sub>I</sub> = 2.7 V | | | 40 | | | 40 | | | | ΊΗ | Other inputs | V <sub>CC</sub> = 5.5 V, | V = 2.7 V | | | 20 | | | 20 | μΑ | | | 1 | ENT | V | V <sub>I</sub> = 0.4 V | | | -4 | | | -4 | mA | | | ¹IL | Other inputs | V <sub>CC</sub> = 5.5 V, | V = 0.4 V | -2 | | -2 | | -2 | | | | | lO <sup>‡</sup> | | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.25 V | -30 | | -112 | -30 | | -112 | mA | | | ICC | | V <sub>CC</sub> = 5.5 V | | | 134 | 195 | | 134 | 195 | mA | | $<sup>\</sup>dagger$ All typical values are at $V_{CC} = 5$ V, $T_A = 25$ °C. ### switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>C</sub><br>C <sub>L</sub><br>R <sub>L</sub><br>T <sub>A</sub> | UNIT | | | | |------------------|-----------------|----------------|----------------------------------------------------------------------|------|-----------|-----|-----| | | , , | , , | SN54A | S869 | SN74AS869 | | | | | | | MIN | MAX | MIN | MAX | | | fmax* | | | 40 | | 45 | | MHz | | t <sub>PLH</sub> | CLK | RCO | 6 | 35 | 6 | 35 | ns | | <sup>t</sup> PHL | OLK | RCO | 6 | 20 | 6 | 18 | 115 | | t <sub>PLH</sub> | CLK | Any Q | 3 | 12 | 3 | 11 | ns | | <sup>t</sup> PHL | OLK | Ally Q | 4 | 16 | 4 | 15 | 115 | | <sup>t</sup> PLH | ENT | <del></del> | 3 | 25 | 3 | 15 | | | t <sub>PHL</sub> | ENI | RCO | 6 | 21 | 6 | 17 | ns | | t <sub>PLH</sub> | ENP | RCO | 5 | 27 | 5 | 19 | ne | | t <sub>PHL</sub> | EINP | KCO | 6 | 21 | 6 | 18 | ns | <sup>\*</sup> On products compliant to MIL-STD-883, Class B, this parameter is based on characterization data but is not production tested. <sup>&</sup>lt;sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, los. <sup>§</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. SDAS115C - DECEMBER 1982 - REVISED JANUARY 1995 # PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. When measuring propagation delay items of 3-state outputs, switch S1 is open. - D. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_f = t_f = 2$ ns, duty cycle = 50%. - E. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuits and Voltage Waveforms 6-Dec-2006 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | 5962-89526013A | ACTIVE | LCCC | FK | 28 | 1 | TBD | POST-PLATE | N / A for Pkg Type | | 5962-8952601KA | ACTIVE | CFP | W | 24 | 1 | TBD | A42 | N / A for Pkg Type | | 5962-8952601LA | ACTIVE | CDIP | JT | 24 | 1 | TBD | A42 SNPB | N / A for Pkg Type | | 5962-89668013A | ACTIVE | LCCC | FK | 28 | 1 | TBD | POST-PLATE | N / A for Pkg Type | | 5962-8966801KA | ACTIVE | CFP | W | 24 | 1 | TBD | A42 | N / A for Pkg Type | | 5962-8966801LA | ACTIVE | CDIP | JT | 24 | 1 | TBD | A42 SNPB | N / A for Pkg Type | | SN54AS867JT | ACTIVE | CDIP | JT | 24 | 1 | TBD | A42 SNPB | N / A for Pkg Type | | SN54AS869JT | ACTIVE | CDIP | JT | 24 | 1 | TBD | A42 SNPB | N / A for Pkg Type | | SN74ALS867ADW | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ALS867ADWE4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ALS867ADWR | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ALS867ADWRE4 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ALS867ANT | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN74ALS867ANTE4 | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN74ALS869DW | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ALS869DWE4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ALS869DWR | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ALS869DWRE4 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ALS869NT | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN74ALS869NTE4 | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN74AS867DW | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74AS867DWE4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74AS867DWR | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74AS867DWRE4 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74AS867NT | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN74AS867NT3 | OBSOLETE | PDIP | NT | 24 | | TBD | Call TI | Call TI | | SN74AS867NTE4 | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN74AS869DW | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74AS869DWE4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & | CU NIPDAU | Level-1-260C-UNLIM | #### PACKAGE OPTION ADDENDUM 6-Dec-2006 | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | | | | | | | no Sb/Br) | | | | SN74AS869DWR | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74AS869DWRE4 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74AS869NT | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN74AS869NT3 | OBSOLETE | PDIP | NT | 24 | | TBD | Call TI | Call TI | | SN74AS869NTE4 | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SNJ54AS867FK | ACTIVE | LCCC | FK | 28 | 1 | TBD | POST-PLATE | N / A for Pkg Type | | SNJ54AS867JT | ACTIVE | CDIP | JT | 24 | 1 | TBD | A42 SNPB | N / A for Pkg Type | | SNJ54AS867W | ACTIVE | CFP | W | 24 | 1 | TBD | A42 | N / A for Pkg Type | | SNJ54AS869FK | ACTIVE | LCCC | FK | 28 | 1 | TBD | POST-PLATE | N / A for Pkg Type | | SNJ54AS869JT | ACTIVE | CDIP | JT | 24 | 1 | TBD | A42 SNPB | N / A for Pkg Type | | SNJ54AS869W | ACTIVE | CFP | W | 24 | 1 | TBD | A42 | N / A for Pkg Type | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. **LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### JT (R-GDIP-T\*\*) #### 24 LEADS SHOWN #### **CERAMIC DUAL-IN-LINE** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification. - E. Falls within MIL STD 1835 GDIP3-T24, GDIP4-T28, and JEDEC MO-058 AA, MO-058 AB #### W (R-GDFP-F24) #### **CERAMIC DUAL FLATPACK** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Falls within MIL-STD-1835 GDFP2-F24 and JEDEC MO-070AD - E. Index point is provided on cap for terminal identification only. #### FK (S-CQCC-N\*\*) #### **28 TERMINAL SHOWN** #### LEADLESS CERAMIC CHIP CARRIER - NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. The terminals are gold plated. - E. Falls within JEDEC MS-004 #### NT (R-PDIP-T\*\*) #### PLASTIC DUAL-IN-LINE PACKAGE #### **24 PINS SHOWN** NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. # DW (R-PDSO-G24) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AD. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |--------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | Low Power Wireless | www.ti.com/lpw | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265