# Supertex inc. # Low Threshold N-Channel Enhancement-Mode Vertical DMOS FET ### **Features** - ► Low threshold 2.0V max - High input impedance - Low input capacitance 125pF max - Fast switching speeds - Low ON-resistance - Free from secondary breakdown - ► Low input and output leakage # **Applications** - Logic level interfaces ideal for TTL and CMOS - Solid state relays - Battery operated systems - Photo voltaic devices - Analog switches - General purpose line drivers - ▶ Telecom switches # **General Description** The Supertex TN2529 is a low threshold enhancement-mode transistor that utilizes an advanced vertical DMOS structure and Supertex's well-proven silicon-gate manufacturing process. This combination produces a device with the power handling capabilities of bipolar transistors, and the high input impedance and positive temperature coefficient inherent in MOS devices. Characteristic of all MOS structures, this device is free from thermal runaway and thermally-induced secondary breakdown. Supertex's vertical DMOS FETs are ideally suited to a wide range of switching and amplifying applications where very low threshold voltage, high breakdown voltage, high input impedance, low input capacitance, and fast switching speeds are desired. # Switching Waveforms and Test Circuit # **Ordering Information** | Device | Package Options | BV <sub>DSS</sub> /BV <sub>DGS</sub> | R <sub>ds(on)</sub> | V <sub>GS(th)</sub> | I <sub>D(ON)</sub> | |--------|-------------------------------------------------------------|--------------------------------------|---------------------|---------------------|-----------------------| | | 14-Lead QFN<br>5x5mm body, 1.0mm height (max), 1.27mm pitch | (V) | (max)<br>(Ω) | (max)<br>(V) | (min)<br>( <b>A</b> ) | | TN2529 | TN2529K6-G | 290 | 6.0 | 2.0 | 1.0 | <sup>-</sup>G indicates package is RoHS compliant ('Green') # **Absolute Maximum Ratings** | Parameter | Value | |-----------------------------------|-------------------| | Drain to source voltage | BV <sub>DSS</sub> | | Drain to gate voltage | BV <sub>DGS</sub> | | Gate to source voltage | ±20V | | Operating and storage temperature | -55°C to +150°C | | Maximum junction temperature | 150°C | Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to device ground. # **Product Marking** L = Lot Number YY = Year Sealed WW = Week Sealed A = Assembler ID C = Country of Origin — = "Green" Packaging ### 14-Lead QFN # **Pin Configuration** ### **Thermal Characteristics** | Package | tage $\begin{vmatrix} I_D \\ (continuous) \\ (mA) \end{vmatrix}$ $\begin{vmatrix} I_D \\ (pulsed) \\ (A) \end{vmatrix}$ Power Dissipation $@T_A = 25^{\circ}C$ $(W)$ | | θ <sub>jc</sub><br>(°C/W) | θ <sub>ja</sub><br>(°C/W) | I <sub>DR</sub><br>(mA) | I <sub>DRM</sub><br>(A) | | |-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|---------------------------|-------------------------|-------------------------|-----| | 14-Lead QFN | 410 <sup>†</sup> | 2.0 | 2.0 <sup>‡</sup> | 30 | 62.5 | 410 <sup>†</sup> | 2.0 | ### Notes: - † I<sub>D</sub> (continuous) is limited by max rated T<sub>J</sub> of 150°C. - # Mounted on FR4 board, 25mm x 25mm x 1.57mm. # **Electrical Characteristics** (T<sub>A</sub> = 25°C unless otherwise specified) | Symbol | Parameter | Min | Тур | Max | Units | Conditions | | | |---------------------|------------------------------------------------|-----|-----|------|-------|-----------------------------------------------------------------------|--|--| | BV <sub>DSS</sub> | Drain-to-source breakdown voltage | 290 | - | - | V | $V_{GS} = 0V$ , $I_D = 2.0$ mA | | | | V <sub>GS(th)</sub> | Gate threshold voltage | 0.6 | - | 2.0 | V | $V_{GS} = V_{DS}$ , $I_{D} = 1.0$ mA | | | | $\Delta V_{GS(th)}$ | V <sub>GS(th)</sub> change with temperature | - | - | -5.0 | mV/°C | $V_{GS} = V_{DS}$ , $I_D = 1.0 \text{mA}$ | | | | I <sub>GSS</sub> | Gate body leakage current | - | - | 100 | nA | $V_{GS} = \pm 20V, V_{DS} = 0V$ | | | | | | - | - | 10 | μA | $V_{GS} = 0V, V_{DS} = Max rating$ | | | | I <sub>DSS</sub> | Zero gate voltage drain current | - | - | 1.0 | mA | $V_{DS} = 0.8 \text{ Max Rating}, V_{GS} = 0V, T_{A} = 125^{\circ}C$ | | | | | ON state drain surrent | 0.5 | 1.9 | - | A | V <sub>GS</sub> = 4.5V, V <sub>DS</sub> = 25V | | | | D(ON) | ON-state drain current | 1.0 | 2.8 | - | A | V <sub>GS</sub> = 10V, V <sub>DS</sub> = 25V | | | | В | Static drain-to-source ON-state | - | 4.0 | 6.0 | Ω | V <sub>GS</sub> = 4.5V, I <sub>D</sub> = 250mA | | | | R <sub>DS(ON)</sub> | resistance | - | 4.0 | 6.0 | 1 12 | V <sub>GS</sub> = 10V, I <sub>D</sub> = 500mA | | | | $\Delta R_{DS(ON)}$ | Change in R <sub>DS(ON)</sub> with temperature | - | - | 1.4 | %/°C | V <sub>GS</sub> = 10V, I <sub>D</sub> = 500mA | | | | G <sub>FS</sub> | Forward transconductance | 300 | 600 | - | mmho | $V_{DS} = 25V, I_{D} = 500mA$ | | | | C <sub>ISS</sub> | Input capacitance | - | 65 | 125 | | V <sub>GS</sub> = 0V, | | | | C <sub>oss</sub> | Common source output capacitance | - | 35 | 70 | pF | $V_{DS} = 25V$ , | | | | C <sub>RSS</sub> | Reverse transfer capacitance | - | 10 | 25 | | f = 1.0MHz | | | | t <sub>d(ON)</sub> | Turn-ON delay time | - | - | 10 | | | | | | t <sub>r</sub> | Rise time | - | - | 10 | ne | $V_{DD} = 25V,$ | | | | t <sub>d(OFF)</sub> | Turn-OFF delay time | - | - | 20 | ns | $I_{D} = 1.0A,$ $R_{GEN} = 25\Omega$ | | | | t <sub>f</sub> | Fall time | - | - | 20 | | | | | | V <sub>SD</sub> | Diode forward voltage drop | - | - | 1.8 | V | V <sub>GS</sub> = 0V, I <sub>SD</sub> = 1.0A | | | | t <sub>rr</sub> | Reverse recovery time | - | 300 | - | ns | V <sub>GS</sub> = 0V, I <sub>SD</sub> = 1.0A | | | ### Notes: <sup>1.</sup>All D.C. parameters 100% tested at 25°C unless otherwise stated. (Pulse test: 300µs pulse, 2% duty cycle.) <sup>2.</sup>All A.C. parameters sample tested. # 14-Lead QFN Package Outline (K6) 5x5mm body, 1.0mm height (max), 1.27mm pitch ### Notes: 1. Details of Pin 1 identifier are optional, but must be located within the indicated area. The Pin 1 identifier may be either a mold, or a marked feature. | Symbol | | Α | A1 | А3 | b | D | D2 | E | E2 | е | AA | ВВ | CC | DD | θ | |----------------|-----|------|------|-------------|------|------|------|------|------|-------------|-------|-------|------|-------|-----| | Dimension (mm) | MIN | 0.80 | 0.00 | 0.20<br>REF | 0.46 | 4.85 | 4.45 | 4.85 | 2.52 | 1.27<br>BSC | 0.152 | 0.473 | 0.66 | 0.456 | 0° | | | NOM | 0.90 | 0.02 | | 0.51 | 5.00 | 4.50 | 5.00 | 2.57 | | 0.252 | 0.523 | 0.71 | 0.506 | - | | | MAX | 1.00 | 0.05 | | 0.58 | 5.15 | 4.55 | 5.15 | 2.62 | | 0.352 | 0.583 | 0.77 | 0.566 | 14° | Drawings not to scale. (The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="http://www.supertex.com/packaging.html">http://www.supertex.com/packaging.html</a>.) **Supertex inc.** does not recommend the use of its products in life support applications, and will not knowingly sell its products for use in such applications, unless it receives an adequate "product liability indemnification insurance agreement". **Supertex** does not assume responsibility for use of devices described and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions or inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications, refer to the **Supertex** website: http://www.supertex.com.