# **Preliminary** - Quartz SAW Frequency Stability - Fundamental Fixed Frequency - Very Low Jitter and Power Consumption - Rugged, Miniature, Surface-Mount Case - Low-Voltage Power Supply (3.3 VDC) This digital clock is designed for use with high-speed timing systems. Fundamental-mode oscillation is made possible by surface-acoustic-wave (SAW) technology. The design results in low jitter, compact size, and low power consumption. Differential outputs provide a sine wave that is capable of driving $50 \Omega$ loads. | Rating | Value | Units | |------------------------------------------------------|------------|-------| | Power Supply Voltage (V <sub>CC</sub> at Terminal 1) | 0 to +4.0 | VDC | | Input Voltage (ENABLE at Terminal 8) | 0 to +4.0 | VDC | | Case Temperature (Powered or Storage) | -40 to +85 | °C | SC3035B-1 # 800.0 MHz Differential Sine-Wave Clock #### **Electrical Characteristics** | | Characteristic | Sym | Notes | Minimum | Typical | Maximum | Units | |-------------------------------|-----------------------------------------------------------|-----------------|------------|----------------------|-----------------|----------------------|-------------------| | Output Frequency | Absolute Frequency | f <sub>O</sub> | 1, 2 | 799.800 | | 800.200 | MHz | | | Tolerance from 800.000 MHz | $\Delta f_{O}$ | 1,2 | | | ±250 | ppm | | Q and Q Output | Voltage into $50\Omega$ (VSWR $\leq 1.2$ ) | Vo | 4.2 | 0.60 | .85 | | V <sub>P-P</sub> | | | Operating Load VSWR | | 1, 3 | | | 2:1 | v P-P | | | Symmetry | | 3, 4, 5 | 49 | 42-1 | 51 | % | | | Harmonic Spurious | | 2.4.0 | | -25 | -20 | dBc | | | Nonharmonic Spurious | | 3, 4, 6 | | AL W | -60 | dBc | | Q and Q Period Jitter | No Noise on V <sub>CC</sub> | 0.00 | 3, 4, 6, 7 | | 15 | 30 | ps <sub>P-P</sub> | | | 200 mV <sub>P-P</sub> from 1 MHz to 1/2 f <sub>O</sub> on | | 3, 4, 7, 8 | | | 35 | ps <sub>P-P</sub> | | Output (Disabled) | Amplitude into 50 $\Omega$ | | 3, 9 | | | 75 | mV <sub>P-P</sub> | | Output DC Resistance (bet | ween Q & Q) | | 3 | 50 | | | ΚΩ | | ENABLE (Terminal 14) | Input HIGH Voltage | V <sub>IH</sub> | 3, 9 | V <sub>CC</sub> -0.1 | V <sub>CC</sub> | V <sub>CC</sub> +0.1 | V | | | Input LOW Voltage | V <sub>IL</sub> | | 0.0 | | 0.20 | V | | | Input HIGH Current | I <sub>IH</sub> | | | 3 | 5 | mA | | | Input LOW Current | I <sub>IL</sub> | | - 19 | -21 | 1-1 | mA | | | Propagation Delay | t <sub>PD</sub> | | _ | 40 J | 7501-0 | ms | | DC Power Supply | Operating Voltage | V <sub>CC</sub> | 1, 3 | +3.13 | +3.30 | +3.47 | VDC | | | Operating Current | I <sub>CC</sub> | | | 20 | 40 | mA | | Operating Ambient Temperature | | T <sub>A</sub> | 1, 3 | 0 | | +70 | °C | | Lid Symbolization (YY = Ye | ear, WW = Week) | | R | FM SC3035B-1 | 800.00 MHz | YYWW | | # T # CAUTION: Electrostatic Sensitive Device. Observe precautions for handling. NOTES: - Unless otherwise noted, all specifications include any combination of load VSWR, VCC, and TA. In addition, Q and Q are terminated into 50 Ω loads to ground. (See: Typical Test Circuit.) - One or more of the following United States patents apply: 4,616,197; 4,670,681; 4,760,352. - The design, manufacturing process, and specifications of this device are subject to change without notice. - Only under the nominal conditions of 50 $\Omega$ load impedance with VSWR $\leq$ 1.2 and nominal power supply voltage. Symmetry is defined as the pulse width (in percent of total period) measured at the 50% points of Q or Q. (See: Timing Definitions.) - Jitter and other spurious outputs induced by externally generated electrical noise on $V_{CC}$ or mechanical vibration are not included. Dedicated external voltage regulation and careful PCB layo<u>ut</u> are recommended for optimum performance. - Applies to period jitter of Q and Q. Measurements are made with the Tektronix CSA803 signal analyzer with at least 1000 samples. - Period jitter measured with a 200 mV<sub>P-P</sub> sine wave swept from 1 MHz to one-half of $f_O$ at the $V_{CC}$ power supply terminal. - The outputs are enabled when Terminal 8 is at logic HIGH. Propagation delay is defined as the time from the 50% point on the rising edge of ENABLE to the 90% point on the rising edge of the output amplitude or as the fall time from the 50% point to the 10% point. (SEE: Timing Definitions.) RF Monolithics, Inc. Phone: (972) 233-2903 Fax: (972) 387-9148 E-mail: info@rfm.com Page 1 of 2 # 800.0 MHz ### **Electrical Connections** | Terminal<br>Number | Connection | | |--------------------|-----------------|--| | 1 | V <sub>CC</sub> | | | 2 | Ground | | | 3 | NC or Ground | | | 4 | Q Output | | | 5 | Q Output | | | 6 | Ground | | | 7 | | | | 8 | ENABLE | | | LID | Ground | | ### **Case Design** All pads consist of 30 microinches (min) electroless gold on 50 microinches (min) electroless nickel over base metal. The metallic center pad was designed for mechanical support. Grounding of this pad is optional. Lid symbolization, including terminal 1 locator dot, are in contrasting ink. Symbolization varies by model number. For purposes of illustration, only terminal 1 dot is shown. #### Dimensions Millimeters Inches Max Min Min Max Α 13.46 13.97 0.530 0.550 В 9.14 9.66 0.360 0.380 С 2.05 Nominal 0.081 Nominal D 3.56 Nominal 0.141 Nominal Ε 2.24 Nominal 0.088 Nominal F 1.27 Nominal 0.050 Nominal G 2.54 Nominal 0.100 Nominal Н 3.05 Nominal 0.120 Nominal J 1.93 Nominal 0.076 Nominal K 5.54 Nominal 0.218 Nominal L 4.32 Nominal 0.170 Nominal Μ 4.83 Nominal 0.190 Nominal Ν 0.50 Nominal 0.020 Nominal ### **Footprint** Actual size footprint: ### **Typical Printed Circuit Board Land Pattern** A typical land pattern for a circuit board is shown below. Grounding of the metallic center pad is optional. ## **Typical Test Circuit** \*Power Splitter, Mini-Circuits ZFSC2-4 ### **Timing Definitions** ### Propagation Delay: