An ISO/TS 16949, ISO 9001 and ISO 14001 Certified Company ## **SOT-23 Formed SMD Package** CMBTA05 CMBTA06 ## SILICON EPITAXIAL TRANSISTORS N-P-N transistor Marking CMBTA05 = 1H CMBTA06 = 1G PACKAGE OUTLINE DETAILS ALL DIMENSIONS IN mm 1.80 #### Pin configuration 1 = BASE 2 = EMITTER 3 = COLLECTOR ## ABSOLUTE MAXIMUM RATINGS | | | CMBTA05 | | A06 | | | |---------------------------------------------------------|------------------|---------|----|------------|----|-----| | Collector-base voltage (open emitter) | $V_{CBO}$ | max. | 60 | | 80 | V | | Collector-emitter voltage (open base) | $V_{CEO}$ | max. | 60 | | 80 | V | | Emitter-base voltage (open collector) | $V_{EBO}$ | max. | | 4 | | V | | Collector current (d.c.) | $I_C$ | max. | | 500 | | mA | | Total power dissipation up to $T_{amb} = 25 ^{\circ}C$ | P <sub>tot</sub> | max. | | <i>250</i> | | mW | | D.C. current gain | | | | | | | | $I_C = 100 \text{ mA}; V_{CE} = 1 \text{ V}$ | $h_{FE}$ | min. | | 100 | | | | Transition frequency at $f = 100 \text{ MHz}$ | | | | | | | | $I_C = 10 \text{ mA}; V_{CE} = 2 \text{ V}$ | $f_T$ | min. | | 100 | | MHz | | Collector-emitter saturation voltage | | | | | | | | $I_C = 100 \text{ mA}; I_B = 10 \text{ mA}$ | $V_{CEsat}$ | max. | | 0.25 | | V | 0.40 ## CMBTA05 CMBTA06 # **RATINGS** (at $T_A = 25$ °C unless otherwise specified) Limiting values | 0 11 11 11 11 11 11 11 11 11 11 11 11 11 | | | | | |-------------------------------------------------|-----------|------|--------------------|----------------| | Collector-base voltage (open emitter) | $V_{CBO}$ | max. | 60 80 | V | | Collector-emitter voltage (open base) | $V_{CEO}$ | max. | 60 80 | V | | Emitter-base voltage (open collector) | $V_{EBO}$ | max. | 4 | V | | Collector current (d.c.) | $I_C$ | max. | <i>500</i> | mA | | Total power dissipation up to $T_{amb} = 25$ °C | $P_{tot}$ | max. | 250 | mW | | Storage temperature | $T_{Stg}$ | max. | <i>−55 to +150</i> | $^{\circ}$ $C$ | | Junction temperature | Tj | max. | 150 | $^{\circ}$ $C$ | | | | | | | ## THERMAL CHARACTERISTICS $T_j = P (R_{th j-t} + R_{th t-s} + R_{th s-a}) + T_{amb}$ Thermal resistance from junction to ambient $R_{th j-a} = 500$ K/W # **CHARACTERISTICS** (at $T_A = 25$ °C unless otherwise specified) **CMBTA05** | | | CMBT A 05 | | | <u>A06</u> | | |-----------------------------------------------|---------------|-----------|-----------|------|------------|--| | Collector-emitter breakdown voltage | | | | | | | | $I_C = 1 \text{ mA}; I_B = 0$ | $V_{(BR)CEO}$ | min. | <i>60</i> | | 80 V | | | Emitter-base breakdown voltage | | | | | | | | $I_C = 0; I_E = 100 \mu A$ | $V_{(BR)EBO}$ | min. | | 4 | V | | | Collector cut-off current | | | | | | | | $V_{CE} = 60 \ V; I_B = 0$ | $I_{CEO}$ | max. | | 0.1 | $\mu A$ | | | $V_{CB} = 60 \ V; I_E = 0$ | $I_{CBO}$ | max. | 0.1 | | $\mu A$ | | | $V_{CB} = 80 \ V; I_E = 0$ | $I_{CBO}$ | max. | | | 0.1 µA | | | Saturation voltages | | | | | | | | $I_C = 100 \text{ mA}; I_B = 10 \text{ mA}$ | $V_{CEsat}$ | max. | | 0.25 | V | | | Base-emitter on voltage | | | | | | | | $I_C = 100 \text{ mA}; V_{CE} = 1 \text{ V}$ | $V_{BE(on)}$ | max. | | 1.2 | V | | | D.C. current gain | | | | | | | | $I_C = 10 \text{ mA}; V_{CE} = 1 \text{ V}$ | $h_{FE}$ | min. | | 100 | | | | $I_C = 100 \text{ mA}; V_{CE} = 1 \text{ V}$ | $h_{FE}$ | min. | | 100 | | | | Transition frequency at $f = 100 \text{ MHz}$ | | | | | | | | $I_C = 10 \text{ mA}; \ V_{CE} = 2 \ V$ | $f_T$ | min. | | 100 | MHz | | | | | | | | | | ### **Customer Notes** ## **Disclaimer** The product information and the selection guides facilitate selection of the CDIL's Discrete Semiconductor Device(s) best suited for application in your product(s) as per your requirement. It is recommended that you completely review our Data Sheet(s) so as to confirm that the Device(s) meet functionality parameters for your application. The information furnished on the CDIL Web Site/CD are believed to be accurate and reliable. CDIL however, does not assume responsibility for inaccuracies or incomplete information. Furthermore, CDIL does not assume liability whatsoever, arising out of the application or use of any CDIL product; neither does it convey any license under its patent rights nor rights of others. These products are not designed for use in life saving/support appliances or systems. CDIL customers selling these products (either as individual Discrete Semiconductor Devices or incorporated in their end products), in any life saving/support appliances or systems or applications do so at their own risk and CDIL will not be responsible for any damages resulting from such sale(s). CDIL strives for continuous improvement and reserves the right to change the specifications of its products without prior notice. CDIL is a registered Trademark of Continental Device India Limited