# Quad, 12-/14-/16-Bit *nano*DACs® with 5ppm/°C On-chip Ref, I<sup>2</sup>C Interface ### AD5625R/AD5645R/AD5665R AD5625/AD5665 **Preliminary Technical Data** #### **FEATURES** Low power, smallest pin-compatible, quad nanoDACs AD5625R/AD5645R/AD5665R 12-/14-/16 bits On-chip 1.25 V/2.5 V, 5 ppm/°C reference. AD5625/AD5665 12-/16 bits **External reference only** 3 mm x 3 mm LFCSP and 14-lead TSSOP 2.7 V to 5.5 V power supply Guaranteed monotonic by design Power-on reset to zero scale/midscale Per channel power-down I<sup>2</sup>C-compatible serial interface supports standard (100 kHz), fast (400 kHz), and high speed (3.4 MHz) modes #### **APPLICATIONS** Process control Data acquisition systems Portable battery-powered instruments Digital gain and offset adjustment Programmable voltage and current sources Programmable attenuators #### **GENERAL DESCRIPTION** The AD5625R/AD5645R/AD5665R, AD5625/AD5665 members of the *nano*DAC family, are low power, quad, 12-, 14-, 16-bit buffered voltage-out DACs with/without an on-chip reference. All devices operate from a single 2.7 V to 5.5 V supply, are guaranteed monotonic by design and have an I<sup>2</sup>C-compatible serial interface . The AD5625R/AD5645R/AD5665R have an on-chip reference. The AD56x5RBCPZ have a 1.25 V, 5 ppm/°C reference, giving a full-scale output range of 2.5 V; the AD56x5RBRUZ have a 2.5 V, 5 ppm/°C reference giving a full-scale output range of 5 V. The on-chip reference is off at power-up, allowing the use of an external reference. The internal reference is enabled via a software write. The AD5665 and AD5625 require an external reference voltage to set the output range of the DAC. The part incorporates a power-on reset circuit that ensures the DAC output powers up to 0 V or midscale and remains there Figure 1. Functional Block Diagrams until a valid write takes place. The part contains a per-channel power-down feature that reduces the current consumption of the device to 480 nA at 5 V and provides software-selectable output loads while in power-down mode. The low power consumption of this part in normal operation makes it ideally suited to portable battery-operated equipment. The on-chip precision output amplifier enables rail-to-rail output swing. The AD5625R/AD5645R/AD5665R, AD5625/AD5665 use a 2-wire I<sup>2</sup>C-compatible serial interface that operates in standard (100 kHz), fast (400 kHz), and high speed (3.4 MHz) modes. **Table 1. Related Devices** | Part No. | Description | |-------------------------|---------------------------------------------| | AD5624R/AD5644R/AD5664R | Quad SPI 12-, 14-, 16-bit DACs, | | AD5624/AD5664 | with/without internal reference. | | AD5627R/AD5647R/AD5667R | Dual I <sup>2</sup> C 12-, 14-,16-bit DACs, | | AD5627/5667, | with/without internal reference. | | AD5666 | 2.7 V to 5.5 V, Quad 16-bit DAC, | | | internal reference, SPI interface | ### **Preliminary Technical Data** #### **TABLE OF CONTENTS** | Features | 1 | |---------------------------------------------|-----| | Applications | 1 | | General Description | 1 | | Product Highlights | 1 | | Table1. Related Devices | 2 | | TABLE OF CONTENTS | 2 | | Specifications | 3 | | AC Characteristics | 4 | | I <sup>2</sup> C Timing Specifications | 5 | | Absolute Maximum Ratings | 7 | | Pin Configuration and Function Descriptions | 8 | | Typical Performance Characteristics | 9 | | Terminology | 17 | | Theory of Operation | 19 | | D/A Section | 19 | | Resistor String | 19 | | Output Amplifier | 19 | | Internal Reference | 19 | | External Reference | 19 | | 0 : 1 | 1.0 | | Write Operation | 21 | |--------------------------------------|----| | Read Operation | 21 | | High Speed Mode | 22 | | Multiple Byte Write | 23 | | Broadcast Mode | 23 | | Input Shift Register | 23 | | Write Commands and LDAC | 24 | | LDAC Setup | 24 | | TDAC Pin | 25 | | Power-Down Modes | 25 | | Power-on Reset and Software Reset | 26 | | Internal Reference Setup | 26 | | Clear Pin (CLR) | 26 | | Applications | 27 | | Using A Reference as Power Supply | 27 | | Bipolar Operation | | | Power Supply Bypassing and Grounding | | | Outline Dimensions | | | Ordering Information | 29 | #### **REVISION HISTORY** 4/06—Revision 0: Initial Version ### Specifications: AD5625R/AD5645R/AD5665R, AD5625/AD5665 $V_{DD} = 2.7 \ V \ to \ 5.5 \ V; R_L = 2 \ k\Omega \ to \ GND; C_L = 200 \ pF \ to \ GND; V_{REFIN} = V_{DD}; all \ specifications \ T_{MIN} \ to \ T_{MAX}, unless \ otherwise \ noted.$ Table 2. | B Grade <sup>1</sup> | | | | | | |--------------------------------------|-------|------|----------|----------|--------------------------------------------------------| | Parameter | Min | Тур | Max | Unit | Conditions/Comments | | STATIC PERFORMANCE <sup>2</sup> | | | | | | | AD5665R/AD5665 | | | | | | | Resolution | 16 | | | Bits | | | Relative Accuracy | | ±8 | ±16 | LSB | | | Differential Nonlinearity | | | ±1 | LSB | Guaranteed monotonic by design | | AD5645R | | | | | | | Resolution | 14 | | | Bits | | | Relative Accuracy | | ±2 | ±4 | LSB | | | Differential Nonlinearity | | | ±0.5 | LSB | Guaranteed monotonic by design | | AD5625R/AD5625 | | | | | | | Resolution | 12 | | | Bits | | | Relative Accuracy | | ±0.5 | ±1 | LSB | | | Differential Nonlinearity | | | ±0.25 | LSB | Guaranteed monotonic by design | | Zero-Code Error | | 2 | 10 | mV | All zeroes loaded to DAC register | | Offset Error | | ±1 | ±10 | mV | | | Full-Scale Error | | -0.1 | ±1 | % of FSR | All ones loaded to DAC register | | Gain Error | | | ±1.5 | % of FSR | | | Zero-Code Error Drift | | ±2 | | μV/°C | | | Gain Temperature | | ±2.5 | | ppm | Of FSR/°C | | DC Power Supply Rejection | | -100 | | dB | DAC code = midscale; $V_{DD} = 5V \pm 10\%$ | | DC Crosstalk (External<br>Reference) | | 10 | | μV | Due to full-scale output change, | | neiererice) | | 10 | | μV/mA | Due to load current change | | | | 5 | | μV | Due to powering down (per channel) | | DC Crosstalk (Internal | | 25 | | μV | Due to full-scale output change, | | Reference) | | | | <b>F</b> | $R_L = 2 k\Omega$ to GND or $V_{DD}$ | | | | 20 | | μV/mA | Due to load current change | | _ | | 10 | | μV | Due to powering down (per channel) | | OUTPUT CHARACTERISTICS <sup>3</sup> | | | | | | | Output Voltage Range | 0 | | $V_{DD}$ | V | | | Capacitive Load Stability | | 2 | | nF | $R_L = \infty$ | | | | 10 | | nF | $R_L = 2 k\Omega$ | | DC Output Impedance | | 0.5 | | Ω | | | Short-Circuit Current | | 30 | | mA | $V_{DD} = 5 V$ | | Power-Up Time | | 4 | | μs | Coming out of power-down mode; $V_{DD} = +5 \text{ V}$ | | REFERENCE INPUTS | | | | | | | Reference Current | | 170 | 200 | μΑ | $V_{REF} = V_{DD} = 5.5 \text{ V}$ | | Reference Input Range | 0.75 | 24 | $V_{DD}$ | V | | | Reference Input Impedance | | 26 | | kΩ | | | REFERENCE OUTPUT (LFCSP PACKAGE) | | | | | | | Output Voltage | 1.247 | | 1.253 | V | At ambient | | Reference TC <sup>3</sup> | | ±10 | | ppm/°C | | | Output Impedance | | 7.5 | | kΩ | | | REFERENCE OUTPUT (TSSOP PACKAGE) | | | | | | | Output Voltage | 2.495 | | 2.505 | V | At ambient | | Reference TC <sup>3</sup> | | ±5 | ±10 | ppm/°C | | | Output Impedance | | 7.5 | | kΩ | | Pov PrA | Page 3 of 3 ### **Preliminary Technical Data** | | | B Grade | e <sup>1</sup> | | | | |--------------------------------------------|---------------------|---------|---------------------|------|------------------------------------|--| | Parameter | Min | Тур | Max | Unit | Conditions/Comments | | | | • | | | | | | | LOGIC INPUTS (SDA, SCL) | | | | | | | | I <sub>IN</sub> , Input Current | | | ±1 | μΑ | | | | V <sub>INL</sub> , Input Low Voltage | | | $0.3 \times V_{DD}$ | V | | | | V <sub>INH</sub> , Input High Voltage | $0.7 \times V_{DD}$ | | | V | | | | C <sub>IN</sub> , Pin Capacitance | | 2 | | pF | | | | V <sub>HYST</sub> , Input Hysteresis | $0.1 \times V_{DD}$ | | | V | | | | LOGIC OUTPUTS (OPEN DRAIN) | | | | | | | | Vol., Output Low Voltage | | | 0.4 | V | I <sub>SINK</sub> = 3 mA | | | | | | 0.6 | V | $I_{SINK} = 6 \text{ mA}$ | | | Floating-State Leakage Current | | | ±1 | μΑ | | | | Floating-State Output | | 2 | | pF | | | | POWER REQUIREMENTS | | | | | | | | $V_{DD}$ | 2.7 | | 5.5 | V | | | | I <sub>DD</sub> (Normal Mode) <sup>4</sup> | | | | | $V_{IH} = V_{DD}$ , $V_{IL} = GND$ | | | $V_{DD} = 4.5 \text{ V to } 5.5 \text{ V}$ | | 0.45 | 0.55 | mA | Internal reference off | | | $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 0.44 | 0.5 | mA | Internal reference off | | | $V_{DD} = 4.5 \text{ V to } 5.5 \text{ V}$ | | 0.95 | 1.2 | mA | Internal reference on | | | $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 0.95 | 1.15 | mA | Internal reference on | | | IDD (All Power-Down Modes) <sup>5</sup> | | 0.48 | 1 | μΑ | $V_{IH} = V_{DD}$ , $V_{IL} = GND$ | | <sup>&</sup>lt;sup>1</sup> Temperature range: B grade: -40°C to +105°C. #### **AC CHARACTERISTICS** $V_{DD} = 2.7 \text{ V}$ to 5.5 V; $R_L = 2 \text{ k}\Omega$ to GND; $C_L = 200 \text{ pF}$ to GND; $V_{REFIN} = V_{DD}$ ; all specifications $T_{MIN}$ to $T_{MAX}$ , unless otherwise noted. Table 4. | Parameter <sup>2</sup> | eter <sup>2</sup> Min Typ Max | | Max | Unit | Conditions/Comments <sup>3</sup> | |----------------------------------|-------------------------------|-----|-----|----------------------------------------------------|-----------------------------------------------------------| | Output Voltage Settling Time | | | | | | | AD5625R/AD5625 | | 3 | 4.5 | μs | 1/4 to 3/4 scale settling to ±0.5 LSB | | AD5645R | | 3.5 | 5 | μs | 1/4 to 3/4 scale settling to ±0.5 LSB | | AD5665R/AD5665 | | 4 | 7 | μs | 1/4 to 3/4 scale settling to ±2 LSB | | Slew Rate | | 1.8 | | V/µs | | | Digital-to-Analog Glitch Impulse | | 10 | | nV-s | 1 LSB change around major carry | | Digital Feedthrough | | 0.1 | | nV-s | | | Reference Feedthrough | | -90 | | dBs | $V_{REF} = 2 V \pm 0.1 V p-p$ , frequency 10 Hz to 20 MHz | | Digital Crosstalk | | 0.1 | | nV-s | | | Analog Crosstalk | | 1 | | nV-s | External reference | | | | 4 | | nV-s | Internal reference | | DAC-to-DAC Crosstalk | | 1 | | nV-s | External reference | | | | 4 | | nV-s | Internal reference | | Multiplying Bandwidth | | 340 | | kHz | $V_{REF} = 2 V \pm 0.1 V p-p$ | | Total Harmonic Distortion | -80 | | dB | $V_{REF} = 2 V \pm 0.1 V p-p$ , frequency = 10 kHz | | | Output Noise Spectral Density | | 120 | | nV/√Hz | DAC code = midscale, 1 kHz | | | | 100 | | nV/√Hz | DAC code = midscale, 10 kHz | | Output Noise | | 15 | | μV p-p | 0.1 Hz to 10 Hz | <sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization, not production tested. <sup>&</sup>lt;sup>2</sup> Linearity calculated using a reduced code range: AD5665 (Code 512 to Code 65,024); AD5645 (Code 128 to Code 16,256); AD5625 (Code 32 to Code 4064). Output <sup>&</sup>lt;sup>3</sup> Guaranteed by design and characterization, not production tested. <sup>4</sup> Interface inactive. All DACs active. DAC outputs unloaded. <sup>&</sup>lt;sup>5</sup> All DACs powered down. <sup>&</sup>lt;sup>2</sup> See the Terminology section. ### AD5625R/AD5645R/AD5665R, AD5625/AD5665 $^3$ Temperature range is $-40^{\circ}\text{C}$ to $+105^{\circ}\text{C}$ , typical at 25°C. #### **I<sup>2</sup>C TIMING SPECIFICATIONS** $V_{\text{DD}}$ = 2.7 V to 5.5 V; all specifications $T_{\text{MIN}}$ to $T_{\text{MAX}}$ , $f_{\text{SCL}}$ = 3.4 MHz, unless otherwise noted. Table 5. | | | Limit at | TMIN, TMAX | | | |---------------|------------------------------------------|----------|------------|------|----------------------------------------------------------------------------------------------| | Parameter | Conditions <sub>2</sub> | Min | Max | Unit | Description | | <b>f</b> scL3 | Standard mode | | 100 | KHz | Serial clock frequency | | | Fast mode | | 400 | KHz | | | | High speed mode, $C_B = 100 \text{ pF}$ | | 3.4 | MHz | | | | High speed mode, $C_B = 400 \text{ pF}$ | | 1.7 | MHz | | | tı | Standard mode | 4 | | μs | tнібн, SCL high time | | | Fast mode | 0.6 | | μs | | | | High speed mode, $C_B = 100 \text{ pF}$ | 60 | | | ns | | | High speed mode, $C_B = 400 \text{ pF}$ | 120 | | | ns | | | Standard mode | 4.7 | | μs | tLOW, SCL low time | | | Fast mode | 1.3 | | μs | | | | High speed mode, $C_B = 100 \text{ pF}$ | 160 | | ns | | | | High speed mode, $C_B = 400 \text{ pF}$ | 320 | | ns | | | 3 | Standard mode | 250 | | ns | tsu;dat, data setup time | | | Fast mode | 100 | | ns | | | | High speed mode | 10 | | ns | | | .4 | Standard mode | 0 | 3.45 | μs | tнр;рат, data hold time | | | Fast mode | 0 | 0.9 | μs | | | | High speed mode, C <sub>B</sub> = 100 pF | 0 | 70 | ns | | | | High speed mode, $C_B = 400 \text{ pF}$ | 0 | 150 | ns | | | 5 | Standard mode | 4.7 | | μs | tsu;sta, set-up time for a repeated start condition | | | Fast mode | 0.6 | | μs | | | | High speed mode | 160 | | ns | | | 6 | Standard mode | 4 | | μs | thd;sta, hold time (repeated) start condition | | | Fast mode | 0.6 | | μs | | | | High speed mode | 160 | | ns | | | 7 | Standard mode | 4.7 | | μs | tBUF, bus free time between a stop and a start condition | | | Fast mode | 1.3 | | μs | | | 8 | Standard mode | 4 | | μs | tsu;sto, setup time for a stop condition | | | Fast mode | 0.6 | | μs | | | | High speed mode | 160 | | ns | | | 9 | Standard mode | | 1000 | ns | trda, rise time of SDA signal | | | Fast mode | | 300 | ns | | | | High speed mode, $C_B = 100 \text{ pF}$ | 10 | 80 | ns | | | | High speed mode, $C_B = 400 \text{ pF}$ | 20 | 160 | ns | | | 10 | Standard mode | | 300 | ns | t <sub>FDA</sub> , fall time of SDA signal | | | Fast mode | | 300 | ns | | | | High speed mode, $C_B = 100 \text{ pF}$ | 10 | 80 | ns | | | | High speed mode, $C_B = 400 \text{ pF}$ | 20 | 160 | ns | | | 111 | Standard mode | | 1000 | ns | trcl, rise time of SCL signal | | | Fast mode | | 300 | ns | | | | High speed mode, C <sub>B</sub> = 100 pF | 10 | 40 | ns | | | | High speed mode, $C_B = 400 \text{ pF}$ | 20 | 80 | ns | | | :11A | Standard mode | | 1000 | ns | trcl1, rise time of SCL signal after a repeated start condition and after an acknowledge bit | | | Fast mode | | 300 | ns | | | | High speed mode, C <sub>B</sub> = 100 pF | 10 | 80 | ns | | | | High speed mode, $C_B = 400 \text{ pF}$ | 20 | 160 | ns | 1 | Pov PrA | Page 6 of 32 ### AD5625R/AD5645R/AD5665R, AD5625/AD5665 | | | Limit a | Limit at TMIN, TMAX | | | |------------------------|-----------------------------------------|---------|---------------------|------|--------------------------------------------| | Parameter | Conditions <sub>2</sub> | Min | Max | Unit | Description | | <b>t</b> <sub>12</sub> | Standard mode | | 300 | ns | t <sub>FCL</sub> , fall time of SCL signal | | | Fast mode | | 300 | ns | | | | High speed mode, $C_B = 100 \text{ pF}$ | 10 | 40 | ns | | | | High speed mode, $C_B = 400 \text{ pF}$ | 20 | 80 | ns | | | t <sub>SP4</sub> | Fast mode | 0 | 50 | ns | Pulse width of spike suppressed | | | High speed mode | 0 | 10 | ns | | $<sup>{}^{1}\!\</sup>mathsf{See}\,\mathsf{Figure}\,\mathsf{2}.\,\mathsf{High}\,\mathsf{speed}\,\mathsf{mode}\,\mathsf{timing}\,\mathsf{specification}\,\mathsf{applies}\,\mathsf{only}\,\mathsf{to}\,\mathsf{the}\,\,\mathsf{AD5625BRUZ-2}\,\mathsf{and}\,\mathsf{AD5665BRUZ-2}.$ <sup>&</sup>lt;sup>4</sup> Input filtering on the SCL and SDA inputs suppress noise spikes that are less than 50 ns for fast mode or 10 ns for high speed mode. Figure 2. 2-Wire Serial Interface Timing Diagram <sup>&</sup>lt;sup>2</sup>CB refers to the capacitance on the bus line. <sup>&</sup>lt;sup>3</sup>The SDA and SCL timing is measured with the input filters enabled. Switching off the input filters improves the transfer rate but has a negative effect on EMC behavior of the part. #### **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. #### Table 6. | Parameter | Rating | |------------------------------------------------|--------------------------------------------| | V <sub>DD</sub> to GND | -0.3 V to +7 V | | V <sub>OUT</sub> to GND | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ | | V <sub>REFIN</sub> /V <sub>REFOUT</sub> to GND | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ | | Digital Input Voltage to GND | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ | | Operating Temperature Range | | | Industrial | -40°C to +105°C | | Storage Temperature Range | −65°C to +150°C | | Junction Temperature (T <sub>J</sub> max) | 150°C | | Power Dissipation | $(T_J \max - T_A)/\theta_{JA}$ | | LFCSP_WD Package (4-Layer Board) | | | $\theta_{JA}$ Thermal Impedance | 61°C/W | | TSSOP Package | | | $\theta_{JA}$ Thermal Impedance | 150.4°C/W | | Reflow Soldering Peak Temperature | | | Pb-Free | 260°C ± 5°C | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. ### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS NOTE: V<sub>REFOUT</sub> ONLY ON -R VERSIONS Pin Configuration (14-pin) Pin Configuration (10-pin) Figure 3. Pin Configurations **Table 7. Pin Function Descriptions** | Pin No. | Pin No. | Mnemonic | Description | |----------|----------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (14-pin) | (10-pin) | | | | 1 | n/a | LDAC | Active low load DAC pin. | | 2 | n/a | ADDR1 | Three-state address input. Sets the two least significant bits (Bit A1, Bit A0) of the 7-bit slave address (see Table 6). | | 3 | 9 | V <sub>DD</sub> | Power supply input. These parts can be operated from 2.7 V to 5.5 V, and the supply should be decoupled with a 10 $\mu$ F capacitor in parallel with a 0.1 $\mu$ F capacitor to GND. | | 4 | 1 | VоитA | Analog output voltage from DAC C. The output amplifier has rail-to-rail operation. | | 5 | 4 | VоитC | Analog output voltage from DAC D. The output amplifier has rail-to-rail operation. | | 6 | n/a | POR | Power-on reset. | | 7 | 10 | Vrefin/Vrefout | The AD5625R/AD5645R/AD5665R, AD5625/AD5665 have a common pin for reference input and reference output. The internal reference and reference output are only available on suffix –R versions. When using the internal reference, this is the reference output pin. When using an external reference, this is the reference input pin. The default for this pin is as a reference input. | | 8 | n/a | ADDR2 | Three-state address input. Sets bits A3 and A2 of the 7-bit slave address (see Table 6). | | 9 | n/a | CLR | Asynchronous clear input. The CLR input is falling edge sensitive While CLR is low, all LDAC pulses are ignored. When CLR is activated, zero scale is loaded to all input and DAC registers. This clears the output to 0 V. The part exits clear code mode on the 24th falling edge of the next write to the part. If CLR is activated during a write sequence, the write is aborted. | | 10 | 5 | VоυтD | Analog output voltage from DAC A. The output amplifier has rail-to-rail operation. | | 11 | 2 | VоитB | Analog output voltage from DAC B. The output amplifier has rail-to-rail operation. | | 12 | 3 | GND | Ground reference point for all circuitry on the part. | | 13 | 8 | SDA | Serial data line. This is used in conjunction with the SCL line to clock data into or out of the 16-bit input register. It is a bidirectional, open-drain data line that should be pulled to the supply with an external pull-up resistor. | | 14 | 7 | SCL | Serial clock line. This is used in conjunction with the SDA line to clock data into or out of the 16-bit input register. | | n/a | 6 | ADDR | Three-state address input. Sets the two least significant bits (Bit A1, Bit A0) of the 7-bit slave address. | ### TYPICAL PERFORMANCE CHARACTERISTICS Figure 4. INL AD5665, External Reference Figure 5. INL AD5645, External Reference Figure 6. INL AD5625, External Reference Figure 7. DNL AD5665, External Reference Figure 8. DNL AD5645, External Reference Figure 9. DNL AD5625, External Reference Figure 10. INL AD5665R, 2.5V Internal Reference Figure 11. INL AD5645R, 2.5V Internal Reference Figure 12. INL AD5625R, 2.V5 Internal Reference Figure 13. DNL AD5665R, 2.5V Internal Reference Figure 14. DNL AD5645R, 2.5V Internal Reference Figure 15. DNL AD5625R, 2.5V Internal Reference Figure 16. INL AD5665R,1.25V Internal Reference Figure 17. INL AD5645R, 1.25V Internal Reference Figure 18. INL AD5625R,1.25V Internal Reference Figure 19. DNL AD5665R,1.25V Internal Reference Figure 20. DNL AD5645R,1.25V Internal Reference Figure 21. DNL AD5625R, 1.25V Internal Reference Figure 22. INL Error and DNL Error vs. Temperature Figure 23. INL and DNL Error vs. VREF Figure 24. INL and DNL Error vs. Supply Figure 25. Gain Error and Full-Scale Error vs. Temperature Figure 26. Zero-Scale Error and Offset Error vs. Temperature Figure 27. Gain Error and Full-Scale Error vs. Supply ### **Preliminary Technical Data** Figure 28. Zero-Scale Error and Offset Error vs. Supply Figure 29. IDD Histogram with External Reference, 5.5 V Figure 30. $I_{DD}$ Histogram with Internal Reference, $V_{REFOUT} = 2.5 V$ Figure 31. IDD Histogram with External Reference, 3.6 V Figure 32. $I_{DD}$ Histogram with Internal Reference, $V_{REFOUT} = 1.25 V$ Figure 33. Headroom at Rails vs. Source and Sink Figure 34. AD56x5R with 2.5V Reference, Source and Sink Capability Figure 35. AD56x5R with 1.25V Reference, Source and Sink Capability Figure 36. Supply Current vs. Temperature Figure 37. Full-Scale Settling Time, 5 V Figure 38. Power-On Reset to 0 V Figure 39. Exiting Power-Down to Midscale Figure 40. Digital-to-Analog Glitch Impulse (Negative) Figure 41. Analog Crosstalk, External Reference Figure 42. Analog Crosstalk, Internal Reference Figure 43. 0.1 Hz to 10 Hz Output Noise Plot, External Reference Figure 44. 0.1 Hz to 10 Hz Output Noise Plot, 2.5 V Internal Reference Figure 45. 0.1 Hz to 10 Hz Output Noise Plot, 1.25 V Internal Reference ### AD5625R/AD5645R/AD5665R, AD5625/AD5665 Figure 46. Noise Spectral Density, Internal Reference Figure 47. Total Harmonic Distortion Figure 48. Settling Time vs. Capacitive Load Figure 49. Multiplying Bandwidth #### **TERMINOLOGY** #### Relative Accuracy or Integral Nonlinearity (INL) For the DAC, relative accuracy or integral nonlinearity is a measurement of the maximum deviation, in LSBs, from a straight line passing through the endpoints of the DAC transfer function. #### Differential Nonlinearity (DNL) Differential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of $\pm 1$ LSB maximum ensures monotonicity. This DAC is guaranteed monotonic by design. #### Zero-Code Error Zero-code error is a measurement of the output error when zero scale (0x0000) is loaded to the DAC register. Ideally, the output should be 0 V. The zero-code error is always positive in the AD5665R because the output of the DAC cannot go below 0 V due to a combination of the offset errors in the DAC and the output amplifier. Zero-code error is expressed in mV. #### **Full-Scale Error** Full-scale error is a measurement of the output error when full-scale code (0xFFFF) is loaded to the DAC register. Ideally, the output should be $V_{\rm DD}-1$ LSB. Full-scale error is expressed in percent of full-scale range. #### **Gain Error** This is a measure of the span error of the DAC. It is the deviation in slope of the DAC transfer characteristic from ideal expressed as % of FSR. #### **Zero-Code Error Drift** This is a measurement of the change in zero-code error with a change in temperature. It is expressed in $\mu V/^{\circ}C$ . #### **Gain Temperature Coefficient** This is a measurement of the change in gain error with changes in temperature. It is expressed in ppm of FSR/°C. #### **Offset Error** Offset error is a measure of the difference between $V_{\text{OUT}}$ (actual) and $V_{\text{OUT}}$ (ideal) expressed in mV in the linear region of the transfer function. Offset error is measured on the AD5665R with code 512 loaded in the DAC register. It can be negative or positive. #### DC Power Supply Rejection Ratio (PSRR) This indicates how the output of the DAC is affected by changes in the supply voltage. PSRR is the ratio of the change in $V_{\rm OUT}$ to a change in $V_{\rm DD}$ for full-scale output of the DAC. It is measured in dB. $V_{\rm REF}$ is held at 2 V, and $V_{\rm DD}$ is varied by $\pm 10\%$ . #### **Output Voltage Settling Time** This is the amount of time it takes for the output of a DAC to settle to a specified level for a ¼ to ¾ full-scale input change and is measured from the rising edge of the STOP condition. #### Digital-to-Analog Glitch Impulse Digital-to-analog glitch impulse is the impulse injected into the analog output when the input code in the DAC register changes state. It is normally specified as the area of the glitch in nV-s, and is measured when the digital input code is changed by 1 LSB at the major carry transition (0x7FFF to 0x8000) (see Figure). #### Digital Feedthrough Digital feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital inputs of the DAC, but is measured when the DAC output is not updated. It is specified in nV-s, and measured with a full-scale code change on the data bus, that is, from all 0s to all 1s and vice versa. #### Reference Feedthrough Reference feedthrough is the ratio of the amplitude of the signal at the DAC output to the reference input when the DAC output is not being updated. It is expressed in dB. #### **Noise Spectral Density** This is a measurement of the internally generated random noise. Random noise is characterized as a spectral density (nV/ $\sqrt{Hz}$ ). It is measured by loading the DAC to midscale and measuring noise at the output. It is measured in nV/ $\sqrt{Hz}$ . A plot of noise spectral density can be seen in Figure . #### DC Crosstalk DC crosstalk is the dc change in the output level of one DAC in response to a change in the output of another DAC. It is measured with a full-scale output change on one DAC (or soft power-down and power-up) while monitoring another DAC kept at midscale. It is expressed in $\mu V. \label{eq:decomposition}$ DC crosstalk due to load current change is a measure of the impact that a change in load current on one DAC has to another DAC kept at midscale. It is expressed in $\mu V/mA$ . #### **Digital Crosstalk** This is the glitch impulse transferred to the output of one DAC at midscale in response to a full-scale code change (all 0s to all 1s and vice versa) in the input register of another DAC. It is measured in standalone mode and is expressed in nV-s. ### AD5625R/AD5645R/AD5665R, AD5625/AD5665 #### **Analog Crosstalk** This is the glitch impulse transferred to the output of one DAC due to a change in the output of another DAC. It is measured by loading one of the input registers with a full-scale code change (all 0s to all 1s and vice versa). Then execute a software LDAC and monitor the output of the DAC whose digital code was not changed. The area of the glitch is expressed in nV-s. #### **DAC-to-DAC Crosstalk** This is the glitch impulse transferred to the output of one DAC due to a digital code change and subsequent analog output change of another DAC. It is measured by loading the attack channel with a full-scale code change (all 0s to all 1s and vice versa) using the command write to and update while monitoring the output of the victim channel that is at midscale. The energy of the glitch is expressed in nV-s. #### **Multiplying Bandwidth** The amplifiers within the DAC have a finite bandwidth. The multiplying bandwidth is a measure of this. A sine wave on the reference (with full-scale code loaded to the DAC) appears on the output. The multiplying bandwidth is the frequency at which the output amplitude falls to 3 dB below the input. #### **Total Harmonic Distortion (THD)** This is the difference between an ideal sine wave and its attenuated version using the DAC. The sine wave is used as the reference for the DAC, and the THD is a measurement of the harmonics present on the DAC output. It is measured in dB. #### THEORY OF OPERATION #### D/A SECTION The AD5625R/AD5645R/AD5665R, AD5625/AD5665 DACs are fabricated on a CMOS process. The architecture consists of a string DAC followed by an output buffer amplifier. Figure 50 shows a block diagram of the DAC architecture. Figure 50. DAC Architecture Because the input coding to the DAC is straight binary, the ideal output voltage when using an external reference is given by $$V_{OUT} = V_{REFIN} \times \left(\frac{D}{2^N}\right)$$ The ideal output voltage when using the internal reference is given by $$V_{OUT} = 2 \times V_{REFOUT} \times \left(\frac{D}{2^{N}}\right)$$ where D is the decimal equivalent of the binary code that is loaded to the DAC register: 0 to 4095 for AD5625R/AD5625 (12 bit). 0 to 16,383 for AD5645R (14 bit). 0 to 65,535 for AD5665R/AD5665 (16 bit). *N* is the DAC resolution. #### **RESISTOR STRING** The resistor string is shown in Figure 51. It is simply a string of resistors, each of value R. The code loaded to the DAC register determines at which node on the string the voltage is tapped off to be fed into the output amplifier. The voltage is tapped off by closing one of the switches connecting the string to the amplifier. Because it is a string of resistors, it is guaranteed monotonic. #### **OUTPUT AMPLIFIER** The output buffer amplifier can generate rail-to-rail voltages on its output, which gives an output range of 0 V to $V_{\rm DD}.$ It can drive a load of 2 k $\Omega$ in parallel with 1000 pF to GND. The source and sink capabilities of the output amplifier can be seen in Figure and Figure. The slew rate is 1.8 V/µs with a $^1\!\!/4$ to $^3\!\!/4$ full-scale settling time of 7 µs. Figure 51. Resistor String #### INTERNAL REFERENCE The AD5625R/AD5645R/AD5665R feature an on-chip reference. Versions without the –R suffix require an external reference. The on-chip reference is off at power-up and is enabled via a write to a control register. See the Internal Reference Setup section for details. Versions packaged in 10-lead LFCSP package have a 1.25 V reference, giving a full scale output of 2.5 V. These parts can be operated with a Vdd supply of 2.7V to 5.5V. Versions packaged in 14-lead TSSOP package have a 2.5 V reference, giving a full-scale output of 5 V. Parts are functional with a Vdd supply of 2.7V to 5.5V but for Vdd supply of less than 5V, the output will be clamped to Vdd. See the Ordering Information on the back page for a full list of models. The internal reference associated with each part is available at the $V_{\text{REFOUT}}$ pin. A buffer is required if the reference output is used to drive external loads. When using the internal reference, it is recommended that a 100 nF capacitor is placed between reference output and GND for reference stability. #### **EXTERNAL REFERENCE** The $V_{REFIN}$ pin on the AD56x5R allows the use of an external reference if the application requires it. The default condition of the on-chip reference is off at power-up. All devices can be operated from a single 2.7 V to 5.5 V supply. #### **SERIAL INTERFACE** The AD5625R/AD5645R/AD5665R, AD5625/AD5665 have 2-wire I<sup>2</sup>C-compatible serial interfaces (refer to *I*<sup>2</sup>*C-Bus Specification*, Version 2.1, January 2000, available from Philips Semiconductor). The AD5625R/AD5645R/AD5665R, AD5625/AD5665 can be connected to an I<sup>2</sup>C bus as a slave device, under the control of a master device. See Figure 2 for a timing diagram of a typical write sequence. ### AD5625R/AD5645R/AD5665R, AD5625/AD5665 The AD5625R/AD5645R/AD5665R, AD5625/AD5665 support standard (100 kHz), fast (400 kHz), and high speed (3.4 MHz) data transfer modes. High-speed operation is only available on selected models. See the Ordering Information on the back page for a full list of models. Support is not provided for 10-bit addressing and general call addressing. The AD5625R/AD5645R/AD5665R, AD5625/AD5665 each have a 7-bit slave address. 10-pin versions of the part have a slave address whose five MSBs are 00011, and the two LSBs are set by the state of the ADDR address pin, which determines the state of the A0 and A1 address bits. 14-pin versions of the part have a slave address whose three MSBs are 001, and the four LSBs are set by the ADDR1 and ADDR2 address pins, which determine the state of the A0 and A1, A2 and A3 address bits respectively. The ADDR pin is three-state, and can be set as shown in Table 8 to give three different addresses. Table 8. ADDR Pin Settings (10-pin package) | ADDR PIN CONNECTION | A1 | A0 | |---------------------|----|----| | VDD | 0 | 0 | | No Connection | 1 | 0 | | GND | 1 | 1 | The ADDR1 and ADDR2 pins are also three-state, and can be set as shown in Table 9 to give a total of 9 different addresses. Table 9. ADDR1, ADDR2 Pin Setting (14-pin Package) | ADDR2 | ADDR1 | А3 | A2 | <b>A</b> 1 | AO | |-------|-------|----|----|------------|----| | VDD | VDD | 0 | 0 | 0 | 0 | | VDD | NC | 0 | 0 | 1 | 0 | | VDD | GND | 0 | 0 | 1 | 1 | | NC | VDD | 1 | 0 | 0 | 0 | | NC | NC | 1 | 0 | 1 | 0 | | NC | GND | 1 | 0 | 1 | 1 | | GND | VDD | 1 | 1 | 0 | 0 | | GND | NC | 1 | 1 | 1 | 0 | | GND | GND | 1 | 1 | 1 | 1 | The 2-wire serial bus protocol operates as follows: - 1. The master initiates data transfer by establishing a start condition, which is when a high-to-low transition on the SDA line occurs while SCL is high. The following byte is the address byte, which consists of the 7-bit slave address. The slave address corresponding to the transmitted address responds by pulling SDA low during the ninth clock pulse (this is termed the acknowledge bit). At this stage, all other devices on the bus remain idle while the selected device waits for data to be written to, or read from, its shift register. - Data is transmitted over the serial bus in sequences of nine clock pulses (eight data bits followed by an acknowledge bit). The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL. - 3. When all data bits have been read or written, a stop condition is established. In write mode, the master pulls the SDA line high during the 10th clock pulse to establish a stop condition. In read mode, the master issues a no acknowledge for the ninth clock pulse (that is, the SDA line remains high). The master then brings the SDA line low before the 10th clock pulse, and then high during the 10th clock pulse to establish a stop condition. Figure 53. I<sup>2</sup>C Write Operation (14-Pin Package) #### **WRITE OPERATION** condition follows. When writing to the AD5625R/AD5645R/AD5665R, AD5625/AD5665, the user must begin with a start command followed by an address byte (R/W = 0), after which the DAC acknowledges that it is prepared to receive data by pulling SDA low. The AD5665 requires two bytes of data for the DAC and a command byte that controls various DAC functions. Three bytes of data must therefore written to the DAC, the command byte followed by the most significant data byte and the least significant data byte, as shown in Figures 52 and 53. All these data bytes are acknowledged by the AD5625R/AD5645R/AD5665R, AD5625/AD5665. A stop #### **READ OPERATION** When reading data back from the AD5625R/AD5645R/AD5665R, AD5625/AD5665, the user begins with a start command followed by an address byte (R/W = 1), after which the DAC acknowledges that it is prepared to transmit data by pulling SDA low. Two bytes of data are then read from the DAC, which are both acknowledged by the master as shown in Figures 54 and 55. A stop condition follows. Note that the only data that can be read back from the AD56x5 is the contents of the input shift register (see section on Control Register). Figure 55. I<sup>2</sup>C Read Operation(14-Pin Package) #### **HIGH SPEED MODE** Some models offer high-speed serial communication with a clock frequency of 3.4 MHz. See the Ordering Information on the back page for a full list of models. High speed mode communication commences after the master addresses all devices connected to the bus with the Master Code 00001XXX to indicate that a high speed mode transfer is to begin. No device connected to the bus is permitted to acknowledge the high speed master code, therefore, the code is followed by a no acknowledge. The master must then issue a repeated start followed by the device address. The selected device then acknowledges its address. All devices continue to operate in high speed mode until the master issues a stop condition. When the stop condition is issued, the devices return to standard/fast mode. The part will also exit high speed mode if $\overline{CLR}$ is activated while part is in high speed mode.. Figure 56. Placing the AD56x5 in High-Speed Mode #### AD5625R/AD5645R/AD5665R, AD5625/AD5665 Once an AD56x5 has been addressed, one or more three-byte blocks of command and data can be sent to the device, until a stop condition is received. The device must then be readdressed. For this type of operation, the "S" bit in the command byte is set to zero. For some types of application such as waveform generation, it may be required to update a DAC or DACs as fast as possible without changing the command byte. In this case the "S" bit in the initial command byte is set to 1. This sets the command #### **MULTIPLE BYTE WRITE** parameters for all subsequent data. Thereafter, multiple twobyte blocks of data high byte and data low byte can be sent, without sending a further command byte, until a stop condition is received. The "S" bit is only active in the first command byte following the device slave address. Therefore, even if the "S" bit is 0 and three-byte blocks of command and data are being sent, it is not possible to alter the multi-byte mode by changing the "S" bit to 1 "on-the-fly" during any subsequent command byte. Figure 57. Multiple Block Write With Command Byte in Each Block (S=0) Figure 58. Multiple Block Write With Initial Command Byte Only (S=1) #### **BROADCAST MODE** In addition to the unique slave address for each device, which is set by the address pin(s), The AD56x5 has a broadcast address to which any AD56x5 will respond, irrespective of the state of the address pin(s). This address is 0001000(Write). Where several AD56x5 devices are connected to a bus, they can all be sent the same data using the broadcast address. The broadcast address only works for write operations. It is not possible to read back data from several devices at the same time, due to bus contention. #### **INPUT SHIFT REGISTER** The input shift register is 24 bits wide to store the 3 data bytes written to the device of the serial interface. Data written to the device is split into four sections: - One bit to select multiple byte operation. - a three bit command that tells the device what operation to perform. - a three-bit address that tells the device to which DAC or DACs the command applies. - 16 bits of data, which, depending on the command may be written to a DAC or used to define the parameters of a command operation. Bit 23 of the input shift register is reserved, and should always be set to 0 when writing to the device. The command and address are contained in the command byte, the 8 MSBs of the input register. The middle 8 bits are the high byte of the DAC data, while the 8 least significant bits are the low byte of the DAC data or command data. DAC data is left justified, so the two LSBs are unused for the 14 bit AD5645R, and the four LSBs are unused for the 12-bit AD5625R (but they are still used for command data in these devices. The AD56x5 has seven different commands that can be written to it. | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |----------|-------------------|------|-------|------|------|------|------|------|------|------|--------|--------|------|-----|-----|-----|-----|-------|--------|-------|------|-----|-----| | R | s | C2 | C1 | CO | A2 | A1 | A0 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | RESERVED | BYTE<br>SELECTION | C | OMMAN | D | DAC | ADDR | ESS | | | | DAC | DATA | | | | | | DAC ( | OR COM | IMAND | DATA | | | | | COMMAND BYTE | | | | | | | | | D | ATA HI | GH ВҮ1 | Έ | | | | | D | ATA LO | W BYT | E | | | Figure 59. AD5665R/AD5665 Input Shift Register (16-Bit DAC) | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |----------|-------------------|------|-------|------|------|------|------|------|------|------|--------|--------|------|-----|-----|-----|-----|-----|--------|--------|------|-----|-----| | R | s | C2 | C1 | CO | A2 | A1 | Α0 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Х | х | | RESERVED | BYTE<br>SELECTION | C | OMMAN | ID | DAC | ADDR | ESS | | | | DAC | DATA | | | | | | DAC | OR COM | IMAND | DATA | | | | | COMMAND BYTE | | | | | | | | | D | ATA HI | GH ВҮТ | E | | | | | D | ATA LO | OW BYT | E | | | Figure 60. AD5645R Input Shift Register (14-Bit DAC) | DB23 | DB22 | DB21 | DB20 | DB19 | DB18 | DB17 | DB16 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |----------|-------------------|------|-------|------|------|------|------|------|------|------|--------|--------|------|-----|-----|-----|-----|-----|--------|-------|------|-----|-----| | R | s | C2 | C1 | CO | A2 | A1 | Α0 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | х | х | х | х | | RESERVED | BYTE<br>SELECTION | C | OMMAN | ID | DAC | ADDR | ESS | | | | DAC | DATA | | | | | | DAC | OR COM | IMAND | DATA | | | | | COMMAND BYTE | | | | | | | | | D | ATA HI | GH ВҮТ | Έ | | | | | D | ATA LO | W BYT | Έ | | | Figure 61. AD5625R/AD5625 Input Shift Register (12-Bit DAC) #### WRITE COMMANDS AND LDAC Table 10. #### **Command Definition** | C2 | C1 | CO | Command | |----|----|----|-------------------------------------------------| | 0 | 0 | 0 | Write to input register <i>n</i> | | 0 | 0 | 1 | Update DAC register n | | 0 | 1 | 0 | Write to input register n, update all (software | | | | | LDAC) | | 0 | 1 | 1 | Write to and update DAC channel n | | 1 | 0 | 0 | Power up/power down | | 1 | 0 | 1 | Reset | | 1 | 1 | 0 | LDAC register setup | | 1 | 1 | 1 | Internal reference setup (on/off) | Table 10 is the truth table for the command bits. The DAC or DACs on which a command is performed is/are defined by n, which is the DAC address shown in table 11. Some commands required additional data which is defined in the low data byte. Table 11. DAC Address Command | <b>A2</b> | <b>A1</b> | A0 | ADDRESS (n) | |-----------|-----------|----|-------------| | 0 | 0 | 0 | DAC A | | 0 | 0 | 1 | DAC B | | 0 | 1 | 0 | DAC C | | 0 | 1 | 1 | DAC D | | 1 | 1 | 1 | All DACs | The AD5625R/AD5645R/AD5665R, AD5625/AD5665 DACs have double-buffered interfaces consisting of two banks of registers: input registers and DAC registers. The input registers are connected directly to the input shift register and the digital code is transferred to the relevant input register on completion of a valid write sequence. The DAC registers contain the digital code used by the resistor strings. The double-buffered interface is useful if the user requires simultaneous updating of all DAC outputs. For example, the user could write to three of the input registers individually and then write to the remaining input register and, updating all DAC registers, the outputs will update simultaneously. The AD56x5 has a powerful set of commands for writing to and updating the DACs. The 14-pin version also has a hardware load DAC $(\overline{\text{LDAC}})$ pin. It is important to understand how these commands and the $\overline{\text{LDAC}}$ pin operate and interact with each other, in order to ensure that the desired result is obtained. The first four commands are used for writing to and updating the DACs. Command 000 writes to input register n, without updating the DAC registers, where n is the input register defined by the A2 - A0 bits in the command byte. Depending on the value of A2 - A0, this can be any one of the input registers or all four input registers, as defined by the DAC address. Command 001 does not write to the input registers, but (depending on the value of A2 - A0) updates a DAC register or all four DAC registers. Command 010 writes to input register n, and updates all DAC registers. Command 011 writes to input register n and updates DAC register n. Since n can be all DACs (A2 – A0 = 111) commands 010 and 011 are equivalent if A2 – A0 = 111. #### **LDAC SETUP** In addition to the write commands, the LDAC setup command (110) can also determine which DACs are updated at the end of a write operation (this command does not update the DACs when it is implemented). It also affects the operation of the ### **Preliminary Technical Data** LDAC pin on the 14-pin device (see below). When this command is sent to the device, data bits DB3 to DB0 determine which of DAC registers D through A are updated at the end of write. If a bit is set to 1, the corresponding DAC is updated. Note that, during the LDAC setup command, the DAC address bits A2 – A0 are ignored. It is only DB3 to DB0 that determine which DAC will be updated. As far as DAC updating is concerned, the write command and the LDAC setup command are combined (OR'd together). For example, if the LDAC setup command is set to update DACs B and D, and command 011 is sent to write to and update DAC A, then DAC A will be written to, but DACs A, B and D will be updated. | R | s | C2 | C1 | CO | A2 | A1 | A0 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |---|---------------|----|-------|----|----|----------------|----|------|------|------|-------|------|------|-----|-----|-----|-------|------|-----|------|-------------------|------|-------| | 0 | х | 1 | 1 | 0 | A2 | A1 | A0 | х | х | х | Х | Х | х | Х | х | х | Х | х | Х | DACD | DACC | DACB | DACA | | | DON'T<br>CARE | CC | OMMAN | ID | | ADDR<br>N'T CA | | | | | DON'T | CARE | | | | | DON'T | CARE | | | DAC SI<br>DAC PII | | BLED) | Figure 62. LDAC Setup Command #### **LDAC PIN** In the case of the 14-pin device, updating of the DAC registers may also be controlled by the $\overline{LDAC}$ pin. This can operate either synchronously or asynchronously. Whenever $\overline{LDAC}$ is brought low, the DAC registers are updated with the contents of the input registers. If $\overline{LDAC}$ is held low, update takes place synchronously at the end of every write operation. Which DAC registers are updated when LDAC is brought low is determined by the LDAC setup command. It is the inverse of those registers that are set to update at the end of write. If one of bits DB3 to DB0 is a 0, then the corresponding DAC is updated when LDAC is taken low. If it is a 1, the DAC is updated at the end of a write operation. This allows some DACs to be updated automatically at the end of write, and some to be updated asynchronously using the LDAC pin. If $\overline{\text{LDAC}}$ is permanently held low for synchronous update, then all DACs will be updated irrespective of the DAC address in the write command or the bit settings in the LDAC setup command. This is because those DACs whose bits $\frac{1}{2}$ will be updated due to the $\frac{1}{2}$ DAC pin being low, and those DACs whose bits are 1 will be updated due to the LDAC setup command. If DAC update is to be controlled solely by the write and LDAC setup commands, the $\overline{\text{LDAC}}$ pin must be tied high (or use the 10-pin device which does not have this pin). If DAC update is to be controlled solely by the $\overline{\text{LDAC}}$ pin, then use only command 000 and set DB3 to DB0 to 0 in the LDAC setup command. These parts each contain an extra feature whereby a DAC register is not updated unless its input register has been updated since the last time LDAC was brought low. Normally, when LDAC is brought low, the DAC registers are filled with the contents of the input registers. In the case of the AD56X5, the DAC register updates only if the input register has changed since the last time the DAC register was updated, thereby removing unnecessary digital crosstalk. #### **POWER-DOWN MODES** | | R | S | C2 | C1 | C0 | A2 | A1 | A0 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | |---|---|---------------|----|-------|----|----|----------------|----|------|------|------|-------|------|------|-----|-----|-------|------|-----|-----|------|-------|----------------|------| | | 0 | х | 1 | 0 | 0 | A2 | A1 | A0 | х | х | Х | Х | х | Х | Х | Х | х | х | PD1 | PD0 | DACD | DACC | DACB | DACA | | Г | | DON'T<br>CARE | C | OMMAN | ID | | ADDR<br>N'T CA | | | | | DON'T | CARE | | | | DON'T | CARE | POV | | | DAC S | ELECT<br>ELECT | ED) | Figure 63. Power Up/down Command Command 100 is the power up/down function. The parameters of the power up/down function are programmed by bits DB5 and DB4. This defines the output state of the DAC amplifier, as shown in Table 12. Bits DB3 to DB0 determine to which DAC or DACs the power up/down command is applied. Setting the one of these bits to 1 applies the power up/down state defined by DB5 and DB4 to the corresponding DAC. If a bit is 0, the state of the DAC is unchanged. In power-down mode, the amplifier is disconnected from the output pin, and the output pin is either open-circuit or connected ground via a $10k\Omega$ or $100k\Omega$ resistor, depending on the setting of DB5 and DB4. Table 12. Modes of Operation for the AD5625R/AD5645R/AD5665R, AD5625/AD5665 | DB5 | DB4 | Operating Mode | |-----|-----|------------------| | 0 | 0 | Normal operation | ### AD5625R/AD5645R/AD5665R, AD5625/AD5665 | | | Davier davin mades | |---|---|-----------------------------| | | | Power-down modes | | 0 | 1 | 1 kΩ pulldown to GND | | 1 | 0 | 100 kΩ pulldown to GND | | 1 | 1 | Three-state, high impedance | Figure 64. Output Stage During Power-Down The bias generator, the output amplifier, the resistor string, and other associated linear circuitry are shutdown when powerdown mode is activated. However, the contents of the DAC register are unaffected when in power-down. The time to exit power-down is typically 4 $\mu$ s for $V_{DD} = 5 \text{ V}$ and for $V_{DD} = 3 \text{ V}$ . Figure 63 shows the format of the power up/down command. Note that, during the power up/down command, the DAC address bits A2 - A0 are ignored. #### POWER-ON-RESET AND SOFTWARE RESET The AD56x5 contains a power-on reset circuit that controls the output voltage during power-up. The 10-pin version of the device powers up to 0V. The 14-pin version has a Power On Reset (POR) pin that allows the output voltage to be selected. By connecting the POR pin low, the AD56x5 output powers up to 0 V; by connecting the POR pin high, the AD56x5 output powers up to midscale. The output remains powered up at this level until a valid write sequence is made to the DAC. This is useful in applications where it is important to know the state of the output of the DAC while it is in the process of powering up. Any events on LDAC or CLR during power-on reset are ignored. There is also a software reset function. Command 101 is the software reset command. The software reset command contains two reset modes that are software programmable by setting bit DB0 in the input shift register. Table 13 shows how the state of the bit corresponds to the software reset modes of operation of the devices. Figure 64 shows the contents of the input shift register during the software reset mode of operation. Table 13. Software Reset Modes for the AD5625R/AD5645R/AD5665R, AD5625/AD5665 | DB0 | Registers reset to zero | |--------------------|-----------------------------------| | 0 | DAC register | | | Input shift register | | 1 (Power-On Reset) | DAC register | | | Input shift register | | | LDAC register | | | Power-down register | | | Internal reference setup register | #### CLEAR PIN (CLR) The 14-pin version of the AD56x5 has an asynchronous clear input. The CLR input is falling edge sensitive. While CLR is low, all LDAC pulses are ignored. When CLR is activated, zero scale is loaded to all input and DAC registers. This clears the output to 0 V. The part exits clear code mode on the 24th falling edge of the next write to the part. If $\overline{\text{CLR}}$ is activated during a write sequence, the write is aborted. If $\overline{\text{CLR}}$ is activated during high speed mode the part will exit high speed mode to fast mode. | Х | s | C2 | C1 | a | A2 | Α1 | A0 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB® | DB8 | DB7 | DB6 | DBS | DB4 | DB3 | DB2 | DB1 | DB0 | |-------|---------------|----|-------|-----|----|----------------|----|------|------|------|-------|------|------|-----|-----|-----|-----|-----|--------|-----|-----|-----|---------------| | 0 | х | 1 | 0 | 1 | х | х | Х | Х | х | Х | х | Х | х | Х | Х | Х | х | х | Х | х | X | Х | RST | | I RES | DON'T<br>CARE | α | OMMAN | ID. | | ADDR<br>N'T CA | | | | | DON'T | CARE | | | | | | D | ON'T C | ARE | | | RESET<br>MODE | Figure 65. Reset Command #### **INTERNAL REFERENCE SETUP (-R VERSIONS)** The on-chip reference is off at power-up by default. It can be turned on by sending the reference setup command (111) and setting DB0 in the input shift register. Table 14 shows how the state of the bit corresponds to the mode of operation. Table 14. Reference Setup Command | | (DB0) | Action | |---|-------|----------------------------------| | • | 0 | Internal reference off (default) | | | 1 | Internal reference on | ### **Preliminary Technical Data** | R | s | C2 | C1 | 0) | A2 | Α1 | Α0 | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB® | DB8 | DB7 | DB6 | DBS | DB4 | DB3 | DB2 | DB1 | DB0 | |----|------------------|----|----|----|-----------------------------|----|----|------------|------|------|------|------|------|-----|-----|-----|-----|-----|--------------|-----|-----|-----|-----| | 0 | Х | 1 | 1 | 1 | х | х | Х | х | х | Х | х | х | х | Х | Х | х | х | х | Х | х | х | Х | REF | | RE | ES DON'T COMMAND | | | | DAC ADDRESS<br>(DON'T CARE) | | | DON'T CARE | | | | | | | | | | | REF.<br>MODE | | | | | Figure 66. Reference Setup Command #### **APPLICATIONS** ## USING A REFERENCE AS A POWER SUPPLY FOR THE AD5625R/AD5645R/AD5665R, AD5625/AD5665 Because the supply current required by the AD5625R/AD5645R/AD5665R, AD5625/AD5665is extremely low, an alternative option is to use a voltage reference to supply the required voltage to the part (see Figure). This is especially useful if the power supply is quite noisy, or if the system supply voltages are at some value other than 5 V or 3 V, for example, 15 V. The voltage reference outputs a steady supply voltage for the AD5625R/AD5645R/AD5665R, AD5625/AD5665. If the low dropout REF195 is used, it must supply 450 $\mu A$ of current to the AD5625R/AD5645R/AD5665R, AD5625/AD5665 with no load on the output of the DAC. When the DAC output is loaded, the REF195 also needs to supply the current to the load. The total current required (with a 5 $k\Omega$ load on the DAC output) is $$450 \,\mu\text{A} + (5 \,\text{V}/5 \,\text{k}\Omega) = 1.45 \,\text{mA}$$ The load regulation of the REF195 is typically 2 ppm/mA, resulting in a 2.9 ppm (14.5 $\mu$ V) error for the 1.45 mA current drawn from it. This corresponds to a 0.191 LSB error. Figure 67. REF195 as Power Supply to the AD5625R/AD5645R/AD5665R, AD5625/AD5665 ### BIPOLAR OPERATION USING THE AD5625R/AD5645R/AD5665R, AD5625/AD5665 The AD5625R/AD5645R/AD5665R, AD5625/AD5665 has been designed for single-supply operation, but a bipolar output range is also possible using the circuit in Figure 67. The circuit gives an output voltage range of $\pm 5$ V. Rail-to-rail operation at the amplifier output is achievable using an AD820 or an OP295 as the output amplifier. The output voltage for any input code can be calculated as follows: $$V_{O} = \left\lceil V_{DD} \times \left( \frac{D}{65,536} \right) \times \left( \frac{R1 + R2}{R1} \right) - V_{DD} \times \left( \frac{R2}{R1} \right) \right\rceil$$ where *D* represents the input code in decimal (0 to 65535). With $V_{DD} = 5$ V, R1 = R2 = 10 k $\Omega$ , $$V_O = \left(\frac{10 \times D}{65,536}\right) - 5 \text{ V}$$ This is an output voltage range of $\pm 5$ V, with 0x0000 corresponding to a -5 V output, and 0xFFFF corresponding to a +5 V output. Figure 68. Bipolar Operation with the AD5625R/AD5645R/AD5665R, AD5625/AD5665 #### POWER SUPPLY BYPASSING AND GROUNDING When accuracy is important in a circuit, it is helpful to carefully consider the power supply and ground return layout on the board. The printed circuit board containing the AD5625R/AD5645R/AD5665R, AD5625/AD5665 should have separate analog and digital sections, each having its own area of the board. If the AD5625R/AD5645R/AD5665R, AD5625/AD5665 are in a system where other devices require an AGND-to-DGND connection, the connection should be made at one point only. This ground point should be as close as possible to the AD5625R/AD5645R/AD5665R, AD5625/AD5665. The power supply to the AD5625R/AD5645R/AD5665R, AD5625/AD5665 should be bypassed with 10 $\mu F$ and 0.1 $\mu F$ capacitors. The capacitors should be located as close as possible to the device, with the 0.1 $\mu F$ capacitor ideally right up against the device. The 10 $\mu F$ capacitor is the tantalum bead type. It is important that the 0.1 $\mu F$ capacitor have low effective series resistance (ESR) and effective series inductance (ESI), for example, common ceramic types of capacitors. This 0.1 $\mu F$ capacitor provides a low impedance path to ground for high frequencies caused by transient currents due to internal logic switching. The power supply line itself should have as large a trace as possible to provide a low impedance path and to reduce glitch effects on the supply line. Clocks and other fast switching digital signals should be shielded from other parts of the board by digital ground. Avoid crossover of digital and analog signals if possible. When traces cross on opposite sides of the board, ensure that they run at right angles to each other to reduce feedthrough effects through the board. The best board layout technique is the microstrip technique where the component side of the board is dedicated to the ground plane only and the signal traces are placed on the solder side. However, this is not always possible with a 2-layer board. **Preliminary Technical Data** ### **OUTLINE DIMENSIONS** Figure 69. 10-Lead Lead Frame Chip Scale Package [LFCSP\_WD] 3 mm x 3 mm Body, Very Very Thin, Dual Lead (CP-10-9) Dimensions shown in millimeters COMPLIANT TO JEDEC STANDARDS MO-153-AB-1 Figure 70. 14-Lead Thin Shrink Small Outline Package [TSSOP] (RU-14) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model | Temperature<br>Range | Accuracy | On-Chip<br>Reference | Max I <sup>2</sup> C<br>Speed | Package<br>Description | Package<br>Option | Branding | | |---------------------------------|----------------------|-------------|----------------------|-------------------------------|------------------------|-------------------|----------|--| | AD5625BCPZ-250RL7 <sup>1</sup> | -40°C to +105°C | ±1 LSB INL | None | 400 kHz | 10-Lead LFCSP_WD | CP-10-9 | D8V | | | AD5625BCPZ-REEL7 <sup>1</sup> | −40°C to +105°C | ±1 LSB INL | None | 400 kHz | 10-Lead LFCSP_WD | CP-10-9 | D8V | | | AD5625BRUZ <sup>1</sup> | -40°C to +105°C | ±1 LSB INL | None | 400 kHz | 14-Lead TSSOP | RU-14 | None | | | AD5625BRUZ-REEL7 <sup>1</sup> | −40°C to +105°C | ±1 LSB INL | None | 400 kHz | 14-Lead TSSOP | RU-14 | None | | | AD5625RBCPZ-250RL7 <sup>1</sup> | -40°C to +105°C | ±1 LSB INL | 1.25 V | 400 kHz | 10-Lead LFCSP_WD | CP-10-9 | D8S | | | AD5625RBCPZ-REEL7 <sup>1</sup> | −40°C to +105°C | ±1 LSB INL | 1.25 V | 400 kHz | 10-Lead LFCSP_WD | CP-10-9 | D8S | | | AD5625RBRUZ-1 <sup>1</sup> | -40°C to +105°C | ±1 LSB INL | 2.5 V | 400 kHz | 14-Lead TSSOP | RU-14 | None | | | AD5625RBRUZ-1REEL7 <sup>1</sup> | −40°C to +105°C | ±1 LSB INL | 2.5 V | 400 kHz | 14-Lead TSSOP | RU-14 | None | | | AD5625RBRUZ-2 <sup>1</sup> | -40°C to +105°C | ±1 LSB INL | 2.5 V | 3.4 MHz | 14-Lead TSSOP | RU-14 | None | | | AD5625RBRUZ-2REEL7 <sup>1</sup> | -40°C to +105°C | ±1 LSB INL | 2.5 V | 3.4 MHz | 14-Lead TSSOP | RU-14 | None | | | AD5645RBCPZ-250RL7 <sup>1</sup> | -40°C to +105°C | ±4 LSB INL | 1.25 V | 400 kHz | 10-Lead LFCSP_WD | RU-14 | D89 | | | AD5645RBCPZ-REEL7 <sup>1</sup> | -40°C to +105°C | ±4 LSB INL | 1.25 V | 400 kHz | 10-Lead LFCSP_WD | RU-14 | D89 | | | AD5645RBRUZ <sup>1</sup> | −40°C to +105°C | ±4 LSB INL | 2.5 V | 400 kHz | 14-Lead TSSOP | RU-14 | None | | | AD5645RBRUZ-REEL7 <sup>1</sup> | −40°C to +105°C | ±4 LSB INL | 2.5 V | 400 kHz | 14-Lead TSSOP | RU-14 | None | | | AD5665BCPZ-250RL7 <sup>1</sup> | -40°C to +105°C | ±16 LSB INL | None | 400 kHz | 10-Lead LFCSP_WD | CP-10-9 | D6U | | | AD5665BCPZ-REEL7 <sup>1</sup> | −40°C to +105°C | ±16 LSB INL | None | 400 kHz | 10-Lead LFCSP_WD | CP-10-9 | D6U | | | AD5665BRUZ <sup>1</sup> | −40°C to +105°C | ±16 LSB INL | None | 400 kHz | 14-Lead TSSOP | RU-14 | None | | | AD5665BRUZ-REEL71 | −40°C to +105°C | ±16 LSB INL | None | 400 kHz | 14-Lead TSSOP | RU-14 | None | | | AD5665RBCPZ-250RL7 <sup>1</sup> | -40°C to +105°C | ±16 LSB INL | 1.25 V | 400 kHz | 10-Lead LFCSP_WD | CP-10-9 | DA2 | | | AD5665RBCPZ-REEL7 <sup>1</sup> | -40°C to +105°C | ±16 LSB INL | 1.25 V | 400 kHz | 10-Lead LFCSP_WD | CP-10-9 | DA2 | | | AD5665RBRUZ-1 <sup>1</sup> | -40°C to +105°C | ±16 LSB INL | 2.5 V | 400 kHz | 14-Lead TSSOP | RU-14 | None | | | AD5665RBRUZ-1REEL7 <sup>1</sup> | -40°C to +105°C | ±16 LSB INL | 2.5 V | 400 kHz | 14-Lead TSSOP | RU-14 | None | | | AD5665-RBRUZ-2 <sup>1</sup> | -40°C to +105°C | ±16 LSB INL | 2.5 V | 3.4 MHz | 14-Lead TSSOP | RU-14 | None | | | AD5665RBRUZ-2REEL7 <sup>1</sup> | -40°C to +105°C | ±16 LSB INL | 2.5 V | 3.4 MHz | 14-Lead TSSOP | RU-14 | None | | <sup>&</sup>lt;sup>1</sup> Z = Pb-free part.