# 16-Bit, 130 MSPS IF Sampling ADC AD9461 #### **FEATURES** 130 MSPS guaranteed sampling rate 78.7 dBFS SNR/90 dBc SFDR with 10 MHz input (3.4 V p-p input, 130 MSPS) 77.7 dBFS SNR with 170.3 MHz input (4.0 V p-p input, 130 MSPS) 77.0 dBFS SNR/84 dBc SFDR with 170 MHz input (3.4 V p-p input, 130 MSPS) 76.3 dBFS SNR/86 dBc SFDR with 225 MHz input (3.4 V p-p input, 125 MSPS) 89 dBFS two-tone SFDR with 169 MHz and 170 MHz (130 MSPS) 60 fsec rms jitter **Excellent linearity** DNL = $\pm 0.6$ LSB typical INL = $\pm 5.0$ LSB typical 2.0 V p-p to 4.0 V p-p differential full-scale input **Buffered analog inputs** LVDS outputs (ANSI-644 compatible) or CMOS outputs Data format select (offset binary or twos complement) Output clock available #### **APPLICATIONS** MRI receivers Multicarrier, multimode, cellular receivers Antenna array positioning Power amplifier linearization Broadband wireless Radar Infrared imaging Communications instrumentation #### **GENERAL DESCRIPTION** The AD9461 is a 16-bit, monolithic, sampling, analog-to-digital converter (ADC) with an on-chip track-and-hold circuit. It is optimized for performance, small size, and ease of use. The AD9461 operates up to 130 MSPS, providing a superior signal-to-noise ratio (SNR) for instrumentation, medical imaging, and radar receivers using baseband (<100 MHz) and IF frequencies. The ADC requires 3.3 V and 5.0 V power supplies and a low voltage differential input clock for full performance operation. No external reference or driver components are required for many applications. Data outputs are CMOS or LVDS compatible (ANSI-644 compatible) and include the means to reduce the overall current needed for short trace distances. #### **FUNCTIONAL BLOCK DIAGRAM** Optional features allow users to implement various selectable operating conditions, including input range, data format select, and output data mode. The AD9461 is available in a Pb-free, 100-lead, surface-mount, plastic package (100-lead TQFP\_EP) specified over the industrial temperature range $-40^{\circ}$ C to $+85^{\circ}$ C. #### **PRODUCT HIGHLIGHTS** - 1. True 16-bit linearity. - High performance: outstanding SNR performance for baseband IFs in data acquisition, instrumentation, magnetic resonance imaging, and radar receivers. - Ease of use: on-chip reference and high input impedance track-and-hold with adjustable analog input range and an output clock simplifies data capture. - 4. Packaged in a Pb-free, 100-lead TQFP\_EP. - Clock duty cycle stabilizer (DCS) maintains overall ADC performance over a wide range of clock pulse widths. - 6. Out-of-range (OR) outputs indicate when the signal is beyond the selected input range. information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com ## **TABLE OF CONTENTS** | Features | |----------------------------| | Functional Block Diagram 1 | | Applications | | General Description1 | | Product Highlights | | Revision History | | Specifications | | DC Specifications | | AC Specifications4 | | Digital Specifications5 | | Switching Specifications5 | | Timing Diagrams6 | | Absolute Maximum Ratings | | Thermal Resistance | | ESD Caution | | Pin Configurations and Function Descriptions8 | |-----------------------------------------------| | Equivalent Circuits | | Typical Performance Characteristics | | Terminology | | Theory of Operation | | Analog Input and Reference Overview | | Clock Input Considerations | | Power Considerations | | Digital Outputs | | Timing | | Operational Mode Selection | | Evaluation Board | | Outline Dimensions | | Ordering Guide | ### **REVISION HISTORY** 4/06—Revision 0: Initial Version ## **SPECIFICATIONS** ### **DC SPECIFICATIONS** AVDD1 = 3.3 V, AVDD2 = 5.0 V, DRVDD = 3.3 V, LVDS mode, specified minimum sampling rate, 3.4 V p-p differential input, internal trimmed reference (1.0 V mode), $A_{IN} = -1.0$ dBFS, DCS on, SFDR = AGND, unless otherwise noted. Table 1. | | | AD9461BSVZ | | | | |-------------------------------------------------|------|------------|----------|------|---------| | Parameter | Temp | Min | Тур | Max | Unit | | RESOLUTION | Full | | 16 | | Bits | | ACCURACY | | | | | | | No Missing Codes | Full | | Guarante | ed | | | Offset Error | Full | -4.2 | ±0.1 | +4.2 | mV | | Gain Error | 25°C | -3 | ±0.5 | +3 | % FSR | | | Full | -3.4 | | +3.4 | % FSR | | Differential Nonlinearity (DNL) <sup>1</sup> | 25°C | -1.0 | ±0.6 | +1.0 | LSB | | | Full | -1.0 | | +1.3 | LSB | | Integral Nonlinearity (INL) <sup>1</sup> | 25°C | -7 | ±5.0 | +7 | LSB | | VOLTAGE REFERENCE | | | | | | | Output Voltage VREF = 1.7 V | Full | | +1.7 | | V | | Load Regulation @ 1.0 mA | Full | | ±2 | | mV | | Reference Input Current (External VREF = 1.7 V) | Full | | 350 | | μΑ | | INPUT REFERRED NOISE | 25°C | | 2.6 | | LSB rms | | ANALOG INPUT | | | | | | | Input Span | | | | | | | VREF = 1.7 V | Full | | 3.4 | | V p-p | | VREF = 1.0 V | Full | | 2.0 | | V p-p | | Internal Input Common-Mode Voltage | Full | | 3.5 | | V | | External Input Common-Mode Voltage | Full | 3.2 | | 3.9 | V | | Input Resistance <sup>2</sup> | Full | | 1 | | kΩ | | Input Capacitance <sup>2</sup> | Full | | 6 | | pF | | POWER SUPPLIES | | | | | | | Supply Voltage | | | | | | | AVDD1 | Full | 3.14 | 3.3 | 3.46 | V | | AVDD2 | Full | 4.75 | 5.0 | 5.25 | V | | DRVDD—LVDS Outputs | Full | 3.0 | | 3.6 | V | | DRVDD—CMOS Outputs | Full | 3.0 | 3.3 | 3.6 | V | | Supply Current <sup>1</sup> | | | | | | | AVDD1 | Full | | 405 | 426 | mA | | AVDD2 <sup>1, 3</sup> | Full | | 131 | 143 | mA | | I <sub>DRVDD</sub> 1—LVDS Outputs | Full | | 72 | 81 | mA | | I <sub>DRVDD</sub> 1—CMOS Outputs | Full | | 14 | | mA | | PSRR | | | | | | | Offset | Full | | 1 | | mV/V | | Gain | Full | | 0.2 | | %/V | | POWER CONSUMPTION | | | | | | | LVDS Outputs | Full | | 2.2 | 2.4 | W | | CMOS Outputs (DC Input) | Full | | 2.0 | | W | <sup>&</sup>lt;sup>1</sup> Measured at the maximum clock rate, $f_{\text{IN}} = 15$ MHz, full-scale sine wave, with a 100 Ω differential termination on each pair of output bits for LVDS output mode and approximately 5 pF loading on each output bit for CMOS output mode. <sup>2</sup> Input capacitance or resistance refers to the effective impedance between one differential input pin and AGND. Refer to Figure 6 for the equivalent analog input structure. <sup>3</sup> For SFDR = AVDD1, $I_{\text{AVDD2}}$ decreases by ~8 mA, decreasing power dissipation. ### **AC SPECIFICATIONS** AVDD1 = 3.3 V, AVDD2 = 5.0 V, DRVDD = 3.3 V, LVDS mode, specified minimum sample rate, 3.4 V p-p differential input, internal trimmed reference (1.7 V mode), $A_{IN} = -1.0$ dBFS, DCS on, SFDR = AGND, unless otherwise noted. Table 2. | | | А | D9461B | SVZ | | |-------------------------------------------------------------------------------------|------|------|--------|-----|------| | Parameter | Temp | Min | Тур | Max | Unit | | SIGNAL-TO-NOISE RATIO (SNR) | | | | | | | $f_{IN} = 10 \text{ MHz}$ | 25°C | 76.3 | 77.7 | | dB | | | Full | 76.0 | | | dB | | $f_{IN} = 170 \text{ MHz}^1$ | 25°C | 74.2 | 76.0 | | dB | | | Full | 73.8 | | | dB | | $f_{IN} = 225 \text{ MHz}$ | 25°C | | 74.4 | | dB | | f <sub>IN</sub> = 225 MHz @125 MSPS | 25°C | | 75.3 | | dB | | SIGNAL-TO-NOISE AND DISTORTION (SINAD) | | | | | | | $f_{IN} = 10 \text{ MHz}$ | 25°C | 74.0 | 76.7 | | dB | | | Full | 74.0 | | | dB | | $f_{IN} = 170 \text{ MHz}^1$ | 25°C | 71.9 | 75.1 | | dB | | | Full | 68.3 | | | dB | | $f_{IN} = 225 \text{ MHz}$ | 25°C | | 73.5 | | dB | | f <sub>IN</sub> = 225 MHz @125 MSPS | 25°C | | 74.6 | | dB | | EFFECTIVE NUMBER OF BITS (ENOB) | | | | | | | $f_{IN} = 10 \text{ MHz}$ | 25°C | | 12.5 | | Bits | | $f_{IN} = 170 \text{ MHz}^1$ | 25°C | | 12.2 | | Bits | | $f_{IN} = 225 \text{ MHz}$ | 25°C | | 11.9 | | Bits | | SPURIOUS-FREE DYNAMIC RANGE (SFDR, SECOND OR THIRD HARMONIC) | | | | | | | $f_{IN} = 10 \text{ MHz}$ | 25°C | 82 | 90 | | dBc | | | Full | 80 | | | dBc | | $f_{\text{IN}} = 170 \text{ MHz}^1$ | 25°C | 77 | 84 | | dBc | | | Full | 71 | | | dBc | | $f_{IN} = 225 \text{ MHz}$ | 25°C | | 82 | | dBc | | f <sub>IN</sub> = 225 MHz @125 MSPS | 25°C | | 86 | | dBc | | WORST SPUR EXCLUDING SECOND OR THIRD HARMONICS | | | | | | | $f_{IN} = 10 \text{ MHz}$ | 25°C | 88 | 96 | | dBc | | | Full | 86 | | | dBc | | $f_{IN} = 170 \text{ MHz}^1$ | 25°C | 89 | 95 | | dBc | | | Full | 85 | | | dBc | | $f_{IN} = 225 \text{ MHz}$ | 25°C | | 91 | | dBc | | $f_{IN} = 225 \text{ MHz}$ @ 125 MSPS | 25°C | | 93 | | dBc | | TWO-TONE SFDR | | | | | | | $f_{IN} = 169.6 \text{ MHz} @ -7 \text{ dBFS}, 170.6 \text{ MHz} @ -7 \text{ dBFS}$ | 25°C | | 89 | | dBFS | | ANALOG BANDWIDTH | Full | | 615 | | MHz | <sup>&</sup>lt;sup>1</sup> SFDR = high (AVDD1). See the Operational Mode Selection section. #### **DIGITAL SPECIFICATIONS** AVDD1 = 3.3 V, AVDD2 = 5.0 V, DRVDD = 3.3 V, $R_{LVDS\_BIAS}$ = 3.74 k $\Omega$ , unless otherwise noted. Table 3. | | | | AD9461B | SVZ | | |-------------------------------------------------------------|------|-------|---------|-------|------| | Parameter | Temp | Min | Тур | Max | Unit | | CMOS LOGIC INPUTS (DFS, DCS MODE, OUTPUT MODE) | | | | | | | High Level Input Voltage | Full | 2.0 | | | V | | Low Level Input Voltage | Full | | | 8.0 | V | | High Level Input Current | Full | | | 200 | μΑ | | Low Level Input Current | Full | -10 | | +10 | μΑ | | Input Capacitance | Full | | 2 | | pF | | DIGITAL OUTPUT BITS—CMOS MODE (D0 to D15, OTR) <sup>1</sup> | | | | | | | High Level Output Voltage | Full | 3.25 | | | V | | Low Level Output Voltage | Full | | | 0.2 | V | | DIGITAL OUTPUT BITS—LVDS MODE (D0 to D15, OTR) | | | | | | | V <sub>OD</sub> Differential Output Voltage <sup>2</sup> | Full | 247 | | 545 | mV | | Vos Output Offset Voltage | Full | 1.125 | | 1.375 | V | | CLOCK INPUTS (CLK+, CLK-) | | | | | | | Differential Input Voltage | Full | 0.2 | | | V | | Common-Mode Voltage | Full | 1.3 | 1.5 | 1.6 | V | | Input Resistance | Full | 1.1 | 1.4 | 1.7 | kΩ | | Input Capacitance | Full | | 2 | | pF | <sup>&</sup>lt;sup>1</sup> Output voltage levels measured with 5 pF load on each output. #### **SWITCHING SPECIFICATIONS** AVDD1 = 3.3 V, AVDD2 = 5.0 V, DRVDD = 3.3 V, unless otherwise noted. Table 4. | | | 1 | AD9461B | SVZ | | |------------------------------------------------------------------------|------|-----|---------|-----|----------| | Parameter | Temp | Min | Тур | Max | Unit | | CLOCK INPUT PARAMETERS | | | | | | | Maximum Conversion Rate | Full | 130 | | | MSPS | | Minimum Conversion Rate | Full | | | 1 | MSPS | | CLK Period | | 7.7 | | | ns | | CLK Pulse Width High <sup>1</sup> (t <sub>CLKH</sub> ) | Full | 3.1 | | | ns | | CLK Pulse Width Low¹ (tclkl) | Full | 3.1 | | | ns | | DATA OUTPUT PARAMETERS | | | | | | | Output Propagation Delay—CMOS (tpD) <sup>2</sup> (Dx, DCO+) | | | 3.35 | | ns | | Output Propagation Delay—LVDS $(t_{PD})^3$ (Dx+), $(t_{CPD})^3$ (DCO+) | | 2.3 | 3.6 | 4.8 | ns | | Pipeline Delay (Latency) | | | 13 | | Cycles | | Aperture Uncertainty (Jitter, t <sub>J</sub> ) | Full | | 60 | | fsec rms | <sup>&</sup>lt;sup>1</sup> With duty cycle stabilizer (DCS) enabled. $<sup>^{2}</sup>$ LVDS R<sub>TERM</sub> = 100 Ω. <sup>&</sup>lt;sup>2</sup> Output propagation delay is measured from clock 50% transition to data 50% transition with 5 pF load. <sup>3</sup> LVDS R<sub>TERM</sub> = $100 \Omega$ . Measured from the 50% point of the rising edge of CLK+ to the 50% point of the data transition. ### **TIMING DIAGRAMS** Figure 2. LVDS Mode Timing Diagram Figure 3. CMOS Timing Diagram ## **ABSOLUTE MAXIMUM RATINGS** Table 5. | Tuble 5. | | |-------------------------------------------|-------------------------| | Parameter | Rating | | ELECTRICAL | | | AVDD1 to AGND | −0.3 V to +4 V | | AVDD2 to AGND | −0.3 V to +6 V | | DRVDD to DGND | -0.3 V to +4 V | | AGND to DGND | −0.3 V to +0.3 V | | AVDD1 to DRVDD | –4 V to +4 V | | AVDD2 to DRVDD | –4 V to +6 V | | AVDD2 to AVDD | -4 V to +6 V | | D0± through D15± to DGND | -0.3 V to DRVDD + 0.3 V | | CLK+/CLK- to AGND | -0.3 V to AVDD1 + 0.3 V | | OUTPUT MODE, DCS MODE, and<br>DES to AGND | -0.3 V to AVDD1 + 0.3 V | | 2.0107.0.12 | | | VIN+, VIN– to AGND | -0.3 V to AVDD2 + 0.3 V | | VREF to AGND | -0.3 V to AVDD1 + 0.3 V | | SENSE to AGND | -0.3 V to AVDD1 + 0.3 V | | REFT, REFB to AGND | -0.3 V to AVDD1 + 0.3 V | | ENVIRONMENTAL | | | Storage Temperature Range | −65°C to +125°C | | Operating Temperature Range | -40°C to +85°C | | Lead Temperature (Soldering 10 sec) | 300°C | | Junction Temperature | 150°C | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### THERMAL RESISTANCE The heat sink of the AD9461 package must be soldered to ground. Airflow increases heat dissipation, effectively reducing $\theta_{JA}$ . Also, more metal directly in contact with the package leads from metal traces through holes, ground, and power planes reduces the $\theta_{JA}$ . It is required that the exposed heat sink be soldered to the ground plane. Table 6. | Package Type | $\theta_{JA}^{1}$ | $\theta_{JB}^2$ | $\theta$ <sub>JC</sub> <sup>3</sup> | Unit | |------------------|-------------------|-----------------|-------------------------------------|------| | 100-Lead TQFP_EP | 19.8 | 8.3 | 2 | °C/W | <sup>&</sup>lt;sup>1</sup> Typical $\theta_{JA} = 19.8$ °C/W (heat sink soldered) for multilayer board in still air. #### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. <sup>&</sup>lt;sup>2</sup> Typical $\theta_{JB} = 8.3$ °C/W (heat sink soldered) for multilayer board in still air. <sup>&</sup>lt;sup>3</sup> Typical $\theta_{IC}$ = 2°C/W (junction to exposed heat sink) represents the thermal resistance through heat sink path. ## PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS Figure 4. 100-Lead TQFP\_EP Pin Configuration in LVDS Mode Table 7. Pin Function Descriptions—100-Lead TQFP\_EP in LVDS Mode | Pin No. | Mnemonic | Description | |---------------------------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | DCS MODE | Clock Duty Cycle Stabilizer (DCS) Control Pin. CMOS compatible. | | | | DCS = low (AGND) to enable DCS (recommended). | | | | DCS = high (AVDD1) to disable DCS. | | 2 | DNC | Do Not Connect. This pin should float. | | 3 | OUTPUT MODE | CMOS-Compatible Output Logic Mode Control Pin. | | | | OUTPUT MODE = 0 for CMOS mode. | | | | OUTPUT MODE = 1 (AVDD1) for LVDS outputs. | | 4 | DFS | Data Format Select Pin. CMOS control pin that determines the format of the output data. | | | | DFS = high (AVDD1) for twos complement. | | | | DFS = low (ground) for offset binary format. | | 5 | LVDS_BIAS | Set Pin for LVDS Output Current. Place 3.7 kΩ resistor terminated to DRGND. | | 6, 18 to 20, 32 to 34, 36, | AVDD1 | 3.3 V (±5%) Analog Supply. | | 38, 43 to 45, 92 to 97 | | | | 7 | SENSE | Reference Mode Selection. Connect to AGND for internal 1.7 V reference (3.4 V p-p analog input range); connect to AVDD1 for external reference. | | 8 | VREF | 1.7 V Reference I/O. The function is dependent on the SENSE pin and external programming resistors. Decouple to ground with 0.1 $\mu$ F and 10 $\mu$ F capacitors. | | 9, 21, 24, 39, 42, 46, 91, 98,<br>99, Exposed Heat Sink | AGND | Analog Ground. The exposed heat sink on the bottom of the package must be connected to AGND. | Pov 0 | Page 9 of 20 | Pin No. | Mnemonic | Description | |----------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10 | REFT | Differential Reference Output. Decoupled to ground with 0.1 µF capacitor and to REFB | | | | (Pin 11) with 0.1 μF and 10 μF capacitors. | | 11 | REFB | Differential Reference Output. Decoupled to ground with a 0.1 $\mu$ F capacitor and to REFT (Pin 10) with 0.1 $\mu$ F and 10 $\mu$ F capacitors. | | 12 to 17, 25 to 31, 35, 37 | AVDD2 | 5.0 V Analog Supply (±5%). | | 22 | VIN+ | Analog Input—True. | | 23 | VIN- | Analog Input—Complement. | | 40 | CLK+ | Clock Input—True. | | 41 | CLK- | Clock Input—Complement. | | 47, 63, 75, 87 | DRGND | Digital Output Ground. | | 48, 64, 76, 88 | DRVDD | 3.3 V Digital Output Supply (3.0 V to 3.6 V). | | 49 | D0- (LSB) | D0 Complement Output Bit (LVDS Levels). | | 50 | D0+ | D0 True Output Bit. | | 51 | D1- | D1 Complement Output Bit. | | 52 | D1+ | D1 True Output Bit. | | 53 | D2- | D2 Complement Output Bit. | | 54 | D2+ | D2 True Output Bit. | | 55 | D3- | D3 Complement Output Bit. | | 56 | D3+ | D3 True Output Bit. | | 57 | D4- | D4 Complement Output Bit. | | 58 | D4+ | D4 True Output Bit. | | 59 | D5- | D5 Complement Output Bit. | | 60 | D5+ | D5 True Output Bit. | | 61 | D6- | D6 Complement Output Bit. | | 62 | D6+ | D6 True Output Bit. | | 65 | D7- | D7 Complement Output Bit. | | 66 | D7+ | D7 True Output Bit. | | 67 | DCO- | Data Clock Output—Complement. | | 68 | DCO+ | Data Clock Output—True. | | 69 | D8- | D8 Complement Output Bit. | | 70 | D8+ | D8 True Output Bit. | | 71 | D9- | D9 Complement Output Bit. | | 72 | D9+ | D9 True Output Bit. | | 73 | D10- | D10 Complement Output Bit. | | 74 | D10+ | D10 True Output Bit. | | 77 | D11- | D11 Complement Output Bit. | | 78 | D11+ | D11 True Output Bit. | | 79 | D12- | D12 Complement Output Bit. | | 80 | D12+ | D12 True Output Bit. | | 81 | D13- | D13 Complement Output Bit. | | 82 | D13+ | D13 True Output Bit. | | 83 | D14- | D14 Complement Output Bit. | | 84 | D14+ | D14 True Output Bit. | | 85 | D15- | D15 Complement Output Bit. | | 86 | D15+ (MSB) | D15 True Output Bit. | | 89 | OR- | Out-of-Range Complement Output Bit. | | 90 | OR+ | Out-of-Range True Output Bit. | | 100 | SFDR | SFDR Control Pin. CMOS-compatible control pin for optimizing the configuration of the AD9461 analog front end. Connecting SFDR to AGND optimizes SFDR performance for applications with analog input frequencies <40 MHz or >215 MHz. For applications with analog inputs from 40 MHz to 215 MHz, connect this pin to AVDD1 for optimum SFDR performance; power dissipation from AVDD2 decreases by ~40 mW. | Pov 0 | Page 0 of 20 Table 8. Pin Function Descriptions—100-Lead TQFP\_EP in CMOS Mode | Pin No. | Mnemonic | Description | |---------------------------------------------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | DCS MODE | Clock Duty Cycle Stabilizer (DCS) Control Pin. CMOS compatible. | | | | DCS = low (AGND) to enable DCS (recommended). | | | | DCS = high (AVDD1) to disable DCS. | | 2, 49 to 62, 65 to 66, 69 | DNC | Do Not Connect. These pins should float. | | 3 | OUTPUT MODE | CMOS-Compatible Output Logic Mode Control Pin. | | | | OUTPUT MODE = 0 for CMOS mode. | | | | OUTPUT MODE = 1 (AVDD1) for LVDS outputs. | | 4 | DFS | Data Format Select Pin. CMOS control pin that determines the format of the output data. | | | | DFS = high (AVDD1) for twos complement. | | | | DFS = low (ground) for offset binary format. | | 5 | LVDS_BIAS | Set Pin for LVDS Output Current. Place 3.7 k $\Omega$ resistor terminated to DRGND. | | 6, 18 to 20, 32 to 34, 36,<br>38, 43 to 45, 92 to 97 | AVDD1 | 3.3 V (±5%) Analog Supply. | | 7 | SENSE | Reference Mode Selection. Connect to AGND for internal 1.7 V reference (3.4 V p-p analog input range); connect to AVDD1 for external reference. | | 8 | VREF | 1.7 V Reference I/O. The function is dependent on the SENSE pin and external programming resistors. Decouple to ground with 0.1 $\mu$ F and 10 $\mu$ F capacitors. | | 9, 21, 24, 39, 42, 46, 91, 98,<br>99, Exposed Heat Sink | AGND | Analog Ground. The exposed heat sink on the bottom of the package must be connected to AGND. | | 10 | REFT | Differential Reference Output. Decoupled to ground with 0.1 µF capacitor and to REFB (Pin 11) with 0.1 µF and 10 µF capacitors. | Pov. 0 | Page 10 of 29 | Pin No. | Mnemonic | Description | |----------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11 | REFB | Differential Reference Output. Decoupled to ground with a 0.1 μF capacitor and to REFT (Pin 10) with 0.1 μF and 10 μF capacitors. | | 12 to 17, 25 to 31, 35, 37 | AVDD2 | 5.0 V Analog Supply (±5%). | | 22 | VIN+ | Analog Input—True. | | 23 | VIN- | Analog Input—Complement. | | 40 | CLK+ | Clock Input—True. | | 41 | CLK- | Clock Input—Complement. | | 47, 63, 75, 87 | DRGND | Digital Output Ground. | | 48, 64, 76, 88 | DRVDD | 3.3 V Digital Output Supply (3.0 V to 3.6 V). | | 67 | DCO- | Data Clock Output—Complement. | | 68 | DCO+ | Data Clock Output—True. | | 70 | D0+ (LSB) | D0 True Output Bit (CMOS Levels). | | 71 | D1+ | D1 True Output Bit. | | 72 | D2+ | D2 True Output Bit. | | 73 | D3+ | D3 True Output Bit. | | 74 | D4+ | D4 True Output Bit. | | 77 | D5+ | D5 True Output Bit. | | 78 | D6+ | D6 True Output Bit. | | 79 | D7+ | D7 True Output Bit. | | 80 | D8+ | D8 True Output Bit. | | 81 | D9+ | D9 True Output Bit. | | 82 | D10+ | D10 True Output Bit. | | 83 | D11+ | D11 True Output Bit. | | 84 | D12+ | D12 True Output Bit. | | 85 | D13+ | D13 True Output Bit. | | 86 | D14+ | D14 True Output Bit. | | 89 | D15+ (MSB) | D15 True Output Bit. | | 90 | OR+ | Out-of-Range True Output Bit. | | 100 | SFDR | SFDR Control Pin. CMOS-compatible control pin for optimizing the configuration of the AD9461 analog front end. Connecting SFDR to AGND optimizes SFDR performance for applications with analog input frequencies <40 MHz or >215 MHz. For applications with analog inputs from 40 MHz to 215 MHz, connect this pin to AVDD1 for optimum SFDR performance; power dissipation from AVDD2 decreases by ~40 mW. | ## **EQUIVALENT CIRCUITS** Figure 6. Equivalent Analog Input Circuit Figure 9. Equivalent CMOS Digital Output Circuit Figure 7. Equivalent LVDS\_BIAS Circuit Figure 10. Equivalent Digital Input Circuit, DFS, DCS MODE, OUTPUT MODE Figure 8. Equivalent LVDS Digital Output Circuit Figure 11. Equivalent Sample Clock Input Circuit ## TYPICAL PERFORMANCE CHARACTERISTICS AVDD1 = 3.3 V, AVDD2 = 5.0 V, DRVDD = 3.3 V, rated sample rate, LVDS mode, DCS enabled, $T_A = 25^{\circ}\text{C}$ , 3.4 V p-p differential input, $A_{IN} = -1 \text{ dBFS}$ , internal trimmed reference (nominal VREF = 1.7 V), unless otherwise noted. Figure 12. 130 MSPS, 64k Point Single-Tone FFT, 10.3 MHz Figure 13. 130 MSPS, 64k Point Single-Tone FFT,170.3 MHz Figure 14. 130 MSPS, DNL Error vs. Output Code, 10.3 MHz Figure 15. 130 MSPS, INL Error vs. Output Code, 10.3 MHz Figure 16. 130 MSPS, SNR/SFDR vs. Analog Input Frequency, 3.4 V p-p Figure 17. 130 MSPS, SNR/SFDR vs. Analog Input Frequency, 3.4 V p-p, CMOS Output Mode Figure 18. 130 MSPS,170.3 MHz SNR/SFDR vs. Analog Input Amplitude Figure 19. 125 MSPS, SNR/SFDR vs. Analog Input Frequency, 3.4 V p-p Figure 20. 130 MSPS, 170.3 MHz SNR/SFDR vs. Analog Input Amplitude, CMOS Output Mode Figure 21. 130 MSPS, Two-Tone SFDR vs. Analog Input Amplitude, 169.6 MHz, 170.6 MHz Figure 22. 130 MSPS, Grounded Input Histogram Figure 23. 130 MSPS, 64k Point Two-Tone FFT, 169.6 MHz, 170.6 MHz Figure 24. 130 MSPS, Gain vs. Temperature Figure 25. 130 MSPS, SNR, SFDR vs. Analog Input Range Figure 26. 130 MSPS, VREF vs. Temperature Figure 27. 130 MSPS, SNR/SFDR vs. Analog Input Common Mode Figure 28. Single-Tone SNR/SFDR vs. Sample Rate 170.3 MHz ### **TERMINOLOGY** #### Analog Bandwidth (Full Power Bandwidth) The analog input frequency at which the spectral power of the fundamental frequency (as determined by the FFT analysis) is reduced by 3 dB. #### Aperture Delay (t<sub>A</sub>) The delay between the 50% point of the rising edge of the clock and the instant at which the analog input is sampled. #### Aperture Uncertainty (Jitter, t<sub>J</sub>) The sample-to-sample variation in aperture delay. #### Clock Pulse Width and Duty Cycle Pulse width high is the minimum amount of time that the clock pulse should be left in the Logic 1 state to achieve rated performance. Pulse width low is the minimum time the clock pulse should be left in the low state. At a given clock rate, these specifications define an acceptable clock duty cycle. #### Differential Nonlinearity (DNL, No Missing Codes) An ideal ADC exhibits code transitions that are exactly 1 LSB apart. DNL is the deviation from this ideal value. Guaranteed no missing codes to 16-bit resolution indicates that all 65,536 codes must be present over all operating ranges. #### **Integral Nonlinearity (INL)** INL is the deviation of each individual code from a line drawn from negative full scale through positive full scale. The point used as negative full scale occurs ½ LSB before the first code transition. Positive full scale is defined as a level 1½ LSB beyond the last code transition. The deviation is measured from the middle of each particular code to the true straight line. #### Signal-to-Noise and Distortion (SINAD) SINAD is the ratio of the rms input signal amplitude to the rms value of the sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. #### Signal-to-Noise Ratio (SNR) SNR is the ratio of the rms input signal amplitude to the rms value of the sum of all other spectral components below the Nyquist frequency, excluding the first six harmonics and dc. #### Spurious-Free Dynamic Range (SFDR) SFDR is the ratio of the rms signal amplitude to the rms value of the peak spurious spectral component. The peak spurious component may be a harmonic. SFDR can be reported in dBc (that is, degrades as signal level is lowered) or dBFS (always related back to converter full scale). #### **Total Harmonic Distortion (THD)** The ratio of the rms input signal amplitude to the rms value of the sum of the first six harmonic components. #### Two-Tone SFDR The ratio of the rms value of either input tone to the rms value of the peak spurious component. The peak spurious component may or may not be an IMD product. #### **Effective Number of Bits (ENOB)** The effective number of bits for a sine wave input at a given input frequency can be calculated directly from its measured SINAD using the following formula: $$ENOB = \frac{\left(SINAD - 1.76\right)}{6.02}$$ #### **Gain Error** The first code transition should occur at an analog value of ½ LSB above negative full scale. The last transition should occur at an analog value of 1½ LSB below the positive full scale. Gain error is the deviation of the actual difference between first and last code transitions and the ideal difference between first and last code transitions. #### **Maximum Conversion Rate** The clock rate at which parametric testing is performed. #### **Minimum Conversion Rate** The clock rate at which the SNR of the lowest analog signal frequency drops by no more than 3 dB below the guaranteed limit. #### Offset Error The major carry transition should occur for an analog value of $\frac{1}{2}$ LSB below VIN+ = VIN-. Offset error is defined as the deviation of the actual transition from that point. #### **Out-of-Range Recovery Time** The time it takes for the ADC to reacquire the analog input after a transition from 10% above positive full scale to 10% above negative full scale, or from 10% below negative full scale to 10% below positive full scale. #### Output Propagation Delay (tpd) The delay between the clock rising edge and the time when all bits are within valid logic levels. #### **Power-Supply Rejection Ratio** The change in full scale from the value with the supply at the minimum limit to the value with the supply at the maximum limit. #### **Temperature Drift** The temperature drift for offset error and gain error specifies the maximum change from the initial (25°C) value to the value at $T_{\text{MIN}}$ or $T_{\text{MAX}}$ . ### THEORY OF OPERATION The AD9461 architecture is optimized for high speed and ease of use. The analog inputs drive an integrated, high bandwidth track-and-hold circuit that samples the signal prior to quantization by the 16-bit pipeline ADC core. The device includes an on-board reference and input logic that accepts TTL, CMOS, or LVPECL levels. The digital output logic levels are user selectable as standard 3 V CMOS or LVDS (ANSI-644 compatible) via the OUTPUT MODE pin. #### **ANALOG INPUT AND REFERENCE OVERVIEW** A stable and accurate 0.5 V band gap voltage reference is built into the AD9461. The input range can be adjusted by varying the reference voltage applied to the AD9461, using either the internal reference or an externally applied reference voltage. The input span of the ADC tracks reference voltage changes linearly. #### **Internal Reference Connection** A comparator within the AD9461 detects the potential at the SENSE pin and configures the reference into three possible states, summarized in Table 9. If SENSE is grounded, the reference amplifier switch is connected to the internal resistor divider (see Figure 29), setting VREF to $\sim 1.7$ V. If a resistor divider is connected as shown in Figure 30, the switch again sets to the SENSE pin. This puts the reference amplifier in a noninverting mode with the VREF output defined as $$VREF = 0.5 \ V \times \left(1 + \frac{R2}{R1}\right)$$ In all reference configurations, REFT and REFB drive the analog-to-digital conversion core and establish its input span. The input range of the ADC always equals twice the voltage at the reference pin for either an internal or an external reference. #### **Internal Reference Trim** The internal reference voltage is trimmed during the production test; therefore, there is little advantage to the user supplying an external voltage reference to the AD9461. The gain trim is performed with the AD9461 input range set to 3.4 V p-p nominal (SENSE connected to AGND). Because of this trim, and the maximum ac performance provided by the 3.4 V p-p analog input range, there is little benefit to using analog input ranges <2 V p-p. However, reducing the range can improve SFDR performance in some applications. Likewise, increasing the range up to 3.4 V p-p can improve SNR. Users are cautioned that the differential nonlinearity of the ADC varies with the reference voltage. Configurations that use <2.0 V p-p can exhibit missing codes and, therefore, degraded noise and distortion performance. Figure 29. Internal Reference Configuration Figure 30. Programmable Reference Configuration Pov. 0 | Page 17 of 29 **Table 9. Reference Configuration Summary** | Selected Mode | SENSE Voltage | Resulting VREF (V) | Resulting Differential Span (V p-p) | |---------------------------------------------|---------------|--------------------------------------------------------------------------|-------------------------------------| | External Reference | AVDD | N/A | 2 × external reference | | Programmable Reference | 0.2 V to VREF | $0.5 \times \left(1 + \frac{R2}{RI}\right)$ , (See Figure 30) | 2×VREF | | Programmable Reference<br>(Set for 2 V p-p) | 0.2 V to VREF | $0.5 \times \left(1 + \frac{R2}{RI}\right), R1 = R2 = 1 \text{ k}\Omega$ | 2.0 | | Internal Fixed Reference | AGND to 0.2 V | 1.7 | 3.4 | #### **External Reference Operation** When the SENSE pin is tied to AVDD, the internal reference is disabled, allowing the use of an external reference. An internal reference buffer loads the external reference with an equivalent 7 k $\Omega$ load. The internal buffer continues to generate the positive and negative full-scale references, REFT and REFB, for the ADC core. The input span is always twice the value of the reference voltage; therefore, the external reference must be limited to a maximum of 2.0 V. See Figure 24 for gain variation vs. temperature. #### **Analog Inputs** As with most new high speed, high dynamic range ADCs, the analog input to the AD9461 is differential. Differential inputs improve on-chip performance because signals are processed through attenuation and gain stages. Most of the improvement is a result of differential analog stages having high rejection of even-order harmonics. There are also benefits at the PCB level. First, differential inputs have high common-mode rejection of stray signals, such as ground and power noise. Second, they provide good rejection of common-mode signals, such as local oscillator feedthrough. The specified noise and distortion of the AD9461 cannot be realized with a single-ended analog input; therefore, such configurations are discouraged. Contact sales for recommendations of other 16-bit ADCs that support single-ended analog input configurations. With the 1.7 V reference, which is the nominal value (see the Internal Reference Trim section), the differential input range of the AD9461 analog input is nominally 3.4 V p-p or 1.7 V p-p on each input (VIN+ or VIN-). Figure 31. Differential Analog Input Range for VREF = 1.7 V The AD9461 analog input voltage range is offset from ground by 3.5 V. Each analog input connects through a 1 k $\Omega$ resistor to the 3.5 V bias voltage and to the input of a differential buffer. The internal bias network on the input properly biases the buffer for maximum linearity and range (see the Equivalent Circuits section). Therefore, the analog source driving the AD9461 should be accoupled to the input pins. The recommended method for driving the analog input of the AD9461 is to use an RF transformer to convert single-ended signals to differential (see Figure 32). Series resistors between the output of the transformer and the AD9461 analog inputs help isolate the analog input source from switching transients caused by the internal sample-and-hold circuit. The series resistors, along with the 1 $k\Omega$ resisters connected to the internal 3.5 V bias, must be considered in impedance matching the transformer input. For example, if $R_T$ is set to 51 $\Omega$ , $R_S$ is set to 33 $\Omega$ and there is a 1:1 impedance ratio transformer, the input matches a 50 $\Omega$ source with a full-scale drive of 16.0 dBm. The 50 $\Omega$ impedance matching can also be incorporated on the secondary side of the transformer, as shown in the evaluation board schematic (see Figure 35). Figure 32. Transformer-Coupled Analog Input Circuit #### **CLOCK INPUT CONSIDERATIONS** Any high speed ADC is extremely sensitive to the quality of the sampling clock provided by the user. A track-and-hold circuit is essentially a mixer, and any noise, distortion, or timing jitter on the clock combines with the desired signal at the analog-to-digital output. For that reason, considerable care was taken in the design of the clock inputs of the AD9461, and the user is advised to give careful thought to the clock source. Typical high speed ADCs use both clock edges to generate a variety of internal timing signals and, as a result, can be sensitive to the clock duty cycle. Commonly a 5% tolerance is required on the clock duty cycle to maintain dynamic performance characteristics. The AD9461 contains a clock duty cycle stabilizer (DCS) that retimes the nonsampling edge, providing an internal clock signal with a nominal ~50% duty cycle. Noise and distortion performance are nearly flat for a 30% to 70% duty cycle with the DCS formance are nearly flat for a 30% to 70% duty cycle with the DCS enabled. The DCS circuit locks to the rising edge of CLK+ and optimizes timing internally. This allows for a wide range of input duty cycles at the input without degrading performance. Jitter in the rising edge of the input is still of paramount concern and is not reduced by the internal stabilization circuit. The duty cycle control loop does not function for clock rates of less than 30 MHz nominally. The loop is associated with a time constant that should be considered in applications where the clock rate can change dynamically, requiring a wait time of 1.5 µs to 5 µs after a dynamic clock frequency increase or decrease before the DCS loop is relocked to the input signal. During the time that the loop is not locked, the DCS loop is bypassed, and the internal device timing is dependent on the duty cycle of the input clock signal. In such an application, it can be appropriate to disable the duty cycle stabilizer. In all other applications, enabling the DCS circuit is recommended to maximize ac performance. The DCS circuit is controlled by the DCS MODE pin; a CMOS logic low (AGND) on DCS MODE enables the duty cycle stabilizer, and logic high (AVDD1 = 3.3 V) disables the controller. The AD9461 input sample clock signal must be a high quality, extremely low phase noise source to prevent degradation of performance. Maintaining 16-bit accuracy places a premium on the encode clock phase noise. SNR performance can easily degrade by 3 dB to 4 dB with 70 MHz analog input signals when using a high jitter clock source. (See the AN-501 Application Note, Aperture Uncertainty and ADC System Performance for more information.) For optimum performance, the AD9461 must be clocked differentially. The sample clock inputs are internally biased to ~1.5 V, and the input signal is usually ac-coupled into the CLK+ and CLK- pins via a transformer or capacitors. Figure 33 shows one preferred method for clocking the AD9461. The clock source (low jitter) is converted from singleended to differential using an RF transformer. The back-to-back Schottky diodes across the secondary of the transformer limit clock excursions into the AD9461 to approximately 0.8 V p-p differential. This helps prevent the large voltage swings of the clock from feeding through to other portions of the AD9461 and limits the noise presented to the sample clock inputs. If a low jitter clock is available, it helps to band-pass filter the clock reference before driving the ADC clock inputs. Another option is to ac couple a differential ECL/PECL signal to the encode input pins, as shown in Figure 34. Figure 33. Crystal Clock Oscillator, Differential Encode Figure 34. Differential ECL for Encode #### **Jitter Considerations** High speed, high resolution ADCs are sensitive to the quality of the clock input. The degradation in SNR at a given input frequency ( $f_{INPUT}$ ) and rms amplitude due only to aperture jitter ( $t_I$ ) can be calculated using the following equation: $$SNR = -20 \log[2\pi f_{INPUT} \times t_J]$$ In the equation, the rms aperture jitter represents the root-meansquare of all jitter sources including the clock input, analog input signal, and ADC aperture jitter specification. IF undersampling applications are particularly sensitive to jitter The clock input should be treated as an analog signal in cases where aperture jitter can affect the dynamic range of the AD9461. Power supplies for clock drivers should be separated from the ADC output driver supplies to avoid modulating the clock signal with digital noise. Low jitter crystal-controlled oscillators make the best clock sources. If the clock is generated from another type of source (by gating, dividing, or another method), it should be synchronized by the original clock during the last step. #### **POWER CONSIDERATIONS** Care should be taken when selecting a power source. The use of linear dc supplies is highly recommended. Switching supplies tend to have radiated components that can be received by the AD9461. Each of the power supply pins should be decoupled as closely to the package as possible using $0.1~\mu F$ chip capacitors. The AD9461 has separate digital and analog power supply pins. The analog supplies are denoted AVDD1 (3.3 V) and AVDD2 (5 V), and the digital supply pins are denoted DRVDD. Although the AVDD1 and DRVDD supplies can be tied together, best performance is achieved when the supplies are separate. This is because the fast digital output swings can couple switching current back into the analog supplies. Note that both AVDD1 and AVDD2 must be held within 5% of the specified voltage. The DRVDD supply of the AD9461 is a dedicated supply for the digital outputs in either LVDS or CMOS output mode. When in LVDS mode, the DRVDD should be set to 3.3 V. In CMOS mode, the DRVDD supply can be connected from 2.5 V to 3.6 V for compatibility with the receiving logic. #### **DIGITAL OUTPUTS** #### LVDS Mode The off-chip drivers on the chip can be configured to provide LVDS-compatible output levels via Pin 3 (OUTPUT MODE). LVDS outputs are available when OUTPUT MODE is CMOS logic high (or AVDD1 for convenience) and a 3.74 k $\Omega$ R<sub>SET</sub> resistor is placed at Pin 5 (LVDS\_BIAS) to ground. Dynamic performance, including both SFDR and SNR, maximizes when using the AD9461 in LVDS mode; designers are encouraged to take advantage of this mode. The AD9461 outputs include complementary LVDS outputs for each data bit (Dx+/Dx-), the overrange output (OR+/OR-), and the output data clock output (DCO+/DCO-). The R<sub>SET</sub> resistor current is multiplied on-chip, setting the output current at each output equal to a nominal 3.5 mA (11 $\times$ $I_{R_{SET}}).$ A 100 $\Omega$ differential termination resistor placed at the LVDS receiver inputs results in a nominal 350 mV swing at the receiver. LVDS mode facilitates interfacing with LVDS receivers in custom ASICs and FPGAs that have LVDS capability for superior switching performance in noisy environments. Single point-to-point net topologies are recommended, with a 100 $\Omega$ termination resistor located as close to the receiver as possible. It is recommended to keep the trace length less than two inches and to keep differential output trace lengths as equal as possible. #### **CMOS Mode** In applications that can tolerate a slight degradation in dynamic performance, the AD9461 output drivers can be configured to interface with 2.5 V or 3.3 V logic families by matching DRVDD to the digital supply of the interfaced logic. CMOS outputs are available when OUTPUT MODE is CMOS logic low (or AGND for convenience). In this mode, the output data bits, Dx, are single-ended CMOS, as is the overrange output, OR+. The output clock is provided as a differential CMOS signal, DCO+/DCO-. Lower supply voltages are recommended to avoid coupling switching transients back to the sensitive analog sections of the ADC. The capacitive load to the CMOS outputs should be minimized, and each output should be connected to a single gate through a series resistor (220 $\Omega$ ) to minimize switching transients caused by the capacitive loading. #### **TIMING** The AD9461 provides latched data outputs with a pipeline delay of 13 clock cycles. Data outputs are available one propagation delay ( $t_{PD}$ ) after the rising edge of CLK+. Refer to Figure 2 and Figure 3 for detailed timing diagrams. #### **OPERATIONAL MODE SELECTION** #### **Data Format Select** The data format select (DFS) pin of the AD9461 determines the coding format of the output data. This pin is 3.3 V CMOS compatible, with logic high (or AVDD1, 3.3 V) selecting twos complement and DFS logic low (AGND) selecting offset binary format. Table 10 summarizes the output coding. #### **Output Mode Select** The OUPUT MODE pin controls the logic compatibility, as well as the pinout of the digital outputs. This pin is a CMOS-compatible input. With OUTPUT MODE = 0 (AGND), the AD9461 outputs are CMOS compatible, and the pin assignment for the device is as defined in Table 8. With OUTPUT MODE = 1 (AVDD1, 3.3 V), the AD9461 outputs are LVDS compatible, and the pin assignment for the device is as defined in Table 7. #### **Duty Cycle Stabilizer** The DCS circuit is controlled by the DCS MODE pin; a CMOS logic low (AGND) on DCS MODE enables the DCS, and logic high (AVDD1, 3.3 V) disables the controller. #### SFDR Enhancement Under certain conditions, the SFDR performance of the AD9461 improves by decreasing the power of the core of the ADC. The SFDR control pin (Pin 100) is a CMOS-compatible control pin to optimize the configuration of the AD9461 analog front end. Connecting SFDR to AGND optimizes SFDR performance for applications with analog input frequencies <40 MHz or >215 MHz. For applications with analog inputs from 40 MHz to 215 MHz, connect this to AVDD1 for optimum SFDR performance; power dissipation from AVDD2 decreases by ~40 mW. **Table 10. Digital Output Coding** | Code | VIN+ – VIN–<br>Input Span = 3.4 V p-p (V) | VIN+ – VIN–<br>Input Span = 2 V p-p (V) | Digital Output<br>Offset Binary (D15•••D0) | Digital Output<br>Twos Complement (D15•••D0) | |--------|-------------------------------------------|-----------------------------------------|--------------------------------------------|----------------------------------------------| | 65,536 | +1.700 | +1.000 | 1111 1111 1111 1111 | 0111 1111 1111 1111 | | 32,768 | 0 | 0 | 1000 0000 0000 0000 | 0000 0000 0000 0000 | | 32,767 | -0.000058 | -0.0000305 | 0111 1111 1111 1111 | 1111 1111 1111 1111 | | 0 | -1.70 | -1.00 | 0000 0000 0000 0000 | 1000 0000 0000 0000 | ## **EVALUATION BOARD** Evaluation boards are offered to configure the AD9461 in either CMOS mode or LVDS mode only. This design represents a recommended configuration for using the device over a wide range of sampling rates and analog input frequencies. These evaluation boards provide all the support circuitry required to operate the ADC in its various modes and configurations. Complete schematics are shown in Figure 35 through Figure 38. Gerber files are available from engineering applications demonstrating the proper routing and grounding techniques that should be applied at the system level. It is critical that signal sources with very low phase noise (<60 fsec rms jitter) are used to realize the ultimate performance of the converter. Proper filtering of the input signal to remove harmonics and lower the integrated noise at the input is also necessary to achieve the specified noise performance. The evaluation boards are shipped with a 115 V ac to 6 V dc power supply. The evaluation boards include low dropout regulators to generate the various dc supplies required by the AD9461 and its support circuitry. Separate power supplies are provided to isolate the DUT from the support circuitry. Each input configuration can be selected by proper connection of various jumpers (see Figure 35). The LVDS mode evaluation boards include an LVDS-to-CMOS translator, making them compatible with the high speed ADC FIFO evaluation kit (HSC-ADC-EVALA-SC). The kit includes a high speed data capture board that provides a hardware solution for capturing up to 32 kB samples of high speed ADC output data in a FIFO memory chip (user upgradeable to 256 kB samples). Software is provided to enable the user to download the captured data to a PC via the USB port. This software also includes a behavioral model of the AD9461 and many other high speed ADCs. Behavioral modeling of the AD9461 is also available at www.analog.com/ADIsimADC. The ADIsimADC<sup>™</sup> software supports virtual ADC evaluation using ADI proprietary behavioral modeling technology. This allows rapid comparison between the AD9461 and other high speed ADCs with or without hardware evaluation boards. The user can choose to remove the translator and terminations to access the LVDS outputs directly. Pov Ol Page 21 of 29 Figure 35. Evaluation Board Schematic Figure 36. Evaluation Board Schematic, Encode, Optional Encode, and Power Options #### **BYPASS CAPACITORS** Figure 37. Evaluation Board Schematic, Bypass Capacitors Pov. 0 | Page 24 of 29 Figure 38. Evaluation Board Schematic | Table | Table 11. AD9461 Customer Evaluation Board Bill of Material | | | | | | | | |-----------------------|-------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------------------|--------------------|-------------------------------|--------------------------|--| | Item | Qty. | Reference Designator | Description | Package | Value <sup>1</sup> | Manufacturer | Mfg. Part No. | | | 1 | 7 | C4, C6, C33, C34, C87, C88, C89 | Capacitor | TAJD | 10 μF | Digi-Key<br>Corporation | 478-1699-2 | | | 2 | 44 | C2, C3, C5, C7, C8, C9, C10, C11, C12, C15, C20, C21, C22, C23, C26, C27, C28, C32, C35, C38, C40, C42, C43, C46, C47, C48, C50, C52, C53, C59, C60, C76, C77, C78, C82, C84, C85, C86, C90, C91, C94, C95, C96, C97 | Capacitor | 402 | 0.1 μF | Digi-Key<br>Corporation | PCC2146CT-ND | | | 3 | 2 | C30, C58 | Capacitor | 201 | 0.01 μF | Digi-Key<br>Corporation | 445-1796-1-ND | | | 4 | 4 | C39, C56, C64, C65 | Capacitor | TAJD | 10 μF | Digi-Key<br>Corporation | 478-1699-2 | | | 5 | 1 | C51 | Capacitor | 805 | 10 μF | Digi-Key<br>Corporation | 490-1717-1-ND | | | 6 | 1 | CR1 | Diode | SOT23M5 | | Digi-Key<br>Corporation | MA3X71600LCT-<br>ND | | | 7 | 1 | CR2 <sup>1</sup> | Diode | SOT23M5 | DNP | Digi-Key<br>Corporation | MA3X71600LCT-<br>ND | | | 8 | 20 | E1, E2, E3, E4, E5, E6, E9, E10, E14, E18, E19, E20, E24, E25, E26, E27, E30, E31, E36, E41 | Header | EHOLE | | Mouser<br>Electronics | 517-6111TG | | | 9 | 2 | J1, J4 | SMA | SMA | | Digi-Key<br>Corporation | ARFX1231-ND | | | 10 | 1 | L1 | Inductor | 0603A | 10 nH | Coilcraft, Inc. | 0603CS-<br>10NXGBU | | | 11 | 3 | L3, L4, L5 | EMIFIL®<br>BLM31PG500SN1L | 1206MIL | | Mouser<br>Electronics | 81-BLM31P500S | | | 12 | 1 | P4 | Power jack | PJ-002A | | Digi-Key<br>Corporation | CP-002A-ND | | | 13 | 1 | P7 | Header | C40MS | | Samtec, Inc. | TSW-120-08-L-<br>D-RA | | | 14 | 1 | R3 | Resistor | 402 | 3.74 kΩ | Digi-Key<br>Corporation | P3.74KLCT-ND | | | 15 | 1 | R8 | Resistor | 402 | 50 Ω | Digi-Key<br>Corporation | P49.9LCT-ND | | | 16 | 4 | R10, R19, R39, L2 | Resistor | 402 | 0Ω | Digi-Key<br>Corporation | P0.0JCT-ND | | | 17 | 1 | R11 | BRES402 | 402 | 1 kΩ | Digi-Key<br>Corporation | P1.0KLCT-ND | | | 18 | 2 | R28, R35 | Resistor | 402 | 33 Ω | Digi-Key<br>Corporation | P33JCT-ND | | | 19 | 2 | RZ4, RZ5 | Resistor array | 16-pin | 22 Ω | Digi-Key<br>Corporation | 742C163220JCT-<br>ND | | | 20<br>21 | 1 | T3<br>U1 | Transformer AD9461BSVZ-105/130 | ADT1-1WT<br>SV-100-3 | | Mini-Circuits Analog | ADT1-1WT<br>AD9461BSVZ | | | 21 | 1 | U14 | AD946185VZ-105/130 | SOT-223HS | | Devices, Inc. Analog | AD9461B3VZ<br>ADP3338-5 | | | 23 | 2 | U3, U7 | ADP3338-5<br>ADP3338-3.3 | SOT-223HS | | Devices, Inc. Analog | ADP3338-5<br>ADP3338-3.3 | | | 23 | 1 | U8 | SN75LVDT386 | TSSOP64 | | Devices, Inc. Arrow | SN75LVDT386 | | | <b>∠</b> <del>1</del> | ' | | 3147 3141 300 | 1330104 | | Electronics,<br>Inc. | 3147 JEV D1 300 | | | 25 | 1 | U15 | SN75LVDT390 | SOIC16PW | | Arrow<br>Electronics,<br>Inc. | SN75LVDT390 | | | 26 | 2 | R4, R6 | Resistor | 402 | 25 Ω | Digi-Key<br>Corporation | P36JCT-ND | | | Item | Qty. | Reference Designator | Description | Package | Value <sup>1</sup> | Manufacturer | Mfg. Part No. | |------|------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------|----------|--------------------|-------------------------|-----------------------| | 27 | 2 | C1, C44, C55 <sup>1</sup> | Capacitor | TAJD | 10 μF,<br>DNP | Digi-Key<br>Corporation | 478-1699-2 | | 28 | 23 | C13, C14, C16, C17, C18, C19, C29, C31, C36, C37, C41, C45, C49, C61, C69, C70, C72, C73, C75, C93, C108, C109, C110 <sup>1</sup> | CAP402 | 402 | DNP | | | | 29 | 1 | C98 <sup>1</sup> | Capacitor | 805 | DNP | Digi-Key<br>Corporation | 490-1717-1-ND | | 30 | | E15 <sup>1</sup> | Header | EHOLE | DNP | Mouser<br>Electronics | 517-6111TG | | 31 | | J5 <sup>1</sup> | SMA | SMA | DNP | Digi-Key<br>Corporation | ARFX1231-ND | | 32 | | P6 <sup>1</sup> | Header | C40MS | DNP | Samtec, Inc. | TSW-120-08-L-<br>D-RA | | 33 | 2 | R1, R2 <sup>1</sup> | BRES402 | 402 | DNP | | | | 34 | 3 | R5, R7, R9 <sup>1</sup> | BRES402 | 402 | DNP | | | | 35 | 1 | U2 <sup>1</sup> | ECLOSC | DIP4(14) | DNP | | | | 36 | 4 | H1, H2, H3, H4 <sup>1</sup> | MTHOLE6 | MTHOLE6 | DNP | | | | 37 | 2 | T1,T2 <sup>1</sup> | Balun transformer | SM-22 | DNP | M/A-COM | ETC1-1-13 | | 38 | 1 | T5 <sup>1</sup> | Transformer | ADT1-1WT | DNP | Mini-Circuits | ADT1-WT | | 39 | 2 | P21, P22 <sup>1</sup> | Term strip | PTMICRO4 | DNP | Newark<br>Electronics | | $<sup>^{\</sup>rm 1}$ DNP = do not populate. All items listed in this category are not populated. ## **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MS-026-AED-HD #### NOTES - 1. CENTER FIGURES ARE TYPICAL UNLESS OTHERWISE NOTED. - 2. THE PACKAGE HAS A CONDUCTIVE HEAT SLUG TO HELP DISSIPATE HEAT AND ENSURE RELIABLE OPERATION OF THE DEVICE OVER THE FULL INDUSTRIAL TEMPERATURE RANGE. THE SLUG IS EXPOSED ON THE BOTTOM OF THE PACKAGE AND ELECTRICALLY CONNECTED TO CHIP GROUND. IT IS RECOMMENDED THAT NO PCB SIGNAL TRACES OR VIAS BE LOCATED UNDER THE PACKAGE THAT COULD COME IN CONTACT WITH THE CONDUCTIVE SLUG. ATTACHING THE SLUG TO A GROUND PLANE WILL REDUCE THE JUNCTION TEMPERATURE OF THE DEVICE WHICH MAY BE BENEFICIAL IN HIGH TEMPERATURE ENVIRONMENTS. Figure 39. 100-Lead Thin Quad Flat Package, Exposed Pad [TQFP\_EP] (SV-100-3) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Option | |-------------------------|-------------------|---------------------------------------|----------------| | AD9461BSVZ <sup>1</sup> | -40°C to +85°C | 100-Lead TQFP_EP | SV-100-3 | | AD9461-LVDS/PCB | | AD9461-100 LVDS Mode Evaluation Board | | <sup>&</sup>lt;sup>1</sup> Z = Pb-free part.