# Hermetically Sealed, Transistor Output Optocouplers for Analog and Digital Applications # Technical Data 4N55\* HCPL-257K 5962-87679 HCPL-655X HCPL-553X 5962-90854 HCPL-653X HCPL-550X \*See matrix for available extensions. #### **Features** - Dual Marked with Device Part Number and DSCC Drawing Number - Manufactured and Tested on a MIL-PRF-38534 Certified Line - QML-38534, Class H and K - Five Hermetically Sealed Package Configurations - Performance Guaranteed, Over -55°C to +125°C - High Speed: Typically 400 kBit/s - 9 MHz Bandwidth - Open Collector Output - 2-18 Volt V<sub>CC</sub> Range - 1500 Vdc Withstand Test Voltage - High Radiation Immunity - 6N135, 6N136, HCPL-2530/ -2531, Function Compatibility - · Reliability Data ### **Applications** - Military and Space - High Reliability Systems - Vehicle Command, Control, Life Critical Systems - Line Receivers - Switching Power Supply - Voltage Level Shifting - Analog Signal Ground Isolation (see Figures 7, 8, and 13) - Isolated Input Line Receiver - Isolated Output Line Driver - Logic Ground Isolation - Harsh Industrial Environments - Isolation for Test Equipment Systems #### Description These units are single, dual and quad channel, hermetically sealed optocouplers. The products are capable of operation and storage over the full military temperature range and can be purchased as either standard product or with full MIL-PRF-38534 Class Level H or K testing or from the appropriate DSCC Drawing. All devices are manufactured and tested on a MIL-PRF-38534 certified line and are included in the DSCC Qualified Manufacturers List QML-38534 for Hybrid Microcircuits. Each channel contains a GaAsP light emitting diode which is optically coupled to an integrated photon detector. Separate connections for the photodiodes and output transistor collectors improve the speed up to a hundred times that of a conventional phototransistor optocoupler by reducing the base-collector capacitance. These devices are suitable for wide bandwidth analog applications, as well as for interfacing TTL to LSTTL or CMOS. Current Transfer Ratio (CTR) is 9% minimum at $I_{\rm F}=16$ mA. The 18 V $V_{\rm CC}$ #### Truth Table (Positive Logic) | Input | Output | |---------|--------| | On (H) | L | | Off (L) | H | ### **Functional Diagram** Multiple Channel Devices Available capability will enable the designer to interface any TTL family to CMOS. The availability of the base lead allows optimized gain/bandwidth adjustment in analog applications. The shallow depth of the IC photodiode provides better radiation immunity than conventional phototransistor couplers. These products are also available with the transistor base node connected to improve common mode noise immunity and ESD susceptibility. In addition, higher CTR minimums are available by special request. Package styles for these parts are 8 and 16 pin DIP through hole (case outlines P and E respectively), 16 pin DIP flat pack (case outline F), and leadless ceramic chip carrier (case outline 2). Devices may be purchased with a variety of lead bend and plating options, see Selection Guide Table for details. Standard Military Drawing (SMD) parts are available for each package and lead style. Because the same functional die (emitters and detectors) are used for each channel of each device listed in this data sheet, absolute maximum ratings, recommended operating conditions, electrical specifications, and performance characteristics shown in the figures are identical for all parts. Occasional exceptions exist due to package variations and limitations and are as noted. Additionally, the same package assembly processes and materials are used in all devices. These similarities give justification for the use of data obtained from one part to represent other part's performance for die related reliability and certain limited radiation test results. ### Selection Guide-Package Styles and Lead Configuration Options | Package | 16 Pin DIP | 8 Pin DIP | 8 Pin DIP | 16 Pin Flat Pack | 20 Pad LCCC | |-------------------------|--------------|--------------|---------------------|---------------------|---------------| | Lead Style | Through Hole | Through Hole | Through Hole | Unformed Leads | Surface Mount | | Channels | 2 | 1 | 2 | 4 | 2 | | Common Channel Wiring | None | None | V <sub>CC</sub> GND | V <sub>CC</sub> GND | None | | HP Part # & Options | | | | | | | Commercial | 4N55* | HCPL-5500 | HCPL-5530 | HCPL-6550 | HCPL-6530 | | MIL-PRF-38534, Class H | 4N55/883B | HCPL-5501 | HCPL-5531 | HCPL-6551 | HCPL-6531 | | MIL-PRF-38534, Class K | HCPL-257K | HCPL-550K | HCPL-553K | HCPL-655K | HCPL-653K | | Standard Lead Finish | Gold Plate | Gold Plate | Gold Plate | Gold Plate | Solder Pads | | Solder Dipped | Option #200 | Option #200 | Option #200 | | | | Butt Cut/Gold Plate | Option #100 | Option #100 | Option #100 | | | | Gull Wing/Soldered | Option #300 | Option #300 | Option #300 | | | | Class H SMD Part # | | | | | | | Prescript for all below | 5962- | 5962- | 5962- | 5962- | 5962- | | Either Gold or Solder | 8767901EX | 9085401HPX | 8767902PX | 8767904FX | 87679032X | | Gold Plate | 8767901EC | 9085401HPC | 8767902PC | 8767904FC | | | Solder Dipped | 8767901EA | 9085401HPA | 8767902PA | | 87679032A | | Butt Cut/Gold Plate | 8767901UC | 9085401HYC | 8767902YC | | | | Butt Cut/Soldered | 8767901UA | 9085401HYA | 8767902YA | | | | Gull Wing/Soldered | 8767901TA | 9085401HXA | 8767902XA | | | | Prescript for all below | 5962- | 5962- | 5962- | 5962- | 5962- | | Either Gold or Solder | 8767905KEX | 9085401KPX | 8767906KPX | 8767908KFX | 8767907K2X | | Gold Plate | 8767905KEC | 9085401KPC | 8767906KPC | 8767908KFC | | | Solder Dipped | 8767905KEA | 9085401KPA | 8767906KPA | | 8767907K2A | | Butt Cut/Gold Plate | 8767905KUC | 9085401KYC | 8767906KYC | | | | Butt Cut/Soldered | 8767905KUA | 9085401KYA | 8767906KYA | | | | Gull Wing/Soldered | 8767905KTA | 9085401KXA | 8767906KXA | | | <sup>\*</sup>JEDEC registered part. # 8 Pin Ceramic DIP Single Channel Schematic Note base pin 7. # **Functional Diagrams** | 16 Pin DIP Through Hole 2 Channels | 8 Pin DIP Through Hole 1 Channel | 8 Pin DIP Through Hole 2 Channels | 16 Pin Flat Pack Unformed Leads 4 Channels | 20 Pad LCCC<br>Surface Mount<br>2 Channels | |--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------| | V <sub>B1</sub> 16 V <sub>CC1</sub> 15 V <sub>CC1</sub> 15 V <sub>VC1</sub> 14 4 GND 13 V <sub>B2</sub> 12 V <sub>CC2</sub> 11 7 GND 10 V <sub>CC2</sub> 9 | Vcc 8 Vcc 8 Vgc 8 Vg 7 GND 6 | 1 V <sub>CC</sub> 8 2 V <sub>CC</sub> 8 2 V <sub>O1</sub> 7 3 V <sub>O2</sub> 6 4 AND 5 | 1 16 2 V <sub>CC</sub> 15 3 V <sub>O1</sub> 14 4 V <sub>O2</sub> 13 5 V <sub>O3</sub> 12 6 V <sub>O3</sub> 12 6 GND 10 8 | 15 14 VCC2 VB2 19 20 VCC2 VB2 13 20 VCC1 10 VB1 7 8 | Note: 8 pin DIP and flat pack devices have common $V_{CC}$ and ground. 16 pin DIP and LCCC (leadless ceramic chip carrier) packages have isolated channels with separate $V_{CC}$ and ground connections. # **Outline Drawings** 16 Pin DIP Through Hole, 2 Channels NOTE: DIMENSIONS IN MILLIMETERS (INCHES). # **Leaded Device Marking** ## **Leadless Device Marking** ## **Outline Drawings** ### 16 Pin Flat Pack, 4 Channels NOTE: DIMENSIONS IN MILLIMETERS (INCHES). # 20 Terminal LCCC Surface Mount, 2 Channels #### 8.70 (0.342) 9.10 (0.358) 4.95 (0.195) 5.21 (0.205) 1.02 (0.040) (3 PLCS) 1.14 (0.045) 1.40 (0.055) 8.70 (0.342) 9.10 (0.358) 4.95 (0.195) 5.21 (0.205) TERMINAL 1 IDENTIFIER 2.16 (0.085) METALIZED CASTILLATIONS (20 PLCS) 2.03 (0.080) 0.64 (0.025) --- 0.51 (0.020) (20 PLCS) 1.52 (0.060) 2.03 (0.080) # 8 Pin DIP Through Hole, 1 and 2 Channel NOTE: DIMENSIONS IN MILLIMETERS (INCHES). NOTE: DIMENSIONS IN MILLIMETERS (INCHES). SOLDER THICKNESS 0.127 (0.005) MAX. ## **Hermetic Optocoupler Options** # **Absolute Maximum Ratings** | (No derating required up to +125°C) | |-----------------------------------------------------------------------| | Storage Temperature Range, T <sub>S</sub> 65°C to +150°C | | Operating Temperature, T <sub>A</sub> 55°C to +125°C | | Case Temperature, T <sub>C</sub> +170°C | | Junction Temperature, T <sub>J</sub> +175°C | | Lead Solder Temperature | | Peak Forward Input Current, (each channel, | | $\leq$ 1 ms duration), I <sub>F PK</sub> | | Average Input Forward Current, I <sub>FAVG</sub> (each channel)20 mA | | Reverse Input Voltage, BV <sub>R</sub> See Electrical Characteristics | | Average Output Current, Io (each channel) | | Peak Output Current, I <sub>O</sub> (each channel) | | Supply Voltage, V <sub>CC</sub> 0.5 V to 20 V | | Output Voltage, Vo (each channel)0.5 V to 20 V | | Input Power Dissipation (each channel) | | Output Power Dissipation (each channel) | | Package Power Dissipation, P <sub>D</sub> (each channel) | | | | Single Channel 8 Pin, Dual Channel 16 Pin, | | and LCCC Only | | • | | Emitter Base Reverse Voltage, V <sub>EBO</sub> | | Base Current, I <sub>B</sub> (each channel) | | DOD OL 101 41 - | | ESD Classification | | (MIL-STD-883, Method 3015) | | 4N55, 4N55/883B, HCPL-257K, HCPL-5500/01/0K, and | | HCPL-6530/31/3K(Δ), Class 1 | | HCPL-5530/31/3K, HCPL-6550/51/5K(Dot), Class 3 | # **Recommended Operating Conditions** | Parameter | Symbol | Min. | Max. | Units | |---------------------------|------------------|------|------|-------| | Input Current, Low Level | ${ m I}_{ m FL}$ | | 250 | μA | | Input Current, High Level | ${ m I}_{ m FH}$ | 12 | 20 | mA | | Supply Voltage, Output | $V_{CC}$ | 2 | 18 | V | # Electrical Characteristics ( $T_A = -55$ °C to +125°C, unless otherwise specified) | | | | | Group A <sup>[12]</sup> | | Limits | | | | | |---------------------------------------------|-------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------|--------|------------|-------|------|----------------| | Para | meter | Symbol | Test Conditions | Sub-groups | Min. | Typ.** | Max. | Units | Fig. | Note | | Current '<br>Ration | Transfer | CTR* | $V_{\rm O} = 0.4 { m V}, I_{ m F} = 16 { m mA}, \ V_{\rm CC} = 4.5 { m V}$ | 1, 2, 3 | 9 | 20 | | % | 2, 3 | 1, 2,<br>10 | | Logic Hi<br>put Curr | - | $I_{OH}$ | $\begin{split} I_F &= 0, \\ I_{F(\text{other channels})} &= 20\text{mA}, \\ V_O &= V_{CC} &= 18\text{V} \end{split}$ | 1, 2, 3 | | 5 | 100 | μА | 4 | 1 | | Output I<br>Current | eakage | I <sub>OLeak</sub> * | $\begin{split} I_F &= 250\mu\text{A}, \\ I_{F(\text{other channels})} &= 20\text{mA}, \\ V_O &= V_{CC} = 18\text{V} \end{split}$ | 1, 2, 3 | | 30 | 250 | μА | 4 | 1 | | Input-Ou<br>Insulatio<br>age Curr | n Leak- | I <sub>I-O</sub> * | $V_{I-O} = 1500 Vdc,$<br>RH = 45%<br>$T_A = 25^{\circ}C, t = 5 s$ | 1 | | | 1.0 | μA | | 3, 9 | | Input Fo<br>Voltage | rward | V <sub>F</sub> * | $I_F = 20 \text{ mA}$ | 1, 2, 3 | | 1.55 | 1.8<br>1.9 | V | 1 | 1, 14<br>1, 13 | | Reverse<br>down Vo | | BV <sub>R</sub> * | $I_R = 10 \mu\text{A}$ | 1, 2, 3 | 5<br>3 | | | V | | 1, 14<br>1, 13 | | Logic<br>High | Single<br>Channel | I <sub>CCH</sub> * | $V_{CC} = 18 \text{ V}, I_F = 0 \text{ mA}$ | 1, 2, 3 | | 0.1 | 10 | μА | | 1 | | Supply<br>Current | Dual<br>Channel | - | $V_{CC} = 18 \text{ V}, I_{F} = 0 \text{ mA}$ (all channels) | | | 0.2 | 20 | | | 1, 4 | | | Quad<br>Channel | - | $V_{CC} = 18 \text{ V}, I_F = 0 \text{ mA}$ (all channels) | | | 0.4 | 40 | | | 1 | | Logic<br>Low | Single<br>Channel | I <sub>CCL</sub> * | $V_{CC} = 18 \text{ V}, I_{F} = 20 \text{ mA}$ | 1, 2, 3 | | 35 | 200 | μА | 5 | 1 | | Supply<br>Current | Dual<br>Channel | - | $V_{CC} = 18 \text{ V},$ $I_{F1} = I_{F2} = 20 \text{ mA}$ | | | 70 | 400 | | | 1, 4 | | | Quad<br>Channel | | $V_{CC} = 18 \text{ V}, I_{F1} = I_{F2} = I_{F3} = I_{F4} = 20 \text{ mA}$ | | | 140 | 800 | | | 1 | | Propaga<br>Delay Ti<br>Logic Hi<br>at Outpu | me to<br>igh | t <sub>PLH</sub> * | $\begin{split} R_L &= 8.2 \text{ k}\Omega, \\ C_L &= 50 \text{ pF}, \\ I_F &= 16 \text{ mA}, \\ V_{CC} &= 5 \text{ V} \end{split}$ | 9, 10, 11 | | 1.0 | 6.0 | μs | 6, 9 | 1, 6 | | Propaga<br>Delay Ti<br>Logic Lo<br>Output | me to | t <sub>PHL</sub> * | | | | 0.4 | 2.0 | | | | <sup>\*</sup>For JEDEC registered parts. \*\*All typical values are at $\rm V_{CC}=5$ V, $\rm T_{A}=25^{o}C.$ ## Typical Characteristics, $T_A = 25^{\circ}C$ , $V_{CC} = 5 \text{ V}$ | Parameter | Symbol | Typ. | Units | Test Conditions | Fig. | Note | |----------------------------|-----------------------------|-----------|-------|---------------------------------------------------------------|------|-------| | Input Capacitance | C <sub>IN</sub> | 60 | pF | $V_F = 0 V, f = 1 MHz$ | | 1 | | Input Diode Temperature | $\Delta V_{ m F}$ | -1.5 | mV/°C | $I_F = 20 \text{ mA}$ | | 1 | | Coefficient | $\overline{\Delta T_{\!A}}$ | | | | | | | Resistance (Input-Output) | R <sub>I-O</sub> | $10^{12}$ | Ω | V <sub>I-O</sub> 500 V | | 3 | | Capacitance (Input-Output) | C <sub>I-O</sub> | 1.0 | pF | f = 1 MHz | | 1, 11 | | Transistor DC Current Gain | h <sub>FE</sub> | 250 | - | $V_O = 5 \text{ V}, I_O = 3 \text{ mA}$ | | 1 | | Small Signal Current | $\Delta I_{O}$ | 21 | % | $V_{CC} = 5 \text{ V}, V_O = 2 \text{ V}$ | 7 | 1 | | Transfer Ratio | $\overline{\Delta m I_F}$ | | | | | | | Common Mode Transient | CM <sub>H</sub> | 1000 | V/µs | $I_F = 0 \text{ mA}, R_L = 8.2 \text{ k}\Omega,$ | 10 | 1, 7 | | Immunity at Logic High | | | | $V_O (min) = 2.0 V$ | | | | Level Output | | | | $V_{CM} = 10 V_{P-P}$ | | | | Common Mode Transient | $ \mathrm{CM_L} $ | -1000 | V/µs | $I_{\rm F} = 16 \text{ mA}, R_{\rm L} = 8.2 \text{ k}\Omega,$ | 10 | 1, 7 | | Immunity at Logic Low | | | | $V_O(max) = 0.8 \text{ V}$ | | | | Level Output | | | | $V_{CM} = 10 V_{P-P}$ | | | | Bandwidth | BW | 9 | MHz | | 8 | 8 | ### **Multi-Channel Product Only** | Input-Input Insulation<br>Leakage Current | $I_{I-I}$ | 1 | pA | Relative Humidity = $45\%$<br>$V_{I-I} = 500 \text{ V}, t = 5 \text{ s}$ | 5, 9 | |-------------------------------------------|------------------|-----------|----|--------------------------------------------------------------------------|------| | Resistance (Input-Input) | R <sub>I-I</sub> | $10^{12}$ | Ω | $V_{I-I} = 500 \text{ V}$ | 5 | | Capacitance (Input-Input) | $C_{I-I}$ | 0.8 | pF | f = 1 MHz | 5 | #### Notes: - 1. Each channel of a multi-channel device. - 2. Current Transfer Ratio is defined as the ratio of output collector current, I<sub>O</sub>, to the forward LED input current, I<sub>F</sub>, times 100%. CTR is known to degrade slightly over the unit's lifetime as a function of input current, temperature, signal duty cycle, and system on time. Refer to Application Note 1002 for more detail. In short, it is recommended that designers allow at least 20-25% guardband for CTR degradation. - 3. All devices are considered two-terminal devices; measured between all input leads or terminals shorted together and all output leads or terminals shorted together. - 4. The 4N55, 4N55/883B, HCPL-257K, HCPL-6530, HCPL-6531, and HCPL-653K dual channel parts function as two independent single channel units. Use the single channel parameter limits. $I_F=0$ mA for channel under test and $I_F=20$ mA for other channels. - 5. Measured between adjacent input pairs shorted together for each multichannel device. - 6. t<sub>PHL</sub> propagation delay is measured from the 50% point on the leading edge of the input pulse to the 1.5 V point on the leading edge of the output pulse. The t<sub>PLH</sub> propagation delay is measured from the 50% point on the trailing edge of the input pulse to the 1.5 V point on the trailing edge of the output pulse. - 7. $CM_L$ is the maximum rate of rise of the common mode voltage that can be sustained with the output voltage in the logic low state ( $V_O < 0.8 \text{ V}$ ). $CM_H$ is the maximum rate of fall of the common mode voltage that can be sustained with the output voltage in the logic high state ( $V_O > 2.0 \text{ V}$ ). - 8. Bandwidth is the frequency at which the ac output voltage is 3 dB below the low frequency asymptote. For the HCPL-5530 the typical bandwidth is 2 MHz. - 9. This is a momentary withstand test, not an operating condition. - 10. Higher CTR minimums are available to support special applications. - 11. Measured between each input pair shorted together and all output connections for that channel shorted together. - 12. Standard parts receive 100% testing at 25°C (Subgroups 1 and 9). SMD and 883B parts receive 100% testing at 25, 125, and -55°C (Subgroups 1 and 9, 2 and 10, 3 and 11, respectively). - 13. Not required for 4N55, 4N55/883B, HCPL-257K, 5962-8767901, and 5962-8767905 types. - 14. Required for 4N55, 4N55/883B, HCPL-257K, 5962-8767901, and 5962-8767905 types only. Figure 1. Input Diode Forward Current vs. Forward Voltage. Figure 2. DC and Pulsed Transfer Characteristic. Figure 3. Normalized Current Transfer Ratio vs. Input Diode Forward Current. Figure 4. Logic High Output Current vs. Temperature. Figure 5. Logic Low Supply Current vs. Input Diode Forward Current. Figure 6. Propagation Delay vs. Temperature. Figure 7. Normalized Small Signal Current Transfer Ratio vs. Quiescent Input Current. INDEPENDENT V<sub>CC</sub> DEVICES 10 100 Figure 8. Frequency Response. 10 % DUTY CYCLE 1/f < 100 µs \* CL INCLUDES PROBE AND STRAY WIRING CAPACITANCE. BASE LEAD NOT CONNECTED. Figure 9. Switching Test Circuit.\* Figure 10. Test Circuit for Transient Immunity and Typical Waveforms. | Figure | 11. | Kecommended | Logic | Interface. | |--------|-----|-------------|-------|------------| |--------|-----|-------------|-------|------------| | Logic Family | LSTTL | CMOS | | | | |-----------------------------|--------|-----------|-------|--|--| | Device No. | 54LS14 | CD40106BM | | | | | $V_{CC}$ | 5 V | 5 V | 15 V | | | | R <sub>L</sub> 5% Tolerance | 18 kΩ* | 8.2 kΩ | 22 kΩ | | | \*The equivalent output load resistance is affected by the LSTTL input current and is approximately 8.2 k $\Omega$ . This is a worst case design which takes into account 25% degradation of CTR. See App. Note 1002 to assess actual degradation and lifetime. NOTE: BASE LEAD NOT CONNECTED. TA = +125 °C Figure 12. Operating Circuit for Burn-In and Steady State Life Tests. All Channels Tested Simultaneously. Figure 13. Isolation Amplifier Application Circuit. ### Description The schematic uses a dualchannel, high-speed optocoupler (HCPL-5530) to function as a servo type dc isolation amplifier. This circuit operates on the principle that two optocouplers will track each other if their gain changes by the same amount over a specific operating region. ### **Performance of Circuit** - 1% linearity for 10 V peak-topeak dynamic range - Gain drift: -0.03%/°C Offset Drift: ± 1 mV/°C - 25 kHz bandwidth (limited by Op-Amps U1, U2) ## MIL-PRF-38534 Class H, Class K, and DSCC SMD Test Program Hewlett-Packard's Hi-Rel Optocouplers are in compliance with MIL-PRF-38534 Classes H and K. Class H and Class K devices are also in compliance with DSCC drawings 5962-87679, and 5962-90854. Testing consists of 100% screening and quality conformance inspection to MIL-PRF-38534. www.hp.com/go/isolator For technical assistance or the location of your nearest Hewlett-Packard sales office, distributor or representative call: **Americas/Canada:** 1-800-235-0312 or 408-654-86**7**5 Far East/Australasia: Call your local HP sales office. Japan: (81 3) 3335-8152 Europe: Call your local HP sales office. Data subject to change. Copyright © 1998 Hewlett-Packard Co. Obsoletes 5965-3002E Printed in U.S.A. 5966-4874E (4/98)