| | REVISIONS | | | |-----|-------------------------------------------------------------------------|-----------------|----------| | LTR | DESCRIPTION | DATE (YR-MO-DA) | APPROVED | | A | Add device types 03 and 04. Technical and editorial changes throughout. | 92-04-27 | W.I. Re | # THE ORIGINAL FIRST PAGE OF THIS DRAWING HAS BEEN REPLACED | REV | | | | | | | | | | | | | | | | |------------------------------------------------------|----------------------------------|---------------------------------|---|---|------------------------------------------------------|------------------------------------------------------------------|---|-------|---|-------------|----|----|----|---|---| | SHEET | | | | | | | | | | | | | | | ļ | | REV | | | | | | | | | | | | | | | | | SHEET | | | | | | | | | | | | | | | | | REV STATUS | REV | A | A | A | A | A | A | A | A | A | A | A | A | | | | OF SHEETS | SHEET | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | | | | PMIC N/A | PREPARED BY<br>Marcia B Kelleher | | | | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | | | | | | | | | | | STANDARDIZED<br>MILITARY<br>DRAWING | CHECKED BY William | снескер ву<br>William J Johnson | | | | MICROCIRCUITS, DIGITAL, FAST CMOS, | | | | | | | | | | | THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS | APPROVED BY Michael A Frye | | | | UP/<br>ANI | UP/DOWN BINARY COUNTER WITH PRESAND RIPPLE CLOCK, TTL COMPATIBLE | | | | ESET | | | | | | | AND AGENCIES OF THE DEPARTMENT OF DEFENSE | DRAWING APPROVA | | , | | MOI | MONOLITHIC SILICON | | | | | | | | | | | AMSC N/A | REVISION LEVEL | 89-09-28 REVISION LEVEL | | | SIZE CAGE CODE 5962-8 A 67268 | | | 89733 | | | | | | | | | | A | | | | SHI | EET | | 1 | | OF | | 12 | | 1 | ! | | ESC FORM 193 | 1 | | | | L | | | | | <del></del> | | | | | | ### 1. SCOPE - 1.1 Scope. This drawing describes device requirements for class B microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices". - 1.2 Part or Identifying Number (PIN). The complete PIN shall be as shown in the following example: 1.2.1 Device type(s). The device type(s) shall identify the circuit function as follows: | Device ty | /pe | Generic number | <u>Circuit function</u> | | |-----------|-----|----------------|--------------------------------------------------------------------|----| | 01 | 1/ | 54FCT191 | UP/DOWN binary counter with preset and ripple clock | ٠, | | 02 | 1/ | 54FCT191A | UP/DOWN binary counter with preset and ripple clock | ٠, | | 03 | | 54FCT191 | UP/DOWN binary counter with preset and ripple clock TTL compatible | ί, | | 04 | | 54FCT191A | UP/DOWN binary counter with preset and ripple clock TTL compatible | ζ, | 1.2.2 <u>Case outline(s)</u>. The case outline(s) shall be as designated in appendix C of MIL-M-38510, and as follows: #### Case outline Outline letter D-2 (16-lead, .840" x .310" x .200"), dual-in-line package Ε F-5 (16-lead, .440" x .285" x .085"), flat package F C-2 (20-terminal, .358" x .358" x .100"), square chip carrier package # 1.3 Absolute maximum ratings. 2/ | Supply voltage range (V <sub>CC</sub> ) | -0.5 V dc to +7.0 V dc<br>-0.5 V dc to $V_{CC}$ + 0.5 V dc $3/$<br>-0.5 V dc to $V_{CC}$ + 0.5 V dc $3/$<br>-20 mA | |------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------| | DC output diode current $(\hat{\mathbf{I}}_{OV})$ | -50 mA | | DC output current | ±100 mA | | Power dissipation (P <sub>D</sub> ) $\underline{4}/$ | 500 mW | | Thermal resistance $(\Theta_{JC})$ | See MIL-M-38510, appendix C | | Storage temperature range | -65°C to +150°C | | Junction temperature (T <sub>J</sub> ) | +175°C | | Lead temperature (soldering, 10 seconds) | +300°C | <sup>1/</sup> Due to internal noise problems, device types 01 and 02 do not meet the minimum V<sub>IH</sub> threshold limit characteristic of the FCT family or the limits specified on this drawing. This device type is no longer available for acquisition. $\underline{2}/$ All voltage are referenced to GND. $\frac{3}{4}$ / For $V_{CC} > 6.5$ V dc, the upper bound is limited to $V_{CC}$ . $\frac{4}{4}$ / Must withstand the added $P_D$ due to short circuit test e.g., $I_{OS}$ . | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89733 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET 2 | | 1.4 | Recommended | operating | conditions. | |-----|-------------|-----------|-------------| | | | | | #### 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standard, and bulletin</u>. Unless otherwise specified, the following specification, standard, and bulletin of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein. **SPECIFICATION** **MILITARY** MIL-M-38510 - Microcircuits, General Specification for. STANDARD MILITARY MIL-STD-883 - Test Methods and Procedures for Microelectronics. BULLETIN **MILITARY** MIL-BUL-103 - List of Standardized Military Drawings (SMD's). (Copies of the specification, standard, and bulletin required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.) - 2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. - 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-M-38510 and herein. - 3.2.1 <u>Case outline(s)</u>. The case outline(s) shall be in accordance with 1.2.2 herein. - 3.2.2 <u>Terminal connection(s)</u>. The terminal connection(s) shall be as specified on figure 1 herein. - 3.2.3 <u>Truth table and mode select table</u>. The truth table and mode select table shall be as specified on figure 2 herein. - 3.2.4 Logic diagram. The logic diagram shall be as specified on figure 3 herein. - 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified, the electrical performance characteristics are as specified in table I and apply over the full case operating temperature range. - 5/ For dynamic operation of device types 01 and 02, a V<sub>IH</sub> level between 2.0 V and 3.0 V may be recognized by this device as a high logic level input. For static operation of device type 01, a V<sub>IH</sub> ≥ 2.0 V will be recognized by these devices as a high logic level input. Users are cautioned to verify that this change will not affect their system. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89733 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>3 | | | | TABLE I. | Electrical per | rformance | charact | eristics. | | | | |------------------------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------|-----------------------|--------------|----------------|------------------| | Test | Symbol | | | • | | Group A<br> subgroups | Li | mits | <br> Unit<br> | | | <u> </u> | Vcc - 3. | U V dc 110% | | | <u> </u> | Min | Max | <u> </u> | | igh level output<br>voltage | V <sub>OH</sub> 1/ | V <sub>CC</sub> = 4.5 V<br>V <sub>IL</sub> = 0.8 V<br>V <sub>IH</sub> = 2.0 V | | 1 | All | 1, 2, 3 | 4.3 | <br> <br> <br> | V | | | <br> <br> | In<br> <br> | I <sub>OH</sub> = -12 mA | | All | 1, 2, 3 | 2.4 | | | | ow level output<br>voltage | v <sub>oL</sub> 1/ | V <sub>CC</sub> = 4.5 V<br> V <sub>IL</sub> = 0.8 V<br> V <sub>IH</sub> = 2.0 V | $\begin{vmatrix} I_{OL} = 300 \ \mu A \\ 2/ \end{vmatrix}$ | <br> <br> | All | 1, 2, 3 | | 0.2 | V | | | <br> <br> | 10 | <br> I <sub>OH</sub> = 32 mA | | All | 1, 2, 3 | | 0.5 | ]<br> <br> | | nput clamp voltage | <br> v <sub>IK</sub> | V <sub>CC</sub> = 4.5 V, 1 | N = -18 mA | | All | 1, 2, 3 | | <br> -1.2 | V | | ligh level input<br>current | I IH | V <sub>CC</sub> = 5.5 V, V | ' <sub>IN</sub> = 5.5 V | | All | 1, 2, 3 | | 5.0 | μ <b>Α</b> | | ow level input current | IIL | V <sub>CC</sub> = 5.5 V, V | V <sub>CC</sub> = 5.5 V, V <sub>IN</sub> = GND | | | 1, 2, 3 | | -5.0 | | | Chort circuit output current | I os | V <sub>CC</sub> = 5.5 V 3 V <sub>OUT</sub> = GND | <u> </u> | <br> <br> <br> | ALL | 1, 2, 3 | <br> -60<br> | | mA | | Quiesecent power<br>supply current<br>(CMOS inputs) | Iccq | $ V_{CC} = 5.5 \text{ V}, V_{IN} \le 0.2 \text{ V or} $<br>$ V_{IN} \ge 5.3 \text{ V}, f_{I} = f_{CP} = 0 \text{ MHz}$ | | | All | 1, 2, 3 | | 1.5 | mA | | Quiesecent power<br>supply current<br>(TTL inputs) | ΔICC | v <sub>cc</sub> = 5.5 v, v | <u>I</u> N = 3.4 V | | All | 1, 2, 3 | <br> | 2.0 | | | Dynamic power<br>supply current | I CCD | <br> V <sub>CC</sub> = 5.5 V, V<br> V <sub>IN</sub> ≤ 0.2 V, c<br> one bit_toggli<br> cycle, PL = CE<br> Preset mode | IN ≥ 5.3 V or outputs open, ng,_50 percent = U/D = CP = G | duty <br>ND, <u>5</u> / | ALL | | | 0.25 | mA/MHz | | fotal power supply<br>current <u>6</u> / | I cc | $V_{IN} \ge 5.3 \text{ V or}$ $f_{I} = 5 \text{ MHz, or}$ $50 \text{ percent_dut}$ | Preset mode $ V_{CC} = 5.5 \text{ V}$ , outputs open, $ V_{IN} \geq 5.3 \text{ V}$ or $ V_{IN} \leq 0.2 \text{ V}$ , $ f_{I} = 5 \text{ MHz}$ , one bit toggling, $ f_{I} = 5 \text{ MHz}$ , one bit toggling, $ f_{I} = 5 \text{ CE} = f_{I} = 5 \text{ CP} = f_{I} $ | | All | 1, 2, 3 | | 2.75 | mA<br> <br> <br> | | | | V <sub>CC</sub> = 5.5 V, c<br> V <sub>IN</sub> = 3.4 V or<br> f <sub>I</sub> = 5 MHz, or<br> <u>50 percent_dut</u><br> PL = CE = U/D | outputs open, V <sub>IN</sub> = GND, ne bit toggling, cy cycle, Preset = CP = GND | mode, | All | 1, 2, 3 | | 3.75 | | | See footnotes at end | of tabl | | | | | | | | | | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | | SI | ŀ | | | 596 | 52-89733 | | | | | CENTER | | | REVISION | | SHEE | ET 4 | | $\label{table I.} \textbf{Electrical performance characteristics} \ - \ \textbf{Continued}.$ | Test | Symbol | Conditions<br> -55°C ≤ T <sub>C</sub> ≤ +125°C<br> V <sub>CC</sub> = 5.0 V dc ±10% | Device<br>type | Group A<br> subgroups | Lin | iits | Unit | |-------------------------------------------------------|------------------------|--------------------------------------------------------------------------------------|----------------|-----------------------|-----------|----------|--------------| | ···· | <u> </u> | V <sub>CC</sub> = 5.0 V dc ±10% | | | <br> Min | Max | <u> </u> | | Functional tests | 7/ | <br> See 4.3.1d | All | 7, 8 | <br> <br> | | <br> <br> | | Input capacitance | CIN | <br> See 4.3.1c | ALL | 4 | | 10 | <br> pF | | Output capacitance | COUT | <br> See 4.3.1c | ALL | <br> 4<br> | | 12 | pF | | Propagation delay | t <sub>PLH1</sub> | <br> C <sub>L</sub> = 50 pF minimum<br> R <sub>L</sub> = 500Ω <u>8</u> / | 01, 03 | 9, 10, 11 | 1.5 | 16.0 | ns | | time, CP to Qn | t <sub>PHL1</sub> | See figure 4 | 02, 04 | | 1.5 | 10.5 | | | Propagation delay<br>time, CP to TC | t <sub>PLH2</sub> | | 01, 03 | 9, 10, 11 | 2.0 | 16.0 | <br> ns<br> | | | t <sub>PHL2</sub> | | 02, 04 | | 2.0 | 10.5 | <u> </u> | | Propagation de <u>la</u> y<br>time, CP to RC | t <sub>PLH3</sub> | | 01, 03 | 9, 10, 11 | 1.5 | 12.5 | ns | | time, ci to kc | t <sub>PHL3</sub> | | 02, 04 | <u> </u> | 1.5 | 8.2 | <u> </u> | | Propagat <u>io</u> n de <u>la</u> y<br>time, CE to RC | t <sub>PLH4</sub> | !<br> | 01, 03 | 9, 10, 11 | 2.0 | 8.5 | ns | | • | PNL4 | | 02, 04 | <u> </u> | 2.0 | 5.6 | 1 | | Propagat <u>i</u> on del <u>ay</u><br>time, U/D to RC | t <sub>PLH5</sub> | | 01, 03 | 9, 10, 11 | 4.0 | 22.5 | ns | | | FILL | | 02, 04 | <del> </del> | 4.0 | 14.7 | 1 | | Propagat <u>i</u> on delay<br>time, U/D to TC | t<br>PLH6<br>t<br>PHL6 | | 01, 03 | 9, 10, 11 | 3.0 | 13.0 | ns | | | PILO | | 02, 04 | <u> </u> | 3.0 | 8.5 | <u> </u> | | Propagation delay<br>time, Pn to Qn | t <sub>PLH7</sub> | | 01, 03 | 9, 10, 11 | 1.5 | 16.0 | ns | | | PHL7 | | 02, 04 | <u> </u> | 1.5 | 10.4 | <u>. j</u> | | Propagat <u>io</u> n delay<br>time, PL to Qn | t <sub>PLH8</sub> | | 01, 03 | 9, 10, 11 | 3.0 | 14.0 | ns | | , | PHLO | | 02, 04 | <u> </u> | 3.0 | 9.1 | <u> </u> | | Minimum <u>se</u> tup time,<br>Pn to PL | t <sub>s1</sub> | 1 | 01, 03 | 9, 10, 11 | 6.0 | | ns | | | <u>i</u> | | 02, 04 | <u> </u> | 5.0 | <u> </u> | <u> </u> | | Mi <u>ni</u> mum setup time,<br>CE to CP | t <sub>s2</sub> | | 01, 03 | 9, 10, 11 | 10.5 | | ns | | CE LO CI | | | 02, 04 | | 9.5 | | | See footnotes at end of table. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89733 | |-----------------------------------------------------------------|-----------|---------------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL<br>A | SHEET<br>5 | TABLE I. Electrical performance characteristics - Continued. | Test | Symbol | Conditions<br> $-55^{\circ}C \le T_{C} \le +125^{\circ}C$<br> $V_{CC} = 5.0 \text{ V dc } \pm 10\%$ | Device<br>type | Group A<br>subgroups | Limits | | Unit<br>_ | |-----------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------|----------------|----------------------|--------|--------------|-----------| | | | V <sub>CC</sub> = 3.0 V dc ±10% | | 1 | Min | Max | <u> </u> | | Minimum setup time, | t <sub>s3</sub> | $\begin{vmatrix} c_L = 50 \text{ pF minimum,} \\ R_L = 500 \Omega, \end{vmatrix}$ | 01, 03 | <br> 9, 10, 11 | 12.0 | <br> | _ ns | | | <u> </u> | See figure 4 | 02, 04 | <u> </u> | 10.0 | <u> </u> | <u> </u> | | Minimum <u>ho</u> ld time,<br>Pn to PL | t <sub>h1</sub> | | 01, 03 | <br> 9, 10, 11 | 1.5 | 1 | _ ns | | | <u> </u> | | 02, 04 | | 1.5 | | | | Mi <u>ho</u> ld setup time,<br>CE to CP | t <sub>h2</sub> | | 01, 03 | 9, 10, 11 | 0.0 | 1 | _ ns | | | <u> </u> | İ | 02, 04 | | 0.0 | <u> </u> | <u> </u> | | Minimum hold time, | <br> t <sub>h3</sub> | | 01, 03 | 9, 10, 11 | 0.0 | <u> </u><br> | _ ns | | | | | 02, 04 | | 0.0 | Ì | | | Minimum pulse<br>width, PL | t <sub>w1</sub> | | 01, 03 | 9, 10, 11 | 8.5 | <u> </u> | <br>_ ns | | width, PL | <u>i</u> | | 02, 04 | <br> | 8.0 | <u> </u> | <u> </u> | | Minimum pulse<br>width, CP | t <sub>w2</sub> | | 01, 03 | 9, 10, 11 | 7.0 | <u> </u><br> | _ ns | | # Ideli, Or | 1 | | 02, 04 | | 6.0 | <u> </u> | | | Minimum recovery | <br> t <sub>rec</sub> | | 01, 03 | <br> 9, 10, 11 | 7.5 | <u> </u><br> | _ ns | | time, PL to CP | 1 | ]<br> | 02, 04 | | 6.5 | 1 | l<br>I | <sup>1/</sup> For dynamic operation of device types 01 and 02, a $V_{IH}$ level between 2.0 V and 3.0 V may be recognized by this device as a high logic level input. For static operation of device type 01 and 02, a $V_{IH} \ge 2.0$ V will be recognized by this device as a high logic level input. Users are cautioned to verify that this change will not affect their system. $\underline{\underline{z}}$ / Guaranteed by testing at worst case condition of $V_{CC} = 3$ volts. $\frac{4}{5}$ / In accordance with TTL driven input (V<sub>IN</sub> = 3.4 V dc); all other outputs at V<sub>CC</sub> or GND. 5/ This parameter is not directly testable, but is derived for use in total power supply calculations. $\underline{6}/I_{CC} = I_{CCQ} + (\Delta I_{CC} \times D_H \times N_T) + I_{CCD} (fcp/2 + f_I \times N_I).$ Where $D_H = Duty cycle for TTL inputs high.$ $N_T^{\prime\prime}$ = Number of TTL inputs at $D_H$ . $f_{I}^{i}$ = Input frequency in $M_{HZ}$ . $N_{I}$ = Number of inputs at $f_{I}$ . 7/ Due to internal noise problems, device types 01 and 02 cannot meet the threshold limits required in accordance with MIL-STD-883, test method 5004, for the $V_{IH}$ minimum limit (2.0 V) of this technology family. For device types 03 and 04, use a $V_{IH}$ limit of 3.0 V. The $V_{IL}$ limit (0.8 V) remains unchanged. Users are cautioned to verify that this change will not affect their system. 8/ Minimum limits are guaranteed, if not tested on propagation delays. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A | | 5962-89733 | |-----------------------------------------------------------------|-----------|----------------|------------| | DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>6 | <sup>3/</sup> Not more than one output should be shorted at one time. Duration of the short circuit test should not exceed 1 second. | Device types | 01, 02, 03 | 3, and 04 | | | |-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-------------|--|--| | Case outlines | <br> E, F | 2 | | | | Terminal<br>number | Terminal<br>symbol | | | | | 1 1 2 3 4 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 19 20 | P1 Q1 Q0 CE U/D Q2 Q3 GND P3 P2 PL TC RC CP PO VCC CC CC CC CC CC CC | NC P1 Q0 CE | | | FIGURE 1. Terminal connections. RC truth table | $\Box$ | | Inpu | ıts | Outputs | |----------------|-----|------|-----|-----------| | <br> <u> </u> | CE. | TC | СР | RC RC | | | L | н | 1_[ | <br> 7_[ | | 1 | н | X | X | Н | | Ĺ | X | L | Χ | <u> </u> | Mode select table | <u></u> | In | outs | | Mode | |----------|----------|-------|----------|-----------------| | <u> </u> | <u> </u> | | СР | | | H | 1 | ] | <b>1</b> | Count up | | Н | L | Н | Ť | Count down | | L | X | X | Х | Preset (Asynch) | | l H | Н | l x l | Х | No change | H = High voltage level L = Low voltage level X = Irrelevant One low level pulse Transition from low to high FIGURE 2. Truth table and mode select table. | STANDARDIZED<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br>A | | 5962-89733 | |---------------------------------------------------------------------------------------------|-----------|---------------------|------------| | | | REVISION LEVEL<br>A | SHEET<br>7 | ## Definitions: $R_{\rm L}$ = Load resistor, (see ac characteristics for value). $C_{\rm L}$ = Load capacitance = 50 pF minimum, includes jig and probe capacitance. $R_{\rm T}$ = Termination should be equal to $Z_{\rm OUT}$ of pulse generator. FIGURE 4. Test circuit and switching waveforms. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-89733 | |------------------------------------------------------------------------------------|-----------|----------------|------------| | | | REVISION LEVEL | SHEET<br>9 | FIGURE 4. Test circuit and switching waveforms - Continued. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-89733 | |------------------------------------------------------------------------------------|-----------|---------------------|-------------| | | | REVISION LEVEL<br>A | SHEET<br>10 | - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I. - 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-STD-883 (see 3.1 herein). The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-BUL-103 (see 6.6 herein). - 3.6 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-BUL-103 (see 6.6 herein). The certificate of compliance submitted to DESC-ECS prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-STD-883 (see 3.1 herein) and the requirements herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-STD-883 (see 3.1 herein) shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 Notification of change. Notification of change to DESC-ECS shall be required in accordance with MIL-STD-883 (see 3.1 herein). - 3.9 <u>Verification and review</u>. DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with section 4 of MIL-M-38510 to the extent specified in MIL-STD-883 (see 3.1 herein). - 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply: - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition A, B, C, or D using the circuit submitted with the certificate of compliance (see 3.5 herein). - (2) $T_A = +125$ °C, minimum. - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer. TABLE II. Electrical test requirements. | MIL-STD-883 test requirements | Subgroups (per method 5005, table I) | |--------------------------------------------------------------|--------------------------------------| | <br> Interim electrical parameters<br> (method 5004) | | | <br> Final electrical test parameters<br> (method 5004) | 1*, 2, 3, 7,<br>8, 9, 10, 11 | | Group A test requirements (method 5005) | 1, 2, 3, 4, 7, 8,<br>9, 10, 11 | | Groups C and D end-point electrical parameters (method 5005) | 1, 2, 3 | \* PDA applies to subgroup 1. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-89733 | |------------------------------------------------------------------------------------|-----------|---------------------|-------------| | | | REVISION LEVEL<br>A | SHEET<br>11 | - 4.3 Quality conformance inspection. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply. - 4.3.1 Group A inspection. - a. Tests shall be as specified in table II herein. - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted. - c. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurements) shall be measured only initial test and after process or design changes which may affect capacitance. Capacitance shall be measured between the designated terminal and GND at a frequency of 1 MHz. Test all applicable pins on 5 devices with zero failures. - d. Subgroups 7 and 8 tests shall verify the truth table as specified on figure 2. - 4.3.2 Groups C and D inspections. - a. End-point electrical parameters shall be as specified in table II herein. - b. Steady-state life test conditions, method 1005 of MIL-STD-883. - (1) Test condition A, B, C, or D using the circuit submitted with the certificate of compliance (see 3.6 herein). - (2) $T_A = +125$ °C, minimum. - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - PACKAGING - 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-M-38510. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use when military specifications do not exist and qualified military devices that will perform the required function are not available for OEM application. When a military specification exists and the product covered by this drawing has been qualified for listing on QPL-38510, the device specified herein will be inactivated and will not be used for new design. The QPL-38510 product shall be the preferred item for all applications. - 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-481 using DD Form 1693, Engineering Change Proposal (Short Form). - 6.4 <u>Record of users</u>. Military and industrial users shall inform Defense Electronics Supply Center when a system application requires configuration control and the applicable SMD. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DESC-ECS, telephone (513) 296-6022. - 6.5 <u>Comments</u>. Comments on this drawing should be directed to DESC-ECS, Dayton, Ohio 45444, or telephone 513-296-5375. - 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in MIL-BUL-103. Additional sources will be added to MIL-BUL-103 as they become available. The vendors listed in MIL-BUL-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-ECS. The approved sources of supply listed below are for information purposes only and are current only to the date of the last action of this document. | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-89733 | |------------------------------------------------------------------------------------|-----------|---------------------|-------------| | | | REVISION LEVEL<br>A | SHEET<br>12 |