Data Sheet April 4, 2007 FN6372.2 # Differential Video Amplifier with Common Mode Sync Encoder and Serial Digital Interface The ISL59311 is a high bandwidth triple differential amplifier with integrated encoding of video sync signals. The inputs are suitable for handling high speed video or other communications signals in either single-ended or differential form, and the common-mode input range extends all the way to the negative rail enabling ground-referenced signaling in single supply applications. The high bandwidth enables differential signaling onto standard twisted-pair or coax with very low harmonic distortion, while internal feedback ensures balanced gain and phase at the outputs reducing radiated EMI and harmonics. Embedded logic encodes standard video horizontal and vertical sync signals onto the common mode of the twisted pair(s), transmitting this additional information without the requirement for additional buffers or transmission lines. The ISL59311 enables significant system cost savings when compared with discrete line driver alternatives. The digital block of the chip is a data transceiver which is intended to drive one twisted pair line. The maximum baudrate for this block is 50Mbps. The ISL59311 is available in a 32 Ld QFN package and is specified for operation over the -40°C to +85°C temperature range. # **Applications** - · Twisted-pair drivers - · Differential line drivers - · VGA over twisted-pair - · Transmission of analog signals in a noisy environment # **Ordering Information** | PART<br>NUMBER<br>(Note) | PART<br>MARKING | TAPE & REEL | PACKAGE<br>(Pb-Free) | PKG.<br>DWG. # | |--------------------------|-----------------|-------------|----------------------|----------------| | ISL59311IRZ | 59311 IRZ | - | 32 Ld QFN | L32.5x6A | | ISL59311IRZ-T13 | 59311 IRZ | 13" | 32 Ld QFN | L32.5x6A | NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. # **Features** - · Fully differential inputs, outputs, and feedback - · 650MHz -3dB bandwidth - 1500V/µs slew rate - · -70dB distortion at 20MHz - Single 5V operation - · 50mA minimum output current - Low power: 57mA total supply current - Pb-free plus anneal available (RoHS compliant) # Block Diagram # **Pinout** # Pin Descriptions | PIN NAME | DESCRIPTIONS | EQUIVALENT CIRCUIT | |---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | V <sub>IN</sub> A±, V <sub>IN</sub> B±, V <sub>IN</sub> C± | Differential video inputs | | | V <sub>OUT</sub> A±, V <sub>OUT</sub> B±, V <sub>OUT</sub> C± | Differential video outputs to transmission line | | | HSYNC, VSYNC | Horizontal and Vertical Sync inputs to be encoded | H,V GNDA | | Disable | Disable video amplifiers signal. Logic low enables the video amplifiers. Logic high disables the video amplifiers, reducing V <sub>CCA</sub> power consumption. The Serial Digital Interface is always enabled regardless of the state of the Disable pin. | ENV GNDA | | Transmit | Transmit/receive logic input. Logic high: Transmits data from the S <sub>DATA</sub> pin data down the transmission line. Logic low: Data received from the transmission line is output on the S <sub>DATA</sub> pin. | TR GNDA | | S <sub>OUT</sub> ± | Differential serial data outputs to transmission line | | | S <sub>IN</sub> ± | Differential serial data inputs from transmission line | | # Pin Descriptions (Continued) | PIN NAME | DESCRIPTIONS | EQUIVALENT CIRCUIT | |-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------| | S <sub>DATA</sub> | Digital data input/output. When Transmit is high, this is an input, receiving the serial data to be transmitted over the S <sub>OUT</sub> ± pins. When Transmit is low, this is an output, representing the data received on the S <sub>IN</sub> ± pins. | TXRX D DIFF DATA | | V <sub>CCS</sub> | Power supply for $S_{DATA}$ I/O pin - sets input thresholds and output swing. Typically set to 3.3V or 5V. | | | V <sub>CCD</sub> | V <sub>CC</sub> for line interface section (5V) | | | GND <sub>D</sub> | Digital ground for the Serial Digital Interface | | | V <sub>CCA</sub> | V <sub>CC</sub> for the video amplifiers (5V) | | | GND <sub>A</sub> | Analog ground for the video amplifiers | | | NC | No Connection. Do not connect these pins to anything. Leave these pins floating! | | # **Absolute Maximum Ratings** $(T_A = +25^{\circ}C)$ | Supply Voltage (V <sub>CCA</sub> , V <sub>CCD</sub> )+6.5V | Input/Output Voltages | |------------------------------------------------------------|-------------------------------------------------------------| | Maximum Output Continuous Current ±70mA | All signal (non-supply) pins0.6V to V <sub>CCA</sub> + 0.6V | | Storage Temperature Range65°C to +150°C | ESD Classification | | Operating Junction Temperature | Human Body Model | | Ambient Operating Temperature40°C to +85°C | Machine Model250V | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_J = T_C = T_A$ # **Electrical Specifications** $V_{CCA} = V_{CCD} = V_{CCS} = +5V$ , $GND_A = GND_D = 0V$ , $T_A = +25^{\circ}C$ , $V_{IN} = 0V$ , $R_L = 200\Omega$ , unless otherwise specified. | specific | ea. | | | | | |------------------------------------------|----------------------------------------------|------|-------|------------------------|--------| | DESCRIPTION | CONDITION | MIN | TYP | MAX | UNIT | | Video Amplifier Electrical Characteristi | cs | | | | | | Output Voltage Range | | 1 | | V <sub>CC</sub> - 1 | V | | Output Impedance, Disabled | | | 10 | | MΩ | | AC PERFORMANCE | · | , | | | | | Bandwidth, -3dB | A <sub>V</sub> = 2, V <sub>OUT</sub> = 200mV | | 650 | | MHz | | | V <sub>OUT</sub> = 2V | | 600 | | MHz | | Differential Slew Rate, | $V_{OUT} = 2V_{P-P}$ | | 1500 | | V/µs | | Settling Time (0.1%, 2V <sub>P-P</sub> ) | | | 20 | | ns | | Gain Bandwidth Product | | | 1300 | | MHz | | 2nd Harmonic Distortion | 20MHz, $R_L = 200Ω$ | | -70 | | dBc | | 3rd Harmonic Distortion | 20MHz, $R_L = 200Ω$ | | -70 | | dBc | | Hostile Crosstalk | | | 75 | | dB | | Differential Phase @100MHz | | | 0.01 | | o | | Differential Gain @100MHz | | | 0.01 | | % | | INPUT CHARACTERISTICS | · | , | | | | | Input Referred Offset Voltage | | -10 | ±1 | 10 | mV | | Input Bias Current | | 2 | 6 | 12 | μΑ | | Differential Input Impedance | | | 10 | | MΩ | | Differential Input Range | | | ±0.75 | | V | | Common Mode Input Voltage Range | | -0.3 | | V <sub>CCA</sub> - 2.6 | V | | Input Referred Noise | | | 15 | | nV/√Hz | | CMRR | V <sub>CM</sub> = 0V to 2V | 60 | 75 | | dB | | OUTPUT CHARACTERISTICS | · | · | | | | | Output Peak Current | | ±40 | ±60 | | mA | | Output Voltage Range | | 1 | | V <sub>CC</sub> - 1 | V | | DC PERFORMANCE | | | • | · · | | | Voltage Gain | | 1.90 | 1.95 | 2.00 | V/V | | PSRR | Rejection of V <sub>CCA</sub> | 60 | 75 | | dB | | | U U | | 1 | | | intersil FN6372.2 April 4, 2007 | DESCRIPTION | CONDITION | MIN | TYP | MAX | UNIT | |-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-----------|------------------|-----------------------|------| | Digital Transceiver Block Electrical Characteristics | eteristics | | | | | | TRANSMITTER DC CHARACTERSTICS | | | | | | | S <sub>OUT</sub> ± Differential Output Voltage | No load | | V <sub>CCD</sub> | | V | | | $R_L = 100\Omega$ (Figure 1A) | 3.0 | 3.3 | | V | | Change in Magnitude of Driver Differential S <sub>OUT</sub> ± for Complementary Output States | $R_L = 100\Omega$ (Figure 1A) $ (S_{OUT}^+) - (S_{OUT}^-) $ | | .08 | 0.2 | V | | $S_{OUT\pm}$ Common-Mode Voltage (deviation from $V_{CCD}/2$ ) | $R_L = 100\Omega$ (Figure 1A) | -0.1 | ±0.06 | +0.1 | V | | S <sub>OUT</sub> ± Short Circuit Current | Driving high, output tied to GND | | 95 | 110 | mA | | | Driving low, output tied to V <sub>CCD</sub> | | 95 | 110 | mA | | S <sub>OUT</sub> ± Leakage Current | S <sub>OUT</sub> (Transmit = GND) | | ±2 | ±100 | nA | | TRANSMITTER SWITCHING CHARACTERI | STICS | | | | | | Maximum Data Rate | $R_L = 100\Omega$ , (Figure 1A) | 50 | | | Mbps | | Differential Propagation Delay | t <sub>PLH</sub> (Figure 2, R <sub>DIFF</sub> = 100Ω) | | 6 | 10 | ns | | | $t_{PHL}$ (Figure 2, $R_{DIFF} = 100\Omega$ ) | | 6 | 10 | ns | | Differential Output Skew | t <sub>PLH</sub> - t <sub>PHL</sub> (Figure 2, R <sub>DIFF</sub> = 100Ω) | | 2 | 4 | ns | | Output Enable Time | t <sub>PZH</sub> : Driver Enable to Output High<br>(Figure 3, I <sub>SINK</sub> = 1mA, I <sub>SOURCE</sub> = off) | | 4 | 20 | ns | | | t <sub>PZL</sub> : Driver Enable to Output Low<br>(Figure 3, I <sub>SINK</sub> = off, I <sub>SOURCE</sub> = 1mA) | | 6 | 20 | ns | | Output Disable Time | t <sub>PHZ</sub> : Output High to Output Disabled (Figure 3, I <sub>SINK</sub> = 25mA, I <sub>SOURCE</sub> = off) | | 28 | 35 | ns | | | t <sub>PLZ</sub> : Output Low to Output Disabled (Figure 3, I <sub>SINK</sub> = off, I <sub>SOURCE</sub> = 25mA) | | 28 | 35 | ns | | Disabled Output Leakage | | | ±2 | ±100 | nA | | RECEIVER DC CHARACTERISTICS | | | | | | | S <sub>IN</sub> ± Input Hysteresis | V <sub>CM</sub> = 2.5V | 2 | 30 | 50 | mV | | S <sub>IN</sub> ± Input Range | | GND - 0.5 | | V <sub>CC</sub> + 0.5 | V | | S <sub>IN</sub> ± Input Resistance; Each Input to GND | | 2.5 | 3.0 | 3.5 | kΩ | | RECEIVER SWITCHING CHARACTERISTIC | s | | | | | | Maximum Data Rate | Driven with 100mV differential signal (Figure 4, Note 4) | 50 | | | Mbps | | Receiver Input to Output Propagation Delay | T <sub>PLH</sub> (Figure 4) | | 4.7 | 8 | ns | | | T <sub>PHL</sub> (Figure 4) | | 5.5 | 8 | ns | | Receiver Skew | t <sub>PLH</sub> - t <sub>PHL</sub> (Figure 4) | | 0.8 | 2 | ns | | trise/tfall | 100kΩ II10pF load | | 2 | | ns | | Receiver Enable to Output High | | | 15 | 20 | ns | | Receiver Enable to Output Low | | | 35 | 42 | ns | | Receiver High to Hi-Z | | | 15 | 25 | ns | | Receiver Low to Hi-Z | | | 10 | 20 | ns | <u>intersil</u> $V_{CCA} = V_{CCD} = V_{CCS} = +5V, \ GND_A = GND_D = 0V, \ T_A = +25^{\circ}C, \ V_{IN} = 0V, \ R_L = 200\Omega, \ unless \ otherwise specified.$ (Continued) **Electrical Specifications** | DESCRIPTION | CONDITION | MIN | TYP | MAX | UNIT | |--------------------------------------------------|----------------------------------------------|----------------------|--------|----------------------|------| | System Logic Inputs DC Characteristics | | | | <u>'</u> | | | VSYNC, HSYNC, TRANSMIT, AND DISABL | E INPUT CHARACTERISTICS | | | | | | Input High Voltage | VIH | 2 | | | V | | Input Low Voltage | V <sub>IL</sub> | | | 0.8 | V | | VSYNC, HSYNC, Transmit Input Current | I <sub>IN</sub> | | ±1 | ±5 | μΑ | | Disable Pin Pull-down Resistance to GNDA | R <sub>Disable</sub> | | 500 | | kΩ | | S <sub>DATA</sub> INPUT CHARACTERISTICS (Transn | nit = V <sub>CCD</sub> ) | , | | | | | Input High Voltage | V <sub>IH</sub> | 0.7 V <sub>CCS</sub> | | | V | | Input Low Voltage | V <sub>IL</sub> | | | 0.3 V <sub>CCS</sub> | V | | Input Current | I <sub>IN</sub> | | ±0.001 | ±1 | μΑ | | S <sub>DATA</sub> OUTPUT CHARACTERISTICS (Tran | smit = GND) | | | | | | High Output Level | Sourcing 4mA to GND | 4.5 | 4.7 | | V | | Low Output Level | Sinking 4mA from V <sub>CCS</sub> | | 0.3 | 0.4 | V | | Short Circuit Output Current | Driving high, output tied to GND | | 20 | | mA | | | Driving low, output tied to V <sub>CCS</sub> | | 40 | | mA | | Power Supply Characteristics | | , | | | | | V <sub>CCA</sub> Operating Range | | 4.5 | | 5.5 | V | | V <sub>CCA</sub> Supply Current (all 3 channels) | Operating (Disable = GND) | | 50 | 60 | mA | | | Disabled (Disable = V <sub>CCA</sub> ) | | 2.3 | 3 | mA | | V <sub>CCD</sub> Operating Range | | 4.5 | | 5.5 | V | | V <sub>CCD</sub> Supply Current | | | 7 | 12 | mA | | V <sub>CCS</sub> Input Impedance | V <sub>CCS</sub> = 5V (Note 2) | 4 | 5 | 6 | kΩ | ## NOTES: - 1. All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified. - 2. $V_{CCS}$ current is equal to the $V_{CCS}$ voltage applied divided by the $V_{CCS}$ Input Impedance. Some additional current is consumed when $S_{DATA}$ is driving high into the external load. - 3. Applies to peak current. See "Typical Performance Curves" for more information. - 4. Guaranteed by characterization but not tested. intersil FN6372.2 April 4, 2007 # Test Circuits and Waveforms FIGURE 1A. $V_{OD}$ AND $V_{OC}$ FIGURE 1B. $V_{\mbox{\scriptsize OD}}$ WITH COMMON MODE LOAD FIGURE 1. DC DRIVER TEST CIRCUITS FIGURE 2A. TEST CIRCUIT FIGURE 2B. MEASUREMENT POINTS FIGURE 2. DRIVER PROPAGATION DELAY AND DIFFERENTIAL TRANSITION TIMES FIGURE 3. DRIVER DATA RATE FIGURE 4A. TEST CIRCUIT FIGURE 4B. MEASUREMENT POINTS FIGURE 4. RECEIVER PROPAGATION DELAY AND DATA RATE # **Typical Performance Curves** FIGURE 5. COMMON MODE OUTPUT FIGURE 6. DIFFERENTIAL FREQUENCY RESPONSE FOR VARIOUS R<sub>L</sub> - DIFF (CHANNEL A) FIGURE 7. DIFFERENTIAL FREQUENCY RESPONSE FOR VARIOUS $R_L$ - DIFF (CHANNEL B) FIGURE 8. DIFFERENTIAL FREQUENCY RESPONSE FOR VARIOUS $\mathbf{R}_{L}$ - DIFF (CHANNEL C) FIGURE 9. DIFFERENTIAL FREQUENCY RESPONSE FOR VARIOUS $C_L$ - DIFF (CHANNEL A) FIGURE 10. DIFFERENTIAL FREQUENCY RESPONSE FOR VARIOUS $C_L$ - DIFF (CHANNEL B) <u>intersil</u> # Typical Performance Curves (Continued) FIGURE 11. DIFFERENTIAL FREQUENCY RESPONSE FOR VARIOUS $C_L$ - DIFF (CHANNEL C) FIGURE 12. TOTAL HARMONIC DISTORTION FIGURE 13. 2<sup>ND</sup> HARMONIC DISTORTION FIGURE 14. 3<sup>RD</sup> HARMONIC DISTORTION FIGURE 15. DIFFERENTIAL LARGE SIGNAL TRANSIENT RESPONSE FIGURE 16. DIFFERENTIAL SMALL SIGNAL TRANSIENT RESPONSE intersil FN6372.2 April 4, 2007 # Typical Performance Curves (Continued) JEDEC JESD51-7 HIGH EFFECTIVE THERMAL FIGURE 17. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE AMBIENT TEMPERATURE (°C) # Operational Description and Application Information # Introduction The ISL59311 is designed to differentially drive composite RGB video signals onto twisted pair lines, while simultaneously encoding horizontal and vertical sync signals as common mode output. The entire video signal plus sync can therefore be transmitted on 3 twisted pairs of wire. When utilizing CAT-5 cable, the 4th available twisted pair can be used for transmission of audio, data or control information. The distribution of composite video over standard CAT-5 cable enables enormous cost and labor savings compared with traditional coaxial cable, when considering both the relative low price and ease of pulling CAT-5 cable. The digital block of the chip is a data transceiver which is intended to drive one twisted pair line. The maximum baudrate for this block is 50Mbps. ## Functional Description The ISL59311 provides three fully differential high-speed amplifiers, suitable for driving high-resolution composite video signals onto twisted pair or standard coaxial cable. The input common-mode range extends to the negative rail, allowing simple ground-referenced input termination to be used with a single supply. The amplifiers provide a fixed gain of +2 to compensate for standard video cable termination schemes. Horizontal and Vertical sync signals (HSYNC and V<sub>SYNC</sub>) are passed to an internal Logic Encoding Block to encode the sync information as three discrete signals of different voltage levels. Generally, in differential amplifiers an external V<sub>RFF</sub> pin is used to control the common mode level of the differential output; in the case of the ISL59311 the V<sub>RFF</sub> of each of the three internal amplifier channels receives a signal from the Logic Encoding Block with encoded H<sub>SYNC</sub> and V<sub>SYNC</sub> information. The final output FIGURE 18. PACKAGE POWER DISSIPATION VS AMBIENT consists of three fully differential video signals, with sync encoded on the common mode of each of the three RGB differential signals. $H_{SYNC}$ and $V_{SYNC}$ can easily be separated from the differential output signals, decoded and transmitted along with the RGB video signals to the video monitor. # Sync Transmission The ISL59311 encodes H<sub>SYNC</sub> and V<sub>SYNC</sub> signals on the common mode output of the differential video signals; Red, Green and Blue respectively. Data Sheet Table 1 shows the common mode levels for the different SYNC input combinations. Note that the sum of the common mode voltages results in a fixed average DC level with no AC content. This dramatically reduces EMI radiation into any common mode signal along the twisted pairs of CAT 5 cable. # Extract Common Mode Sync and Decode $H_{SYNC}$ and $V_{SYNC}$ $H_{SYNC}$ and $V_{SYNC}$ can be regenerated from the Common Mode sync output voltages. The relationships between $H_{SYNC}$ , $V_{SYNC}$ and the 3 common mode levels are given by Table 1. The common mode levels are easily separated from the differential outputs of the ISL59311 using this simple resistor network at the cable receiver input of each differential channel; see Figure 20. **TABLE 1. SYNC SIGNAL ENCODING** | HSYNC | VSYNC | COMMON<br>MODE A<br>(RED) | COMMON<br>MODE B<br>(GREEN) | COMMON<br>MODE C<br>(BLUE) | |-------|-------|---------------------------|-----------------------------|----------------------------| | Low | High | 3.0 | 2.0 | 2.5 | | Low | Low | 2.5 | 3.0 | 2.0 | | High | Low | 2.0 | 3.0 | 2.5 | | High | High | 2.5 | 2.0 | 3.0 | FIGURE 19. VIDEO DRIVER BLOCK DIAGRAM ### Twisted Pair Termination The schematic in Figure 20 illustrates a termination scheme for $50\Omega$ series termination and a $100\Omega$ twisted pair cable. Note RCM is the common mode termination to allow measurement of $V_{CM}$ and should not be too small since it loads the ISL59311; a little over a $100\Omega$ is recommended for RCM. FIGURE 20. TWISTED PAIR TERMINATION # Video Transmission The ISL59311 is a twisted pair differential line driver directed at the transmission of Video Signals through cables up to 100 feet; however, as signal losses increase with transmission line length the ISL59311 will need additional support to equalize video signals along longer twisted pair transmission lines. A full solution to accomplish this is the SXGA Video Transmission System presented in the ISL59311 Data Sheet. Note the inclusion of the EL9111 for signal equalization of up to 1000ft of CAT-5 cable and common mode extraction; see Data Sheet for additional information on the EL9111. # Long Distance Video Transmission The SXGA Video Transmission System makes it possible to transmit Red, Green and Blue (RGB) video plus sync up to 1000ft through CAT-5 cable. The input to the SXGA Video Transmission System is the output of a video source transmitting RGB video signals plus sync. The signals are received initially by the ISL59311; which converts the single ended input RGB signals to three fully differential waveforms with sync encoded on the discrete common modes of each color channel and then drives the signals through a length of CAT-5 cable. The signal is received by the EL9111, which can provide 6-pole equalization for both high and low frequency signal transmission line losses. Then the EL9111 converts the differential RGB video signals back into single ended format while extracting the common mode component for decoding. The single ended RGB signal is taken directly from the output of the EL9111 and is ready for the output device. The EL9111 Common Mode Decoder Circuit receives the common mode signals and decodes them and transmits H<sub>SYNC</sub> and V<sub>SYNC</sub> to the output device. # Disabling the Amplifiers with the Disable Pin The Disable pin must be a logic low for normal operation of the video amplifiers. When Disable is taken high, the amplifiers are disabled, reducing supply $V_{CCA}$ supply current. (The Disable pin has no effect on the Serial Digital Transceiver - it is always enabled as long as power is applied to $V_{CCD}$ .) # Serial Digital Transceiver Operation The digital transceiver is a half-duplex design, either receiving data on the $S_{IN}$ pins and sending it out on the $S_{DATA}$ pin, or transmitting data from the $S_{DATA}$ pin out on some the 2 $S_{OUT}$ pins. The digital transceiver operates in a high speed (up to 50MBaud) differential mode. The $S_{DATA}$ pin is the half-duplex logic-level transmit and receive data pin. $S_{DATA}$ is an output when Transmit = low (receive mode) and an input when Transmit = high (transmit mode). This can be made to work with existing designs that use independent transmit and receive pins by connecting $S_{DATA}$ directly to the transmit pin and through a resistor to the receive pin. Figure 21 shows an example of how to interface the ISL59311 with an RS485 transceiver. $V_{\mbox{\footnotesize{CCD}}}$ is the power source for the digital line interface drivers and receivers. intersil FN6372.2 April 4, 2007 FIGURE 21. RS-485 SERIAL INTERFACE CONNECTION DIAGRAM # TXDATA (SDATA) RDATA # Proper Layout Technique A critical concern with any PCB layout is the establishment of a "healthy" ground plane. It is imperative to provide ground planes terminated close to inputs to minimize input capacitance. Additionally, the ground plane can be selectively removed from inputs to prevent load and supply currents from flowing near the input nodes. In general the following guidelines apply to all PCB layout: - · Keep all traces as short as possible. - Keep power supply bypass components as close to the chip as possible - extremely close. - Create a healthy ground with low impedance and continuous ground pathways available to all grounded components board-wide. - In high frequency applications on multi-level boards try to keep one level of board with continuous ground plane and minimum via cutouts - providing it is affordable. - Provide extremely short loops from power pin to ground. - If it is affordable, a ferrite bead is always of benefit to isolate device from Power Supply noise and the rest of the circuit from the noise of the device. # **Power Dissipation Calculation** When switching at high speeds, or driving heavy loads, the ISL59311 drive capability is ultimately limited by the rise in die temperature brought about by internal power dissipation. For reliable operation die temperature must be kept below T<sub>JMAX</sub> (+125°C). It is necessary to calculate the power dissipation for a given application prior to selecting package type. Power dissipation may be calculated: $$PD = (V_S \times I_S) \times \Sigma(C_{INT} \times V_S^2 \times f) + (C_L \times V_{OUT}^2 \times f)$$ where: - $V_S$ is the total power supply to the ISL59311 (= $V_{CCD}$ ) - V<sub>OUT</sub> is the swing on the output (V<sub>H</sub> V<sub>L</sub>) - C<sub>L</sub> is the load capacitance - CINT is the internal load capacitance (80pF max) - I<sub>S</sub> is the quiescent supply current - · f is frequency Having obtained the application's power dissipation, the maximum junction temperature can be calculated: $$\mathsf{T}_{JMAX} \, = \, \mathsf{T}_{MAX} + \Theta_{JA} \times \mathsf{PD}$$ where: - T<sub>JMAX</sub> is the maximum junction temperature (+125°C) - T<sub>MAX</sub> is the maximum ambient operating temperature - PD is the power dissipation calculated above $\theta_{JA}$ is the thermal resistance, junction to ambient, of the application (package + PCB combination). Refer to the Package Power Dissipation curves. intersil # Quad Flat No-Lead Plastic Package (QFN) Micro Lead Frame Plastic Package (MLFP) # L32.5x6A (One of 10 Packages in MDP0046) 32 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE (COMPLIANT TO JEDEC MO-220) | ı | | | 1 | |-------------|----------------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MILLIMETERS | | | | | MIN | NOMINAL | MAX | NOTES | | 0.80 | 0.90 | 1.00 | - | | 0.00 | 0.02 | 0.05 | - | | | 5.00 BSC | | - | | | 2.48 REF | | - | | | 6.00 BSC | | | | 3.40 REF | | | - | | 0.45 | 0.45 0.50 0.55 | | | | 0.20 | 0.20 0.22 0.24 | | | | 0.20 REF | | | - | | 0.50 BSC | | | - | | 32 REF | | | 4 | | 7 REF | | | 6 | | 9 REF | | | 5 | | | 0.80<br>0.00 | MIN NOMINAL 0.80 0.90 0.00 0.02 5.00 BSC 2.48 REF 6.00 BSC 3.40 REF 0.45 0.50 0.20 0.22 0.20 REF 0.50 BSC 32 REF 7 REF | MIN NOMINAL MAX 0.80 0.90 1.00 0.00 0.02 0.05 5.00 BSC 2.48 REF 6.00 BSC 3.40 REF 0.45 0.50 0.55 0.20 0.22 0.24 0.50 BSC 32 REF 7 REF 7 REF | Rev 0 9/05 ### NOTES: - 1. Dimensioning and tolerancing per ASME Y14.5M-1994. - 2. Tiebar view shown is a non-functional feature. - 3. Bottom-side pin #1 I.D. is a diepad chamfer as shown. - 4. N is the total number of terminals on the device. - NE is the number of terminals on the "E" side of the package (or Y-direction). - 6. ND is the number of terminals on the "D" side of the package (or X-direction). ND = (N/2)-NE. - 7. Inward end of terminal may be square or circular in shape with radius (b/2) as shown. All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com