THS6212 SBOS758 - MAY 2016 ## THS6212 Differential, Line-Driver Amplifier #### 1 Features Low Power Consumption: Full-Bias Mode: 21 mA Mid-Bias Mode: 16.2 mA - Low-Bias Mode: 11.2 mA Low-Power Shutdown Mode IADJ Pin for Variable Bias Low Noise: Voltage Noise: 2.7 nV/√Hz Inverting Current Noise: 17 pA/√Hz Noninverting Current Noise: 1.2 pA/√Hz Low Distortion: – 100-dBc HD2 (1-MHz,100-Ω Differential Load) – 89-dBc HD3 (1-MHz, 100-Ω Differential Load) • High Output Current: > 416 mA (25-Ω Load) Wide Output Swing: 43.2 V<sub>PP</sub> (±12-V, 100-Ω Differential Load) Wide Bandwidth: 150 MHz (G<sub>DIFF</sub> = 10 V/V) PSRR: 50 dB at 1 MHz for Good Isolation Wide Power-Supply Range: 10 V to 28 V ### 2 Applications - · High Voltage, High Current Driving - Wide-Band, Power-Line Communications #### 3 Description The THS6212 is a differential line-driver amplifier with a current-feedback architecture. The device is targeted for use in line-driver applications (such as wide-band, power-line communications) and is fast enough to support transmissions of 14.5-dBm line power up to 30 MHz. The unique architecture of the THS6212 uses minimal quiescent current and still achieves very high linearity. Differential distortion under full bias conditions is –93 dBc at 1 MHz and reduces to only –73 dBc at 10 MHz. Fixed multiple bias settings of the amplifiers allow for enhanced power savings for line lengths where the full performance of the amplifier is not required. To allow for even more flexibility and power savings, an adjustable current pin (IADJ) is available to further lower the bias currents. The wide output swing of 43.2 $V_{PP}$ (100- $\Omega$ differential load) with ±12-V power supplies, coupled with over a 416-mA current drive (25- $\Omega$ load), allows for wide dynamic headroom that keeps distortion minimal. The THS6212 is available in a 24-pin VQFN package. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|-----------|-------------------| | THS6212 | VQFN (24) | 5.00 mm × 4.00 mm | For all available packages, see the orderable addendum at the end of the data sheet. #### Typical Line-Driver Circuit Using the THS6212 ## **Table of Contents** | eatures 1 | - | 7.1 | Overview | 25 | |-----------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | oplications 1 | - | 7.2 | Functional Block Diagram | 25 | | | - | 7.3 | Feature Description | 25 | | • | 7 | 7.4 | Device Functional Modes | 28 | | - | 8 <i>A</i> | ۱pp | lication and Implementation | 29 | | _ | 8 | 3.1 | Application Information | 29 | | | 8 | 3.2 | Typical Applications | 29 | | | 8 | 3.3 | Do's and Don'ts | 35 | | _ | 9 F | ow, | er Supply Recommendations | 35 | | | | | | | | | | 10.1 | Board Layout Guidelines | 36 | | <u> </u> | | 10.2 | Layout Example | 38 | | <u> </u> | 11 I | Dev | rice and Documentation Support | 40 | | | | | | | | • | | 11.2 | Community Resources | 40 | | | | 11.3 | Trademarks | 40 | | | | 11.4 | Electrostatic Discharge Caution | 40 | | ,, | | 11.5 | Glossary | 40 | | | 12 I | Vlec | chanical, Packaging, and Orderable | | | etailed Description25 | | | | 40 | | | poplications | poplications 1 escription 1 Povision History 2 In Configuration and Functions 3 Decifications 4 1 Absolute Maximum Ratings 4 2 ESD Ratings 4 3 Recommended Operating Conditions 4 4 Thermal Information 4 4 Thermal Information 4 5 Electrical Characteristics: $V_S = \pm 12 V$ . 5 6 Electrical Characteristics: $V_S = \pm 12 V$ , Full Bias 11 9 Typical Characteristics: $V_S = \pm 12 V$ , Mid Bias 14 10 Typical Characteristics: $V_S = \pm 12 V$ , Low Bias 16 11 Typical Characteristics: $V_S = \pm 12 V$ , Full Bias 18 12 Typical Characteristics: $V_S = \pm 6 V$ , Full Bias 21 13 Typical Characteristics: $V_S = \pm 6 V$ , Low Bias 23 | poplications 1 7.2 pescription 1 7.3 personal History 2 7.4 In Configuration and Functions 3 8.1 Property 2 ESD Ratings 4 8.2 Property 3 Recommended Operating Conditions 4 9 Pow 4 Thermal Information 4 10 Lay 10.1 Electrical Characteristics: $V_S = \pm 12 \ V$ 5 10.1 Electrical Characteristics: $V_S = \pm 12 \ V$ 8 10.2 Timing Requirements 10 11 Dew 11.1 Typical Characteristics: $V_S = \pm 12 \ V$ , Full Bias 11 11.1 Typical Characteristics: $V_S = \pm 12 \ V$ , Low Bias 16 11.3 Typical Characteristics: $V_S = \pm 6 \ V$ , Full Bias 18 11.4 Typical Characteristics: $V_S = \pm 6 \ V$ , Full Bias 21 11.5 Typical Characteristics: $V_S = \pm 6 \ V$ , Full Bias 21 11.5 Typical Characteristics: $V_S = \pm 6 \ V$ , Full Bias 21 11.5 Typical Characteristics: $V_S = \pm 6 \ V$ , Full Bias 21 11.5 Typical Characteristics: $V_S = \pm 6 \ V$ , Full Bias 21 11.5 Typical Characteristics: $V_S = \pm 6 \ V$ , Full Bias 21 11.5 | 7.2 Functional Block Diagram 7.3 Feature Description 7.4 Device Functional Modes 8.1 Application and Implementation 8.1 Application Information 8.2 Typical Characteristics: V <sub>S</sub> = ±12 V, Low Bias 8.1 Typical Characteristics: V <sub>S</sub> = ±6 V, Low Bias 8.1 Typical Characteristics: V <sub>S</sub> = ±6 V, Low Bias 9. Typical Characteristics: V <sub>S</sub> = ±6 V, Low Bias 12 Typical Characteristics: V <sub>S</sub> = ±6 V, Low Bias 13 Typical Characteristics: V <sub>S</sub> = ±6 V, Low Bias 14 Typical Characteristics: V <sub>S</sub> = ±6 V, Low Bias 15 Typical Characteristics: V <sub>S</sub> = ±6 V, Low Bias 16 Typical Characteristics: V <sub>S</sub> = ±6 V, Low Bias 17 Typical Characteristics: V <sub>S</sub> = ±6 V, Low Bias 18 Typical Characteristics: V <sub>S</sub> = ±6 V, Low Bias 19 Typical Characteristics: V <sub>S</sub> = ±6 V, Low Bias 10 Typical Characteristics: V <sub>S</sub> = ±6 V, Low Bias 11 Typical Characteristics: V <sub>S</sub> = ±6 V, Low Bias 12 Typical Characteristics: V <sub>S</sub> = ±6 V, Low Bias 13 Typical Characteristics: V <sub>S</sub> = ±6 V, Low Bias 14 Mechanical, Packaging, and Orderable | ## 4 Revision History | DATE | REVISION | NOTES | |----------|----------|------------------| | May 2016 | * | Initial release. | ## 5 Pin Configuration and Functions Pin Functions<sup>(1)</sup> | PI | PIN I/O | | PIN | | DESCRIPTION | | | |--------------------|---------|-----|----------------------------------|--|-------------|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | | | BIAS-1 | 23 | I | Bias mode parallel control, LSB | | | | | | BIAS-2 | 24 | I | Bias mode parallel control, MSB | | | | | | D1 FB | 19 | I | Amplifier D1 inverting input | | | | | | D2 FB | 18 | I | Amplifier D2 inverting input | | | | | | D1 IN+ | 1 | I | Amplifier D1 noninverting input | | | | | | D2 IN+ | 2 | I | Amplifier D2 noninverting input | | | | | | D1 OUT | 20 | 0 | Amplifier D1 output | | | | | | D2 OUT | 17 | 0 | Amplifier D2 output | | | | | | GND <sup>(2)</sup> | 3 | I/O | Control pin ground reference | | | | | | IADJ | 4 | I/O | Bias current adjustment pin | | | | | | NC | 5-16 | _ | No internal connection | | | | | | VS- | 22 | I/O | Negative power-supply connection | | | | | | VS+ | 21 | I/O | Positive power-supply connection | | | | | <sup>(1)</sup> The THS6212 defaults to the shutdown (disable) state if no signal is present on the bias pins. <sup>(2)</sup> The GND pin range is from VS- to (VS+-5V). # TEXAS INSTRUMENTS #### 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |-----------------------------------------------------|-------------------------------------------------|----------------|------------------|------| | Supply voltage, V <sub>S</sub> _ to V <sub>S+</sub> | | | 28 | V | | Input voltage, V <sub>I</sub> | | | ±V <sub>S</sub> | V | | Differential input voltage, V <sub>ID</sub> | | | ±2 | V | | Output current, I <sub>O</sub> | Static dc <sup>(2)</sup> | | ±500 | mA | | Continuous power dissipation | | See Thermal II | nformation table | | | Manian and investigation to an austrian T | Under any condition <sup>(3)</sup> | | 150 | 00 | | Maximum junction temperature, T <sub>J</sub> | Continuous operation, long-term reliability (4) | | 130 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The THS6212 incorporates a thermal pad on the underside of the device. This pad functions as a heatsink and must be connected to a thermally dissipating plane for proper power dissipation. Failure to do so can result in exceeding the maximum junction temperature, which can permanently damage the device. - (3) The absolute maximum junction temperature under any condition is limited by the constraints of the silicon process. - (4) The absolute maximum junction temperature for continuous operation is limited by the package constraints. Operation above this temperature can result in reduced reliability or lifetime of the device. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500 | V | | | | Machine model (MM) | ±100 | | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |----------------|--------------------------------------|-----|-----|-----|------| | Vs | Supply voltage, $V_{S-}$ to $V_{S+}$ | 10 | | 28 | ٧ | | $T_{J}$ | Operating junction temperature | | | 130 | ô | | T <sub>A</sub> | Ambient operating air temperature | | 25 | 85 | °C | #### 6.4 Thermal Information | | | THS6212 | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | RHF (VQFN) | UNIT | | | | 24 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 33.2 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 31.7 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 11.3 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.4 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 11.3 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 3.9 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. ## 6.5 Electrical Characteristics: $V_S = \pm 12 \text{ V}$ at $T_A$ = 25°C, $G_{DIFF}$ = 10 V/V with $R_L$ = 100- $\Omega$ differential load, $R_{ADJ}$ = 0 $\Omega$ , and full bias (unless otherwise noted); see Figure 81 for setup | | PARAMETER | TEST C | ONDITIONS | MIN | TYP | MAX | UNIT | TEST<br>LEVEL <sup>(1)</sup> | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------|------|------|--------|------------------------------| | AC PERF | FORMANCE | | | | | | | | | | | G <sub>DIFF</sub> = 5 V/V , R <sub>F</sub> = | 1.5 k $\Omega$ , $V_O = 2 V_{PP}$ | | 160 | | | С | | SSBW | Small-signal bandwidth, -3 dB | G <sub>DIFF</sub> = 10 V/V , R <sub>F</sub> = | = 1.24 k $\Omega$ , $V_0$ = 2 $V_{PP}$ | 120 | 150 | | MHz | В | | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ; | 100 | | | | Б | | | 0.1-dB bandwidth flatness | $G_{DIFF} = 10 \text{ V/V}$ , $R_F =$ | = 1.24 kΩ | | 114 | | MHz | С | | LSBW | Large-signal bandwidth | G <sub>DIFF</sub> = 10 V/V , R <sub>F</sub> = | = 1.24 k $\Omega$ , $V_0$ = 20 $V_{PP}$ | | 120 | | MHz | С | | SR | Slew rate (10% to 90% level) | $G_{DIFF} = 10 \text{ V/V}, \text{ V}_{O} =$ | 20-V step, differential | 3200 | 3800 | | V/µs | В | | JIX . | Siew fate (10% to 90% level) | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ; | 3000 | | | ν/μ5 | В | | | Rise and fall time | $G_{DIFF} = 10 \text{ V/V}, V_{O} =$ | 2 V <sub>PP</sub> | | 5 | | ns | С | | | | | Full bias, f = 1 MHz | | -100 | -95 | | В | | | | G <sub>DIFF</sub> = 10 V/V, | $T_A = -40$ °C to +85°C | | | -90 | | В | | HD2 | 2nd-order harmonic distortion | $V_0 = 2 V_{PP}$ | Low bias, f = 1 MHz | | -96 | | dBc | С | | 1102 | Zild-older Harmonic distortion | $R_L = 100-\Omega$ differential | Full bias, f = 10 MHz | | -75 | -70 | UDC | В | | | | amerenual | $T_A = -40$ °C to +85°C | | | -65 | | В | | | | | Low bias, f = 10 MHz | | -72 | | | С | | | | | Full bias, f = 1 MHz | | -89 | -85 | | В | | | | $\begin{aligned} G_{DIFF} &= 10 \text{ V/V}, \\ V_O &= 2 \text{ V}_{PP}, \\ R_L &= 100 \text{-} \Omega \\ \text{differential} \end{aligned}$ | $T_A = -40$ °C to +85°C | | | -80 | - dBc | В | | LIDa | 3rd-order harmonic distortion | | Low bias, f = 1 MHz | | -85 | | | С | | HD3 | | | Full bias, f = 10 MHz | | -73 | -65 | | В | | | | | $T_A = -40$ °C to +85°C | | | -53 | | В | | | | | Low bias, f = 10 MHz | | -58 | | | С | | | Differential insulation has a series | f = 1 MHz, input-referred | | | 2.7 | 3.2 | ->/// | В | | e <sub>n</sub> | Differential input voltage noise | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ; | | | 3.5 | nV/√Hz | В | | | Differential noninverting current | f = 1 MHz | | | 1.2 | 1.4 | A / 1 | В | | I <sub>n+</sub> | noise | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ; | | | 1.6 | pA/√Hz | В | | | 5 | f = 1 MHz | | | 17 | 20 | | В | | I <sub>n-</sub> | Differential inverting current noise | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ; | | | 24 | pA/√Hz | В | | DC PERF | FORMANCE | | 1 | | | | | | | - | 0 1 | $R_L = 100 \Omega$ | | 330 | 700 | | 1.0 | Α | | Z <sub>OL</sub> | Open-loop transimpedance gain | | | 300 | | | kΩ | В | | | | | | | ±15 | ±50 | | А | | | Input offset voltage | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ; | | | ±60 | mV | В | | | Input offset voltage drift | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ; | | | ±155 | μV/°C | В | | | | | | | ±0.5 | ±5 | | А | | | Input offset voltage matching | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ; | | | ±7 | mV | В | | | Name and the second sec | | | | ±1 | ±3.5 | | А | | | Noninverting input bias current | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ; | | | ±5.5 | μA | В | | | Noninverting input bias current drift | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ; | | | ±30 | nA/°C | В | | | la continui de con | | | | ±8 | ±45 | | Α | | | Inverting input bias current | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ; | | | ±55 | μA | В | | | Inverting input bias current drift | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | | ±154 | nA/°C | В | | | Inverting input bias current | | | | ±8 | ±30 | | А | | | matching | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ; | | | ±40 | μA | В | <sup>(1)</sup> Test levels: (A) 100% tested at 25°C. Overtemperature limits set by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information. # TEXAS INSTRUMENTS ## Electrical Characteristics: $V_S = \pm 12 \text{ V (continued)}$ at $T_A$ = 25°C, $G_{DIFF}$ = 10 V/V with $R_L$ = 100- $\Omega$ differential load, $R_{ADJ}$ = 0 $\Omega$ , and full bias (unless otherwise noted); see Figure 81 for setup | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | TEST<br>LEVEL <sup>(1)</sup> | |----------------|---------------------------------------|---------------------------------------------------------------|-------|----------|----------|----------|------------------------------| | INPUT CH | HARACTERISTICS | | | | | | | | | 0 1: 1 | Each input | ±9 | ±9.5 | | ., | Α | | | Common-mode input range | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ±8.6 | | | V | В | | 01100 | | Each input | 53 | 65 | | 1 | Α | | CMRR | Common-mode rejection ratio | $T_A = -40$ °C to +85°C 49 | | | | dB | В | | | Noninverting input resistance | | | 500 2 | | kΩ pF | С | | | Inverting input resistance | | | 50 | | Ω | С | | OUTPUT | CHARACTERISTICS | | | | <u> </u> | | | | | | $R_L = 100 \Omega$ , each output | | ±10.9 | | | С | | | Output voltage swing | $R_L = 50 \Omega$ , each output | ±10.6 | ±10.8 | | | Α | | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ±10.4 | | | V | В | | | | $R_L = 25 \Omega$ , each output | ±10.2 | ±10.4 | | | Α | | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ±10 | | | | В | | | Output current (sourcing and | $R_L = 25 \Omega$ , based on $V_O$ tests | ±408 | ±416 | | | Α | | | sinking) | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ±400 | | | mA | В | | | Short-circuit output current | | | 1 | | Α | С | | z <sub>o</sub> | Output impedance | f = 1 MHz, differential | | 0.2 | | Ω | С | | | Crosstalk | $f = 1 \text{ MHz}, V_O = 2 V_{PP}, \text{ port 1 to port 2}$ | | -90 | | dB | С | | POWER S | SUPPLY | | | | | | | | | | | ±5 | ±12 | ±14 | ., | Α | | V <sub>S</sub> | Operating voltage | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ±5 | | ±14 | V | С | | | | Full bias (BIAS-1 = 0, BIAS-2 = 0) | 19.5 | 21 | 22.5 | | Α | | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 17 | | 24 | | В | | | | Mid bias (BIAS-1 = 1, BIAS-2 = 0) | 15 | 16.2 | 17.4 | | Α | | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 12.8 | | 18.6 | | В | | | I <sub>S+</sub> quiescent current | Low bias (BIAS-1 = 0, BIAS-2 = 1) | 10 | 11.2 | 12.4 | mA | Α | | | | $T_A = -40$ °C to +85°C | 8.1 | | 13.2 | | В | | | | Bias off (BIAS-1 = 1, BIAS-2 = 1) | | 0.4 | 0.8 | | Α | | | | $T_A = -40$ °C to +85°C | | | 1 | | В | | | | Full bias (BIAS-1 = 0, BIAS-2 = 0) | 18.5 | 20 | 21.5 | | Α | | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 16 | | 23 | | В | | | | Mid bias (BIAS-1 = 1, BIAS-2 = 0) | 14 | 15.2 | 16.4 | | Α | | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 11.8 | | 17.6 | | В | | | I <sub>S</sub> _ quiescent current | Low bias (BIAS-1 = 0, BIAS-2 = 1) | 9 | 10.2 | 11.6 | mA | Α | | | | $T_A = -40$ °C to +85°C | 7.1 | | 11.4 | | В | | | | Bias off (BIAS-1 = 1, BIAS-2 = 1) | | 0.1 | 0.3 | | Α | | | | T <sub>A</sub> = -40°C to +85°C | | | 0.8 | | В | | | Current through GND pin | Full bias (BIAS-1 = 0, BIAS-2 = 0) | | 1 | | mA | С | | . DODD | Desitive assures at the state of | Differential | 54 | 66 | | 75 | А | | +PSRR | Positive power-supply rejection ratio | T <sub>A</sub> = -40°C to +85°C | 52 | | | dB | В | | 2022 | Negative power-supply rejection ratio | Differential | 52 | 65 | | | Α | | -PSRR | | T <sub>A</sub> = -40°C to +85°C | 50 | | | dB | В | ## Electrical Characteristics: $V_S = \pm 12 \text{ V}$ (continued) at $T_A$ = 25°C, $G_{DIFF}$ = 10 V/V with $R_L$ = 100- $\Omega$ differential load, $R_{ADJ}$ = 0 $\Omega$ , and full bias (unless otherwise noted); see Figure 81 for setup | riguic of for scrap | | | | | | | |------------------------------------|----------------------------------------------------------------------------------|-----|---------|-----|----------|------------------------------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | TEST<br>LEVEL <sup>(1)</sup> | | BIAS CONTROL | | | | | | | | Diag control pin logic throughold | Logic 1, with respect to GND <sup>(2)</sup> ,<br>T <sub>A</sub> = -40°C to +85°C | 1.9 | | | V | В | | Bias control pin logic threshold | Logic 0, with respect to GND $^{(2)}$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | | | 8.0 | V | В | | | BIAS-1, BIAS-2 = 0.5 V (logic 0) | | 20 | 30 | | Α | | Dies seatest ein enissent sument | $T_A = -40$ °C to +85°C | | | 35 | | В | | Bias control pin quiescent current | BIAS-1, BIAS-2 = 3.3 V (logic 1) | | 0.3 | 1 | μΑ | Α | | | $T_A = -40$ °C to +85°C | | | 1.2 | | В | | Bias pin input impedance | | | 50 | | kΩ | С | | Amplifier output impedance | Off bias (BIAS-1 = 1, BIAS-2 = 1) | | 10 5 | | kΩ pF | С | <sup>(2)</sup> The GND pin usable range is from $V_{S-}$ to $(V_{S+}-5\ V)$ . # TEXAS INSTRUMENTS ## 6.6 Electrical Characteristics: $V_s = \pm 6 V$ at $T_A = 25$ °C, $G_{DIFF} = 5$ V/V with $R_L = 100$ - $\Omega$ differential load, $R_{ADJ} = 0$ $\Omega$ , and full bias (unless otherwise noted); see Figure 81 for setup | | PARAMETER | TEST C | ONDITIONS | MIN | TYP | MAX | UNIT | TEST<br>LEVEL <sup>(1</sup> | | |-----------------|---------------------------------------|------------------------------------------------------------|----------------------------------------------|-------------------------|-------|--------------------|-------------------------|-----------------------------|---| | AC PERI | FORMANCE | | | | | | | • | | | | | $G_{DIFF} = 5 \text{ V/V}$ , $R_F =$ | 1.82 kΩ, V <sub>O</sub> = 2 V <sub>PP</sub> | | 140 | | | С | | | SSBW | Small-signal bandwidth, -3 dB | G <sub>DIFF</sub> = 10 V/V , R <sub>F</sub> = | = 1.5 kΩ, V <sub>O</sub> = 2 V <sub>PP</sub> | 110 | 140 | | MHz | - | | | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ; | 95 | | | | В | | | | 0.1-dB bandwidth flatness | $G_{DIFF} = 5 \text{ V/V}$ , $R_F =$ | 1.82 kΩ | | 100 | | MHz | С | | | LSBW | Large-signal bandwidth | $G_{DIFF} = 5 \text{ V/V}$ , $R_F =$ | 1.82 kΩ, V <sub>O</sub> = 16 V <sub>PP</sub> | | 120 | | MHz | С | | | CD. | Class rate (400/ to 000/ leval) | $G_{DIFF} = 5 \text{ V/V}, V_O = 7$ | 10-V step, differential | 1200 | 1600 | | 1//// | В | | | SR | Slew rate (10% to 90% level) | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ; | 1000 | | | V/µs | В | | | | Rise and fall time | $G_{DIFF} = 5 \text{ V/V}, V_O = 2$ | 2 V <sub>PP</sub> | | 5 | | ns | С | | | | | | Full bias | | -98 | -92 | | В | | | | | C = 5.1/0.1 | $T_A = -40$ °C to +85°C | | | -87 | | В | | | пDэ | 2nd-order harmonic distortion | $G_{DIFF} = 5 \text{ V/V},$<br>$V_{O} = 2 \text{ V}_{PP},$ | Low bias | | -93 | | dBc | С | | | HD2 | Zha-order Harmonic distortion | $R_L = 100-\Omega$ differential | Full bias | | -80 | -75 | ubc | В | | | | | umerenual | $T_A = -40$ °C to +85°C | | | -68 | | В | | | | | | Low bias | | -74 | | | С | | | | | | Full bias | | -93 | -84 | | В | | | | 3rd-order harmonic distortion | | C - 5 \/\/ | $T_A = -40$ °C to +85°C | | | -79 | | В | | HD3 | | $G_{DIFF} = 5 \text{ V/V},$<br>$V_O = 2 \text{ V}_{PP},$ | Low bias | | -89 | | dBc | С | | | מטח | | $R_L = 100-\Omega$ differential | Full bias | | -66 | -60 | | В | | | | | differential | $T_A = -40$ °C to +85°C | | | -54 | | В | | | | | | Low bias | | -55 | | | С | | | 0 | Differential input voltage poice | f = 1 MHz, input-referred | | | 2.5 | 3.0 | nV/√ <del>Hz</del> | В | | | e <sub>n</sub> | Differential input voltage noise | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | | 3.3 | | В | | | : | Differential noninverting current | f = 1 MHz | | | 1.2 | 1.4 | ~ A / <sub>4</sub> /LI= | В | | | I <sub>n+</sub> | noise | $T_A = -40$ °C to +85°C | ; | | | 1.6 | pA/√Hz | В | | | : | Differential inverting current noise | f = 1 MHz | | | 17 20 | pA/√ <del>Hz</del> | В | | | | i <sub>n-</sub> | Differential inverting current hoise | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ; | | | 24 | pA/ VHZ | В | | | DC PERI | FORMANCE | | | | | | | | | | Z <sub>OL</sub> | Open-loop transimpedance gain | $R_L = 100 \Omega$ | | 330 | 650 | | kΩ | Α | | | Z-OL | Open-100p transimpedance gain | $T_A = -40$ °C to +85°C | ; | 300 | | | K12 | В | | | | Input offset voltage | | | | ±10 | ±45 | mV | Α | | | | input onset voltage | $T_A = -40$ °C to +85°C | ; | | | ±55 | IIIV | В | | | | Input offset voltage drift | $T_A = -40$ °C to +85°C | ; | | | ±155 | μV/°C | В | | | | Input offset voltage matching | Channels 1 to 2 | | | ±0.5 | ±5 | mV | Α | | | | input onset voltage matering | $T_A = -40$ °C to +85°C | ; | | | ±7 | 111.V | В | | | | Noninverting input bias current | | | | ±1 | ±3.5 | μA | Α | | | | 140 mily cruing input bias current | $T_A = -40$ °C to +85°C | ; | | | ±5.5 | μπ | В | | | | Noninverting input bias current drift | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ; | | | ±30 | nA/°C | В | | | | Inverting input bias current | | | | ±8 | ±45 | μA | Α | | | | orang mpat blab barront | $T_A = -40$ °C to +85°C | | | | ±55 | μ/ ( | В | | | | Inverting input bias current drift | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ; | | | ±135 | nA/°C | В | | | | Inverting input bias current | | | | ±8 | ±30 | μA | Α | | | | matching | $T_A = -40$ °C to +85°C | | | | ±40 | μ/ ι | В | | <sup>(1)</sup> Test levels: (A) 100% tested at 25°C. Overtemperature limits set by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information. ## Electrical Characteristics: $V_S = \pm 6 V$ (continued) at $T_A = 25$ °C, $G_{DIFF} = 5$ V/V with $R_L = 100$ - $\Omega$ differential load, $R_{ADJ} = 0$ $\Omega$ , and full bias (unless otherwise noted); see Figure 81 for setup | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | TEST<br>LEVEL <sup>(1)</sup> | |-------------------------|---------------------------------------|---------------------------------------------------------------|-------|----------|------|----------|------------------------------| | INPUT CH | HARACTERISTICS | | | | | | | | | O | Each input | ±2.9 | ±3.0 | | | Α | | Common-mode input range | | $T_A = -40$ °C to +85°C | ±2.7 | | | V | В | | CMRR | O | Each input | 51 | 62 | | Ē | А | | | Common-mode rejection ratio | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 47 | | | dB | В | | | Noninverting input resistance | | | 500 2 | | kΩ pF | С | | | Inverting input resistance | | | 55 | | Ω | С | | OUTPUT | CHARACTERISTICS | | | | | | | | | | $R_L = 100 \Omega$ , each output | | ±4.9 | | | С | | | | $R_L = 50 \Omega$ , each output | ±4.75 | ±4.9 | | | Α | | | Output voltage swing | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ±4.6 | | | V | В | | | | $R_L = 25 \Omega$ , each output | ±4.55 | ±4.7 | | | Α | | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ±4.4 | | | | В | | | Output current (sourcing and | $R_L = 25 \Omega$ , based on $V_O$ tests | ±182 | ±188 | | | Α | | | sinking) | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ±176 | | | mA | В | | | Short-circuit output current | | | ±1 | | Α | С | | z <sub>o</sub> | Output impedance | f = 1 MHz, differential | | 0.2 | | Ω | С | | | Crosstalk | $f = 1 \text{ MHz}, V_O = 2 V_{PP}, \text{ port 1 to port 2}$ | | -90 | | dB | С | | POWER S | SUPPLY | | - | | | | | | ., | Operating voltage | | ±5 | ±6 | ±14 | V | Α | | Vs | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | ±5 | | ±14 | | С | | | I <sub>S+</sub> quiescent current | Full bias (BIAS-1 = 0, BIAS-2 = 0) | 13 | 17 | 21 | mA | Α | | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 10 | | 22 | | В | | | | Mid bias (BIAS-1 = 1, BIAS-2 = 0) | 10.2 | 13.2 | 16.2 | | Α | | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 9.3 | | 16.4 | | В | | | | Low bias (BIAS-1 = 0, BIAS-2 = 1) | 7.4 | 9.4 | 11.4 | | Α | | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 6.7 | | 11.6 | | В | | | | Bias off (BIAS-1 = 1, BIAS-2 = 1) | | 0.5 | 0.8 | | Α | | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | 0.9 | | В | | | | Full bias (BIAS-1 = 0, BIAS-2 = 0) | 12 | 16 | 20 | mA | Α | | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 9 | | 21 | | В | | | I <sub>S</sub> _ quiescent current | Mid bias (BIAS-1 = 1, BIAS-2 = 0) | 9.2 | 12.2 | 15.2 | | Α | | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 8.3 | | 15.4 | | В | | | | Low bias (BIAS-1 = 0, BIAS-2 = 1) | 6.4 | 8.4 | 10.4 | | Α | | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 5.7 | | 10.6 | | В | | | | Bias off (BIAS-1 = 1, BIAS-2 = 1) | | 0.1 | 0.3 | | Α | | | | T <sub>A</sub> = -40°C to +85°C | | | 0.5 | | В | | | Current through GND pin | Full bias (BIAS-1 = 0, BIAS-2 = 0) | | 1 | | mA | С | | D055 | · | Differential | 54 | 64 | | ì | Α | | +PSRR | Positive power-supply rejection ratio | T <sub>A</sub> = -40°C to +85°C | 52 | | | dB | В | | D05- | Negative power-supply rejection ratio | Differential | 52 | 63 | | ,_ | Α | | -PSRR | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | 50 | | | dB | В | ## Electrical Characteristics: $V_S = \pm 6 V$ (continued) at $T_A = 25$ °C, $G_{DIFF} = 5$ V/V with $R_L = 100$ - $\Omega$ differential load, $R_{ADJ} = 0$ $\Omega$ , and full bias (unless otherwise noted); see Figure 81 for setup | 101 Gotap | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----|---------|-----|----------|------------------------------|--| | PARAMETER | TEST CONDITIONS | | TYP | MAX | UNIT | TEST<br>LEVEL <sup>(1)</sup> | | | BIAS CONTROL | | | | | | | | | Disc control pip logic throughold | Logic 1, with respect to $GND^{(2)}$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | 1.9 | | | | В | | | Bias control pin logic threshold | Logic 0, with respect to GND $^{(2)}$ , $T_A = -40^{\circ}C$ to +85 $^{\circ}C$ | | | 0.8 | V | В | | | | BIAS-1, BIAS-2 = 0.5 V (logic 0) | | 20 | 30 | μΑ | Α | | | Discount of the section secti | $T_A = -40$ °C to +85°C | | | 35 | | В | | | Bias control pin quiescent current | BIAS-1, BIAS-2 = 3.3 V (logic 1) | | 0.3 | 1 | | Α | | | | $T_A = -40$ °C to +85°C | | | 1.2 | | В | | | Bias pin input impedance | | | 50 | | kΩ | С | | | Amplifier output impedance | Off bias (BIAS-1 = 1, BIAS-2 = 1) | | 10 5 | | kΩ pF | С | | <sup>(2)</sup> The GND pin usable range is from $V_{S-}$ to $(V_{S+}-5\ V)$ . ### 6.7 Timing Requirements | | | MIN | NOM | MAX | UNIT | |------------------|--------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>ON</sub> | Turn-on time delay: time for $I_{\mbox{\scriptsize S}}$ to reach 50% of final value | | 1 | | μs | | t <sub>OFF</sub> | Turn-off time delay: time for $I_{\mbox{\scriptsize S}}$ to reach 50% of final value | | 1 | | μs | ### 6.8 Typical Characteristics: $V_s = \pm 12 \text{ V}$ , Full Bias at $T_A = 25^{\circ}C$ , $G_{DIFF} = 10$ V/V, $G_{CM} = 1$ V/V, $R_{ADJ} = 0$ $\Omega$ , $R_F = 1.24$ k $\Omega$ , and $R_L = 100$ $\Omega$ (unless otherwise noted) Copyright © 2016, Texas Instruments Incorporated Submit Documentation Feedback # TEXAS INSTRUMENTS ## Typical Characteristics: $V_s = \pm 12 \text{ V}$ , Full Bias (continued) at $T_A = 25$ °C, $G_{DIFF} = 10$ V/V, $G_{CM} = 1$ V/V, $R_{ADJ} = 0$ $\Omega$ , $R_F = 1.24$ k $\Omega$ , and $R_L = 100$ $\Omega$ (unless otherwise noted) Figure 7. Harmonic Distortion vs Frequency Figure 8. Harmonic Distortion vs Output Voltage Figure 9. Harmonic Distortion vs Supply Voltage Figure 10. Harmonic Distortion vs Load Resistance Figure 11. Harmonic Distortion vs Noninverting Gain Figure 12. Two-Tone, Third-Order Intermodulation Intercept Submit Documentation Feedback ## Typical Characteristics: $V_s = \pm 12 \text{ V}$ , Full Bias (continued) at $T_A = 25^{\circ}C$ , $G_{DIFF} = 10$ V/V, $G_{CM} = 1$ V/V, $R_{ADJ} = 0$ $\Omega$ , $R_F = 1.24$ k $\Omega$ , and $R_L = 100$ $\Omega$ (unless otherwise noted) Figure 17. Open-Loop Gain and Phase Frequency (Hz) 10M 100M 1G Figure 18. Closed-Loop Output Impedance Frequency (Hz) 1M Product Folder Links: *THS6212* 100k 10M 100M 100k 1M 10k # TEXAS INSTRUMENTS ### 6.9 Typical Characteristics: $V_S = \pm 12 \text{ V}$ , Mid Bias at $T_A$ = 25°C, $G_{DIFF}$ = 10 V/V, $G_{CM}$ = 1 V/V, $R_{ADJ}$ = 0 $\Omega$ , $R_F$ = 1.24 k $\Omega$ , and $R_L$ = 100 $\Omega$ (unless otherwise noted) Submit Documentation Feedback ## Typical Characteristics: $V_s = \pm 12 \text{ V}$ , Mid Bias (continued) at $T_A = 25$ °C, $G_{DIFF} = 10$ V/V, $G_{CM} = 1$ V/V, $R_{ADJ} = 0$ $\Omega$ , $R_F = 1.24$ k $\Omega$ , and $R_L = 100$ $\Omega$ (unless otherwise noted) Figure 25. Harmonic Distortion vs Frequency Figure 26. Harmonic Distortion vs Output Voltage Figure 27. Harmonic Distortion vs Supply Voltage Figure 28. Harmonic Distortion vs Load Resistance Figure 29. Harmonic Distortion vs Noninverting Gain Figure 30. Two-Tone, Third-Order Intermodulation Intercept # TEXAS INSTRUMENTS ### 6.10 Typical Characteristics: $V_S = \pm 12 \text{ V}$ , Low Bias at $T_A$ = 25°C, $G_{DIFF}$ = 10 V/V, $G_{CM}$ = 1 V/V, $R_{ADJ}$ = 0 $\Omega$ , $R_F$ = 1.24 k $\Omega$ , and $R_L$ = 100 $\Omega$ (unless otherwise noted) Submit Documentation Feedback ### Typical Characteristics: $V_s = \pm 12 \text{ V}$ , Low Bias (continued) at $T_A = 25$ °C, $G_{DIFF} = 10$ V/V, $G_{CM} = 1$ V/V, $R_{ADJ} = 0$ $\Omega$ , $R_F = 1.24$ k $\Omega$ , and $R_L = 100$ $\Omega$ (unless otherwise noted) Figure 37. Harmonic Distortion vs Frequency Figure 39. Harmonic Distortion vs Supply Voltage Figure 40. Harmonic Distortion vs Load Resistance Figure 41. Harmonic Distortion vs Noninverting Gain Figure 42. Two-Tone, Third-Order Intermodulation Intercept # TEXAS INSTRUMENTS #### 6.11 Typical Characteristics: $V_s = \pm 6 V$ , Full Bias at $T_A = 25^{\circ}C$ , $G_{DIFF} = 5$ V/V, $G_{CM} = 1$ V/V, $R_{ADJ} = 0$ $\Omega$ , $R_F = 1.82$ k $\Omega$ , and $R_L = 100$ $\Omega$ (unless otherwise noted) Submit Documentation Feedback ## Typical Characteristics: $V_s = \pm 6 V$ , Full Bias (continued) at $T_A = 25$ °C, $G_{DIFF} = 5$ V/V, $G_{CM} = 1$ V/V, $R_{ADJ} = 0$ $\Omega$ , $R_F = 1.82$ k $\Omega$ , and $R_L = 100$ $\Omega$ (unless otherwise noted) Figure 49. Harmonic Distortion vs Frequency Figure 50. Harmonic Distortion vs Output Voltage Figure 51. Harmonic Distortion vs Supply Voltage Figure 52. Harmonic Distortion vs Load Resistance Figure 53. Harmonic Distortion vs Noninverting Gain Figure 54. Two-Tone, Third-Order Intermodulation Intercept # TEXAS INSTRUMENTS ## Typical Characteristics: $V_s = \pm 6 \text{ V}$ , Full Bias (continued) at $T_A$ = 25°C, $G_{DIFF}$ = 5 V/V, $G_{CM}$ = 1 V/V, $R_{ADJ}$ = 0 $\Omega$ , $R_F$ = 1.82 k $\Omega$ , and $R_L$ = 100 $\Omega$ (unless otherwise noted) Submit Documentation Feedback ### 6.12 Typical Characteristics: $V_s = \pm 6 V$ , Mid Bias at $T_A = 25^{\circ}C$ , $G_{DIFF} = 5$ V/V, $G_{CM} = 1$ V/V, $R_{ADJ} = 0$ $\Omega$ , $R_F = 1.82$ k $\Omega$ , and $R_L = 100$ $\Omega$ (unless otherwise noted) Copyright © 2016, Texas Instruments Incorporated Submit Documentation Feedback # TEXAS INSTRUMENTS ## Typical Characteristics: $V_S = \pm 6 \text{ V}$ , Mid Bias (continued) at $T_A = 25$ °C, $G_{DIFF} = 5$ V/V, $G_{CM} = 1$ V/V, $R_{ADJ} = 0$ $\Omega$ , $R_F = 1.82$ k $\Omega$ , and $R_L = 100$ $\Omega$ (unless otherwise noted) Figure 62. Harmonic Distortion vs Frequency Figure 63. Harmonic Distortion vs Output Voltage Figure 64. Harmonic Distortion vs Supply Voltage Figure 65. Harmonic Distortion vs Load Resistance Figure 66. Harmonic Distortion vs Noninverting Gain Figure 67. Two-Tone, Third-Order Intermodulation Intercept Submit Documentation Feedback ### 6.13 Typical Characteristics: $V_s = \pm 6 \text{ V}$ , Low Bias at $T_A = 25^{\circ}C$ , $G_{DIFF} = 5$ V/V, $G_{CM} = 1$ V/V, $R_{ADJ} = 0$ $\Omega$ , $R_F = 1.82$ k $\Omega$ , and $R_L = 100$ $\Omega$ (unless otherwise noted) Product Folder Links: *THS6212* # TEXAS INSTRUMENTS ## Typical Characteristics: $V_S = \pm 6 V$ , Low Bias (continued) at $T_A = 25$ °C, $G_{DIFF} = 5$ V/V, $G_{CM} = 1$ V/V, $R_{ADJ} = 0$ $\Omega$ , $R_F = 1.82$ k $\Omega$ , and $R_L = 100$ $\Omega$ (unless otherwise noted) Figure 74. Harmonic Distortion vs Frequency Figure 75. Harmonic Distortion vs Output Voltage Figure 76. Harmonic Distortion vs Supply Voltage Figure 77. Harmonic Distortion vs Load Resistance Figure 79. Two-Tone, Third-Order Intermodulation Intercept Submit Documentation Feedback ## 7 Detailed Description #### 7.1 Overview www.ti.com The THS6212 is a differential line-driver amplifier with a current-feedback architecture. The device is targeted for use in line-driver applications (such as wide-band power-line communications) and is fast enough to support transmissions of 14.5-dBm line power up to 30 MHz. The THS6212 is designed as a single-channel solution that can be a drop-in replacement for dual-channel footprint packages. The package pinout is compatible with the pinout of the THS6214 dual, differential line driver, and provides an alternative for systems that only require a single-channel device. The architecture of the THS6212 is designed to provide maximum flexibility with multiple bias settings that are selectable based on application performance requirements, and also provides an external current pin (IADJ) to further adjust the bias current to the device. The wide output swing $(43.2 \text{ V}_{PP})$ and high current drive (416 mA) of the THS6212 make the device ideally suited for high-power, line-driving applications. #### 7.2 Functional Block Diagram Copyright © 2016, Texas Instruments Incorporated ### 7.3 Feature Description #### 7.3.1 Output Current and Voltage The THS6212 provides output voltage and current capabilities that are unsurpassed in a low-cost, monolithic op amp. Under no-load conditions at 25°C, the output voltage typically swings closer than 1.1 V to either supply rail; tested at 25°C, the swing limit is within 1.4 V of either rail into a 100- $\Omega$ differential load. Into a 25- $\Omega$ load (the minimum tested load), the amplifier delivers more than $\pm 408$ -mA continuous and greater than $\pm 1$ -A peak output current. These commonly occurring specifications, though familiar in the industry, only consider voltage and current limits separately. In many applications, the voltage times current (or V-I product) is more relevant to circuit operation; see the *Output Voltage and Current Limitations* plot (Figure 13) in the *Typical Characteristics* section. The X- and Y-axes of this graph show the zero-voltage output current limit and the zero-current output voltage limit, respectively. The four quadrants give a more detailed view of the THS6212 output drive capabilities, noting that the graph is bounded by a safe operating area of a 1-W maximum internal power dissipation. Superimposing resistor load lines onto the plot illustrates that the THS6212 can drive $\pm 10.9 \text{ V}$ into $100 \Omega$ or $\pm 10.5 \text{ V}$ into $50 \Omega$ without exceeding the output capabilities or the 1-W dissipation limit. A $100-\Omega$ load line (the standard test circuit load) illustrates the full $\pm 12$ -V output swing capability, as provided in the *Electrical Characteristics* tables. The minimum specified output voltage and current over temperature are set by worst-case simulations at the cold temperature extreme. Only at cold startup do the output current and voltage decrease to the numbers given in the *Electrical Characteristics* tables. When the output transistors deliver power, the junction temperature increases, decreasing the V<sub>BE</sub>s (increasing the available output voltage swing), and increasing the current gains #### **Feature Description (continued)** (increasing the available output current). In steady-state operation, the available output voltage and current are always greater than that shown in the overtemperature specifications because the output stage junction temperatures are higher than the minimum specified operating ambient temperature. To maintain maximum output stage linearity, no output short-circuit protection is provided. This absence of short-circuit protection is normally not a problem because most applications include a series-matching resistor at the output that limits the internal power dissipation if the output side of this resistor is shorted to ground. However, shorting the output pin directly to the adjacent positive power-supply pin (24-pin package), in most cases destroys the amplifier. If additional short-circuit protection is required, a small series resistor can be included in the supply lines. Under heavy output loads, this additional resistor reduces the available output voltage swing. A $5-\Omega$ series resistor in each power-supply lead limits the internal power dissipation to less than 1 W for an output short-circuit, and decreases the available output voltage swing by only 0.5 V for up to 100-mA desired load currents. Always place the 0.1-µF power-supply decoupling capacitors after these supply current limiting resistors, directly on the supply pins. #### 7.3.2 Driving Capacitive Loads One of the most demanding and yet very common load conditions for an op amp is capacitive loading. Often, the capacitive load is the input of an ADC—including additional external capacitance that can be recommended to improve the ADC linearity. A high-speed, high open-loop gain amplifier such as the THS6212 can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. When the amplifier open-loop output resistance is considered, this capacitive load introduces an additional pole in the signal path that can decrease the phase margin. One external solution to this problem is described in this section. When the primary considerations are frequency response flatness, pulse response fidelity, and distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor between the amplifier output and the capacitive load. This series resistor does not eliminate the pole from the loop response, but shifts the pole and adds a zero at a higher frequency. The additional zero functions to cancel the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability. The *Typical Characteristics* sections describe the recommended R<sub>S</sub> versus capacitive load (see Figure 5, Figure 23, Figure 35, Figure 47, Figure 60, and Figure 72) and the resulting frequency response at the load. Parasitic capacitive loads greater than 2 pF can begin to degrade device performance. Long printed-circuit board (PCB) traces, unmatched cables, and connections to multiple devices can easily cause this value to be exceeded. Always consider this effect carefully, and add the recommended series resistor as close as possible to the THS6212 output pin (see the *Board Layout Guidelines* section). #### 7.3.3 Distortion Performance The THS6212 provides good distortion performance into a 100- $\Omega$ load on ±12-V supplies. Relative to alternative solutions, the amplifier provides exceptional performance into lighter loads and operation on a dual ±6-V supply. Generally, until the fundamental signal reaches very high frequency or power levels, the second harmonic dominates the distortion with a negligible third-harmonic component. Focusing then on the second harmonic, increasing the load impedance improves distortion directly. Remember that the total load includes the feedback network—in the noninverting configuration (see Figure 81), this value is the sum of $R_F + R_G$ , whereas in the inverting configuration this value is just $R_F$ . Providing an additional supply decoupling capacitor (0.01 $\mu$ F) between the supply pins (for bipolar operation) also improves the second-order distortion slightly (from 3 dB to 6 dB). In most op amps, increasing the output voltage swing directly increases harmonic distortion. The *Typical Characteristics* sections illustrate the second harmonic increasing at a little less than the expected 2x rate, whereas the third harmonic increases at a little less than the expected 3x rate. Where the test power doubles, the difference between the fundamental power and the second harmonic decreases less than the expected 6 dB, whereas the difference between the fundamental power and the third harmonic decreases by less than the expected 12 dB. This difference also appears in the two-tone, third-order intermodulation (IM3) spurious response curves. The third-order spurious levels are extremely low at low-output power levels. The output stage continues to hold the third-order spurious levels low even when the fundamental power reaches very high levels. ### **Feature Description (continued)** #### 7.3.4 Differential Noise Performance The THS6212 is designed to be used as a differential driver in high-performance applications. Therefore, analyzing the noise in such a configuration is important. Figure 80 shows the op amp noise model for the differential configuration. Figure 80. Differential Op Amp Noise Analysis Model As a reminder, the differential gain is expressed in Equation 1: $$G_D = 1 + \frac{2 \times R_F}{R_G} \tag{1}$$ The output noise can be expressed as shown in Equation 2: $$E_{O} = \sqrt{2 \times G_{D}^{2} \times \left[e_{N}^{2} + (i_{N} \times R_{S})^{2} + 4 \text{ kTR}_{S}\right] + 2(i_{I}R_{F})^{2} + 2(4 \text{ kTR}_{F}G_{D})}}$$ (2) Dividing this expression by the differential noise gain $[G_D = (1 + 2R_F / R_G)]$ gives the equivalent input-referred spot noise voltage at the noninverting input, as shown in Equation 3. $$E_{O} = \sqrt{2 \times \left[e_{N}^{2} + (i_{N} \times R_{S})^{2} + 4 \text{ kTR}_{S}\right] + 2\left[\frac{i_{I}R_{F}}{G_{D}}\right]^{2} + 2\left[\frac{4 \text{ kTR}_{F}}{G_{D}}\right]}$$ (3) Evaluating these equations for the THS6212 circuit and component values of Figure 84 gives a total output spot noise voltage of 38.9 nV/ $\sqrt{\text{Hz}}$ and a total equivalent input spot noise voltage of 7 nV/ $\sqrt{\text{Hz}}$ . In order to minimize the output noise as a result of the noninverting input bias current noise, keeping the noninverting source impedance as low as possible is recommended. # TEXAS INSTRUMENTS (4) ### **Feature Description (continued)** #### 7.3.5 DC Accuracy and Offset Control A current-feedback op amp such as the THS6212 provides exceptional bandwidth in high gains, giving fast pulse settling but only moderate dc accuracy. The *Electrical Characteristics* tables describe an input offset voltage that is comparable to high-speed, voltage-feedback amplifiers; however, the two input bias currents are somewhat higher and are unmatched. Although bias current cancellation techniques are very effective with most voltage-feedback op amps, these techniques do not generally reduce the output dc offset for wideband current-feedback op amps. Because the two input bias currents are unrelated in both magnitude and polarity, matching the input source impedance to reduce error contribution to the output is ineffective. Evaluating the configuration of Figure 81, using a worst-case condition at 25°C input offset voltage and the two input bias currents, gives a worst-case output offset range equal to Equation 4: $$\begin{split} &V_{OFF}=\pm \Big(NG\times V_{OS(MAX)}\Big)+\Big(I_{BN}\times \frac{R_S}{2}\times NG\Big)\pm \Big(I_{BI}\times R_F\Big)\\ &=\pm \big(10\times 5~\text{mV}\big)+\big(3.5~\mu\text{A}\times 25~\Omega\times 10\big)\pm \big(1.24~\text{k}\Omega\times 45~\mu\text{A}\big)\\ &=\pm 50~\text{mV}+0.875~\text{mV}\pm 55.5~\text{mV}\\ &V_{OFF}=-104.92~\text{mV}~\text{to}~106.67~\text{mV}\\ \end{split}$$ where $$\bullet \quad NG=\text{noninverting signal gain}$$ #### 7.4 Device Functional Modes The THS6212 has four different functional modes set by the BIAS-1 and BIAS-2 pins. Table 1 shows the truth table for the device mode pin configuration and the associated description of each mode. Table 1. BIAS-1, BIAS-2 Logic Table | BIAS-1 | BIAS-2 | FUNCTION | DESCRIPTION | |--------|--------|-----------------------|----------------------------------------------------------------------------------| | 0 | 0 | Full-bias mode (100%) | Amplifiers on with lowest distortion possible (default state) | | 1 | 0 | Mid-bias mode (75%) | Amplifiers on with power savings and a reduction in distortion performance | | 0 | 1 | Low-bias mode (50%) | Amplifiers on with enhanced power savings and a reduction of overall performance | | 1 | 1 | Shutdown mode | Amplifiers off and output has high impedance | #### 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information The THS6212 is typically used to drive high output power applications with various load conditions. In the *Typical Applications* section, the amplifier is presented in a general-purpose, wideband, current-feedback configuration, and a more specific $100-\Omega$ twisted pair cable line driver. However, the amplifier is also applicable for many different general-purpose and specific cable line-driving scenarios beyond what is shown in the *Typical Applications* section. #### 8.2 Typical Applications #### 8.2.1 Wideband Current-Feedback Operation The THS6212 provides the exceptional ac performance of a wideband current-feedback op amp with a highly linear, high-power output stage. Requiring only 21 mA of quiescent current, the THS6212 swings to within 1.9 V of either supply rail on a 100- $\Omega$ load and delivers in excess of 416 mA at room temperature. This low-output headroom requirement, along with biasing that is independent of the supply voltage, provides a remarkable $\pm 6$ -V supply operation. The THS6212 delivers greater than 140-MHz bandwidth driving a 2-V<sub>PP</sub> output into $100~\Omega$ on a $\pm 6$ -V supply. Previous boosted output stage amplifiers typically suffer from very poor crossover distortion when the output current goes through zero. The THS6212 achieves a comparable power gain with improved linearity. The primary advantage of a current-feedback op amp over a voltage-feedback op amp is that ac performance (bandwidth and distortion) is relatively independent of signal gain. Figure 81 shows the dc-coupled, gain of 10~V/V, dual power-supply circuit configuration used as the basis of the $\pm 12$ -V *Electrical Characteristics* tables and *Typical Characteristics* sections. Figure 81. Noninverting Differential I/O Amplifier #### 8.2.1.1 Design Requirements The main design requirements for wideband current-feedback operation are to choose power supplies that satisfy common-mode requirements at the input and output of the device, and also to use a feedback resistor value that allows for the proper bandwidth when maintaining stability. These requirements and the proper solutions are described in the *Detailed Design Procedure* section. Using transformers and split power supplies can be required for certain applications. ## TEXAS INSTRUMENTS ### **Typical Applications (continued)** #### 8.2.1.2 Detailed Design Procedure For ease of test purposes in this design, the THS6212 input impedance is set to 50 $\Omega$ with a resistor to ground and the output impedance is set to 50 $\Omega$ with a series output resistor. Voltage swings reported in the *Electrical Characteristics* tables are taken directly at the input and output pins, whereas load powers (dBm) are defined at a matched 50- $\Omega$ load. For the circuit of Figure 81, the total effective load is 100 $\Omega$ || 1.24 k $\Omega$ || 1.24 k $\Omega$ = 86.1 $\Omega$ . This approach allows a source termination impedance to be set at the input that is independent of the signal gain. For instance, simple differential filters can be included in the signal path right up to the noninverting inputs with no interaction with the gain setting. The differential signal gain for the circuit of Figure 81 is given by Equation 5: $$A_D = 1 + 2 \times \frac{R_F}{R_G}$$ where A value of 274 $\Omega$ for the $A_D$ = 10-V/V design is given by Figure 81. The device bandwidth is primarily controlled with the feedback resistor value because the THS6212 is a current-feedback (CFB) amplifier; the differential gain, however, can be adjusted with considerable freedom using just the $R_G$ resistor. In fact, $R_G$ can be reduced by a reactive network that provides a very isolated shaping to the differential frequency response. Various combinations of single-supply or ac-coupled gain can also be delivered using the basic circuit of Figure 81. Common-mode bias voltages on the two noninverting inputs pass on to the output with a gain of 1 V/V because an equal dc voltage at each inverting node does not create current through R<sub>G</sub>. This circuit does show a common-mode gain of 1 V/V from the input to output. The source connection must either remove this common-mode signal if undesired (using an input transformer can provide this function), or the common-mode voltage at the inputs can be used to set the output common-mode bias. If the low common-mode rejection of this circuit is a problem, the output interface can also be used to reject that common-mode signal. For instance, most modern differential input analog-to-digital converters (ADCs) reject common-mode signals very well, and a line-driver application through a transformer also attenuates the common-mode signal through to the line. #### 8.2.1.3 Application Curves Figure 82 and Figure 83 show the frequency response and distortion performance of the circuit in Figure 81. The measurements are made with a load resistor ( $R_L$ ) of 100 $\Omega$ , and at room temperature. Figure 82 is measured using the three different device power modes, and the distortion measurements in Figure 83 are made at an output voltage level of 2 $V_{PP}$ . Submit Documentation Feedback ## **Typical Applications (continued)** #### 8.2.2 Dual-Supply Downstream Driver Figure 84 shows an example of a dual-supply downstream driver with a synthesized output impedance circuit. The THS6212 is configured as a differential gain stage to provide a signal drive to the primary winding of the transformer (a step-up transformer with a turns ratio of 1:n is shown in Figure 84). The main advantage of this configuration is the cancellation of all even harmonic-distortion products. Another important advantage is that each amplifier must only swing half of the total output required driving the load. Figure 84. Dual-Supply Downstream Driver The analog front-end (AFE) signal is ac-coupled to the driver, and the noninverting input of each amplifier is biased to the mid-supply voltage (ground in this case). In addition to providing the proper biasing to the amplifier, this approach also provides a high-pass filtering with a corner frequency that is set at 5 kHz in this example. Because the signal bandwidth starts at 26 kHz, this high-pass filter does not generate any problems and has the advantage of filtering out unwanted lower frequencies. #### 8.2.2.1 Design Requirements The main design requirements for Figure 84 are to match the output impedance correctly, satisfy headroom requirements, and ensure that the circuit meets power driving requirements. These requirements are described in the *Detailed Design Procedure* section and include the required equations to properly implement the design. The design must be fully worked through before physical implementation because small changes in a single parameter can often have large effects on performance. #### 8.2.2.2 Detailed Design Procedure For Figure 84, the input signal is amplified with a gain set by Equation 6: $$G_D = 1 + \frac{2 \times R_F}{R_G} \tag{6}$$ # TEXAS INSTRUMENTS #### **Typical Applications (continued)** The two back-termination resistors ( $R_M = 10~\Omega$ , each) added at each terminal of the transformer make the impedance of the amplifier match the impedance of the line, and also provide a means of detecting the received signal for the receiver. The value of these resistors ( $R_M$ ) is a function of the line impedance and the transformer turns ratio (n), given by Equation 7: $$R_{M} = \frac{Z_{LINE}}{2n^{2}} \tag{7}$$ #### 8.2.2.2.1 Line Driver Headroom Requirements The first step in a transformer-coupled, twisted-pair driver design is to compute the peak-to-peak output voltage from the target specifications. This calculation is done using Equation 8 to Equation 11: $$P_{L} = 10 \times \log \frac{{V_{RMS}}^2}{(1 \text{ mW}) \times R_{I}}$$ where - P<sub>L</sub> = power at the load - V<sub>RMS</sub> = voltage at the load These values produce the following: $$V_{RMS} = \sqrt{(1 \text{ mW}) \times R_L \times 10 \frac{P_L}{10}}$$ (9) $$V_P = Crest Factor \times V_{RMS} = CF \times V_{RMS}$$ where V<sub>P</sub> = peak voltage at the load $$V_{LPP} = 2 \times CF \times V_{RMS}$$ where $$V_{LPP}$$ = peak-to-peak voltage at the load (11) Consolidating Equation 8 to Equation 11 allows the required peak-to-peak voltage at the load to be expressed as a function of the crest factor, the load impedance, and the power at the load, as given by Equation 12: $$V_{LPP} = 2 \times CF \times \sqrt{(1 \text{ mW}) \times R_L \times 10 \frac{P_L}{10}}$$ (12) VIPP is usually computed for a nominal line impedance and can be taken as a fixed design target. The next step in the design is to compute the individual amplifier output voltage and currents as a function of peak-to-peak voltage on the line and transformer-turns ratio. When this turns ratio changes, the minimum allowed supply voltage also changes. The peak current in the amplifier output is given by Equation 13: $$\pm I_P = \frac{1}{2} \times \frac{2 \times V_{LPP}}{n} \times \frac{1}{4 \; R_M}$$ where • V<sub>PP</sub> is as defined in Equation 12, and R<sub>M</sub> is as defined in Equation 7 and Figure 85 (13) 32 #### **Typical Applications (continued)** Figure 85. Driver Peak Output Voltage With the previous information available, a supply voltage and the turns ratio desired for the transformer can now be selected, and the headroom for the THS6212 can be calculated. The model shown in Figure 86 can be described with Equation 14 and Equation 15 as: 1. The available output swing: $$V_{PP} = V_{CC} - (V_1 + V_2) - I_P \times (R_1 + R_2)$$ (14) 2. Or as the required supply voltage: $$V_{CC} = V_{PP} + (V_1 + V_2) + I_P \times (R_1 + R_2)$$ (15) The minimum supply voltage for power and load requirements is given by Equation 15. $V_1$ , $V_2$ , $R_1$ , and $R_2$ are given in Table 2 for the ±12-V operation. Figure 86. Line Driver Headroom Model **Table 2. Line Driver Headroom Model Values** | V <sub>S</sub> | V <sub>1</sub> | R <sub>1</sub> | $V_2$ | R <sub>2</sub> | |----------------|----------------|----------------|-------|----------------| | ±12 V | 1 V | 0.6 Ω | 1 V | 1.2 Ω | TEXAS INSTRUMENTS When using a synthetic output impedance circuit (see Figure 84), a significant drop in bandwidth occurs from the specification provided in the *Electrical Characteristics* tables. This apparent drop in bandwidth for the differential signal is a result of the apparent increase in the feedback transimpedance for each amplifier. This feedback transimpedance equation is given by Equation 16: $$Z_{FB} = R_{F} \times \frac{1 + 2 \times \frac{R_{S}}{R_{L}} + \frac{R_{S}}{R_{P}}}{1 + 2 \times \frac{R_{S}}{R_{L}} + \frac{R_{S}}{R_{P}} - \frac{R_{F}}{R_{P}}}$$ (16) To increase the 0.1-dB flatness to the frequency of interest, adding a serial RC in parallel with the gain resistor may be needed, as shown in Figure 87. Figure 87. 0.1-dB Flatness Compensation Circuit #### 8.2.2.2.2 Computing Total Driver Power for Line-Driving Applications The total internal power dissipation for the THS6212 in a line-driver application is the sum of the quiescent power and the output stage power. The THS6212 holds a relatively constant quiescent current versus supply voltage—giving a power contribution that is simply the quiescent current times the supply voltage used (the supply voltage is greater than the solution given in Equation 15). The total output stage power can be computed with reference to Figure 88. Figure 88. Output Stage Power Model SBOS758 - MAY 2016 The two output stages used to drive the load of Figure 85 are shown as an H-Bridge in Figure 88. The average current drawn from the supply into this H-Bridge and load is the peak current in the load given by Equation 13 divided by the crest factor (CF) for the signal modulation. This total power from the supply is then reduced by the power in R<sub>T</sub>, leaving the power dissipated internal to the drivers in the four output stage transistors. That power is simply the target line power used in Equation 8 plus the power lost in the matching elements ( $R_M$ ). In the following examples, a perfect match is targeted giving the same power in the matching elements as in the load. The output stage power is then set by Equation 17. $$P_{OUT} = \frac{I_{P}}{CF} \times V_{CC} - 2P_{L}$$ (17) The total amplifier power is then given by Equation 18: $$P_{TOT} = I_{Q} \times V_{CC} + \frac{I_{P}}{CF} \times V_{CC} - 2P_{L}$$ (18) For the example given by Figure 84, the peak current is 159 mA for a signal that requires a crest factor of 5.6 with a target line power of 20.5 dBm into a 100- $\Omega$ load (115 mW). With a typical quiescent current of 21 mA and a nominal supply voltage of ±12 V, the total internal power dissipation for the solution of Figure 84 is given by Equation 19: $$P_{TOT} = 21 \text{ mA} (24 \text{ V}) + \frac{159 \text{ mA}}{5.6} (24 \text{ V}) - 2(115 \text{ mW}) = 955 \text{ mW}$$ (19) #### 8.3 Do's and Don'ts #### 8.3.1 Do - Include a thermal design at the beginning of the project. - Use well-terminated transmission lines for all signals. - Use solid metal layers for the power supplies. - Keep signal lines as straight as possible. - Use split supplies where required. #### 8.3.2 Don't - Use a lower supply voltage than necessary. - Use thin metal traces to supply power. - Forget about the common-mode response of filters and transmission lines. #### **Power Supply Recommendations** The THS6212 is designed to operate optimally using split power supplies. The device has a very wide supply range of ±5 V to ±14 V to accommodate many different application scenarios. Choose power-supply voltages that allow for adequate swing on both the inputs and outputs of the amplifier to prevent affecting device performance. The ground pin provides the ground reference for the control pins and must be within $V_{S-}$ to $(V_{S+} -$ 5 V) for proper operation. # TEXAS INSTRUMENTS #### 10 Layout #### 10.1 Board Layout Guidelines Achieving optimum performance with a high-frequency amplifier such as the THS6212 requires careful attention to board layout parasitic and external component types. Recommendations that optimize performance include: - a. Minimize parasitic capacitance to any ac ground for all signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability; on the noninverting input, this capacitance can react with the source impedance to cause unintentional band limiting. To reduce unwanted capacitance, a window around the signal I/O pins must be opened in all ground and power planes around these pins. Otherwise, ground and power planes must be unbroken elsewhere on the board. - b. Minimize the distance (less than 0.25 in, or 6.35 mm) from the power-supply pins to high-frequency 0.1-μF decoupling capacitors. At the device pins, the ground and power plane layout must not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections must always be decoupled with these capacitors. An optional supply decoupling capacitor across the two power supplies (for bipolar operation) improves second-harmonic distortion performance. Larger (2.2 μF to 6.8 μF) decoupling capacitors, effective at lower frequencies, must also be used on the main supply pins. These capacitors can be placed somewhat farther from the device and can be shared among several devices in the same area of the PCB. - c. Careful selection and placement of external components preserve the high-frequency performance of the THS6212. Resistors must be of a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal film and carbon composition, axially-leaded resistors can also provide good highfrequency performance. - Again, keep leads and PCB trace length as short as possible. Never use wire-wound type resistors in a high-frequency application. Although the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the output pin. Other network components, such as noninverting input termination resistors, must also be placed close to the package. Where double-side component mounting is allowed, place the feedback resistor directly under the package on the other side of the board between the output and inverting input pins. The frequency response is primarily determined by the feedback resistor value as described in the wideband current-feedback operation $Detailed\ Design\ Procedure\ section$ . Increasing the value reduces the bandwidth, whereas decreasing the value leads to a more peaked frequency response. The 1.24-k $\Omega$ feedback resistor used in the $Typical\ Characteristics$ sections at a gain of 10 V/V on ±12-V supplies is a good starting point for design. Note that a 1.5-k $\Omega$ feedback resistor, rather than a direct short, is recommended for a unity-gain follower application. A current-feedback op amp requires a feedback resistor to control stability even in the unity-gain follower configuration. - d. Connections to other wideband devices on the board can be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50 mils to 100 mils [0.050 in to 0.100 in, or 1.27 mm to 2.54 mm]) must be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set R<sub>S</sub> from the recommended R<sub>S</sub> versus capacitive load plots (see Figure 5, Figure 23, Figure 35, Figure 47, Figure 60, and Figure 72). Low parasitic capacitive loads (less than 5 pF) may not need an isolation resistor because the THS6212 is nominally compensated to operate with a 2-pF parasitic load. If a long trace is required, and the 6-dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched-impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A 50-Ω environment is not necessary on board; in fact, a higher impedance environment improves distortion (see the distortion versus load plots). With a characteristic board trace impedance defined based on board material and trace dimensions, a matching series resistor into the trace from the output of the THS6212 is used, as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device. This total effective impedance must be set to match the trace impedance. The high output voltage and current capability of the THS6212 allows multiple destination devices to be handled as separate transmission lines, each with their own series and shunt terminations. If the 6-dB attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. www.ti.com ### **Board Layout Guidelines (continued)** Treat the trace as a capacitive load in this case and set the series resistor value as shown in the recommended $R_S$ versus capacitive load plots. However, this configuration does not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there is some signal attenuation as a result of the voltage divider formed by the series output into the terminating impedance. - e. Socketing a high-speed part such as the THS6212 is not recommended. The additional lead length and pinto-pin capacitance introduced by the socket can create an extremely troublesome parasitic network, and can make achieving a smooth, stable frequency response almost impossible. Best results are obtained by soldering the THS6212 directly onto the board. - f. Use the $-V_S$ plane to conduct heat out of the package. The package attaches the die directly to an exposed thermal pad on the bottom, and must be soldered to the board. This pad must be connected electrically to the same voltage plane as the most negative supply applied to the THS6212 (in Figure 84, this supply is -12 V). Product Folder Links: THS6212 SBOS758 – MAY 2016 www.ti.com # TEXAS INSTRUMENTS # 10.2 Layout Example Figure 89. THS6212EVM Top Layer Example Submit Documentation Feedback www.ti.com # **Layout Example (continued)** Resistors for the optional synthesized output impedance network. Closely Located Supply Decoupling Capacitor Approximate device footprint is on the reverse side. Figure 90. THS6212EVM Bottom Layer Example Product Folder Links: THS6212 SBOS758 – MAY 2016 www.ti.com ### 11 Device and Documentation Support ### 11.1 Documentation Support #### 11.1.1 Related Documentation For related documentation see the following: THS6214 Data Sheet, SBOS431 #### 11.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.3 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 11.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ### 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: THS6212 ### PACKAGE OPTION ADDENDUM 15-May-2016 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------| | THS6212IRHFR | ACTIVE | VQFN | RHF | 24 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | THS6212 | Samples | | THS6212IRHFT | ACTIVE | VQFN | RHF | 24 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | THS6212 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. # **PACKAGE OPTION ADDENDUM** 15-May-2016 | n no event shall TI's liabili | ty arising out of such information | exceed the total purchase | price of the TI part(s) | at issue in this document sold by | TI to Customer on an annual basis. | |-------------------------------|------------------------------------|---------------------------|-------------------------|-----------------------------------|------------------------------------| | | | | | | | # PACKAGE MATERIALS INFORMATION www.ti.com 14-May-2016 ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | THS6212IRHFR | VQFN | RHF | 24 | 3000 | 330.0 | 12.4 | 4.3 | 5.3 | 1.3 | 8.0 | 12.0 | Q1 | | THS6212IRHFT | VQFN | RHF | 24 | 250 | 180.0 | 12.4 | 4.3 | 5.3 | 1.3 | 8.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 14-May-2016 #### \*All dimensions are nominal | Device | Package Type | e Package Drawing | | SPQ | Length (mm) | Width (mm) | Height (mm) | | |--------------|--------------|-------------------|----|------|-------------|------------|-------------|--| | THS6212IRHFR | VQFN | RHF | 24 | 3000 | 367.0 | 367.0 | 35.0 | | | THS6212IRHFT | VQFN | RHF | 24 | 250 | 210.0 | 185.0 | 35.0 | | # RHF (R-PVQFN-N24) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) Package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. Falls within JEDEC MO-220. # RHF (R-PVQFN-N24) ### PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: All linear dimensions are in millimeters # RHF (R-PVQFN-N24) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity