SDAS163B - DECEMBER 1982 - REVISED NOVEMBER 2004 - 3-State Buffer-Type Outputs Drive Bus Lines Directly - Bus-Structured Pinout ### description/ordering information These 8-bit D-type transparent latches feature 3-state outputs designed specifically for driving highly capacitive or relatively low-impedance loads. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. While the latch-enable (LE) input is high, the Q outputs follow the complements of data (D) inputs. When LE is taken low, the outputs are latched at the inverse of the levels set up at the D inputs. A buffered output-enable ( $\overline{OE}$ ) input places the eight outputs in either a normal logic state (high or low logic levels) or a high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased high logic level provide the capability to drive bus lines without interface or pullup components. OE does not affect internal operations of the latches. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. SN54ALS563B . . . J OR W PACKAGE SN74ALS563B . . . DW, N, OR NS PACKAGE (TOP VIEW) SN54ALS563B . . . FK PACKAGE (TOP VIEW) #### **ORDERING INFORMATION** | TA | PACKAGE <sup>†</sup> | † | ORDERABLE<br>PART NUMBER | TOP-SIDE MARKING | | |----------------|----------------------|--------------|--------------------------|------------------|--| | | PDIP – N | Tube of 20 | SN74ALS563BN | SN74ALS563BN | | | 200 1 - 7000 | 0010 DW | Tube of 25 | SN74ALS563BDW | AL 0500D | | | 0°C to 70°C | SOIC – DW | Reel of 2000 | SN74ALS563BDWR | ALS563B | | | | SOP - NS | Reel of 2000 | SN74ALS563BNSR | ALS563B | | | | CDIP – J | Tube of 20 | SNJ54ALS563BJ | SNJ54ALS563BJ | | | –55°C to 125°C | CFP – W | Tube of 85 | SNJ54ALS563BW | SNJ54ALS563BW | | | | LCCC - FK | Tube of 55 | SNJ54ALS563BFK | SNJ54ALS563BFK | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SDAS163B - DECEMBER 1982 - REVISED NOVEMBER 2004 # FUNCTION TABLE (each latch) | | INPUTS | | OUTPUT | |----|--------|---|--------| | OE | LE | D | Q | | L | Н | Н | L | | L | Н | L | Н | | L | L | Χ | $Q_0$ | | Н | Χ | Χ | Z | ## logic diagram (positive logic) ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> (see Note 1) | | 7 V | |---------------------------------------------------------|------------|---------------| | Input voltage, V <sub>I</sub> | | 7 V | | Voltage applied to a disabled 3-state output | | 5.5 V | | Package thermal impedance, $\theta_{JA}$ (see Notes 2): | DW package | 58°C/W | | | N package | 69°C/W | | | NS package | 60°C/W | | Storage temperature range, T <sub>stg</sub> | | 65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltage values are with respect to network ground terminal. - 2. The package thermal impedance is calculated in accordance with JESD 51-7. SDAS163B - DECEMBER 1982 - REVISED NOVEMBER 2004 ## recommended operating conditions (see Note 3) | | | SN54ALS563B | | SN7 | 4ALS56 | 3B | UNIT | | |-----------------|--------------------------------|-------------|-----|-----|--------|-----|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNII | | VCC | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | 0.7 | | | 0.8 | V | | lOH | High-level output current | | | -1 | | | -2.6 | mA | | loL | Low-level output current | | | 12 | | | 24 | mA | | t <sub>W</sub> | Pulse duration, LE high | 15 | | | 15 | | | ns | | t <sub>su</sub> | Setup time, data before LE↓ | 20 | | | 10 | | | ns | | th | Hold time, data after LE↓ | 12 | | | 10 | | | ns | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | | 7507.00 | TEST CONDITIONS | | | | SN | 74ALS56 | 3B | | | |------------------|---------------------------------------------|----------------------------|-------|------|------|-------|---------|------|------|--| | PARAMETER | TEST CO | ONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | | VIK | V <sub>CC</sub> = 4.5 V, | $I_{I} = -18 \text{ mA}$ | | | -1.2 | | | -1.2 | V | | | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | Vcc - | 2 | | VCC - | 2 | | | | | Voн | \/ 45\/ | I <sub>OH</sub> = -1 mA | 2.4 | 3.3 | | | | | V | | | | V <sub>CC</sub> = 4.5 V | $I_{OH} = -2.6 \text{ mA}$ | | | | 2.4 | 3.2 | | | | | ., | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 12 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | V | | | VOL | | I <sub>OL</sub> = 24 mA | | | | | 0.35 | 0.5 | V | | | lozh | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.7 V | | | 20 | | | 20 | μΑ | | | lozL | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0.4 V | | | -20 | | | -20 | μΑ | | | lj | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | | lіН | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | μΑ | | | Ι <sub>Ι</sub> L | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 0.4 V | | | -0.1 | | | -0.1 | mA | | | 1 <sub>0</sub> ‡ | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.25 V | -20 | | -112 | -30 | | -112 | mA | | | | | Outputs high | | 10 | 17 | | 10 | 17 | | | | ICC | V <sub>CC</sub> = 5.5 V | Outputs low | | 16 | 26 | | 16 | 26 | mA | | | | | Outputs disabled | | 17 | 29 | | 17 | 29 | | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>&</sup>lt;sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, los. # SN54ALS563B, SN74ALS563B OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS SDAS163B - DECEMBER 1982 - REVISED NOVEMBER 2004 ## switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | C <sub>L</sub><br>R1<br>R2 | _ = 50 pf<br>l = 500 | 2 | , | UNIT | |------------------|-----------------|----------------|----------------------------|----------------------|--------|-------|------| | | | | SN54AL | S563B | SN74AL | S563B | | | | | | MIN | MAX | MIN | MAX | | | t <sub>PLH</sub> | 6 | ĪQ | 3 | 26 | 3 | 18 | | | t <sub>PHL</sub> | D | Q | 3 | 15 | 3 | 14 | ns | | t <sub>PLH</sub> | | ĪQ | 8 | 29 | 6 | 22 | | | <sup>t</sup> PHL | LE | Q | 4 | 22 | 6 | 21 | ns | | <sup>t</sup> PZH | ŌĒ | ā | 4 | 25 | 3 | 18 | | | t <sub>PZL</sub> | OE . | Q | 4 | 21 | 4 | 18 | ns | | t <sub>PHZ</sub> | ŌĒ | Q | 2 | 12 | 1 | 10 | nc | | tPLZ | OE | OE Q | | 22 | 1 | 15 | ns | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. # PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. When measuring propagation delay items of 3-state outputs, switch S1 is open. - D. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_r = t_f = 2$ ns, duty cycle = 50%. - E. The outputs are measured one at a time, with one transition per measurement. Figure 1. Load Circuits and Voltage Waveforms 17-Dec-2015 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | _ | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | <b>Device Marking</b> | Samples | |------------------|----------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|---------------------------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | 5962-8870001RA | ACTIVE | CDIP | J | 20 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-8870001RA<br>SNJ54ALS563BJ | Samples | | SN74ALS563BDW | ACTIVE | SOIC | DW | 20 | 25 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ALS563B | Samples | | SN74ALS563BN | ACTIVE | PDIP | N | 20 | 20 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | 0 to 70 | SN74ALS563BN | Samples | | SN74ALS563BN3 | OBSOLETE | PDIP | N | 20 | | TBD | Call TI | Call TI | 0 to 70 | | | | SN74ALS563BNSR | ACTIVE | SO | NS | 20 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ALS563B | Samples | | SN74ALS563BNSRG4 | ACTIVE | so | NS | 20 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | 0 to 70 | ALS563B | Samples | | SNJ54ALS563BJ | ACTIVE | CDIP | J | 20 | 1 | TBD | A42 | N / A for Pkg Type | -55 to 125 | 5962-8870001RA<br>SNJ54ALS563BJ | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. ### PACKAGE OPTION ADDENDUM 17-Dec-2015 (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. (6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54ALS563B, SN74ALS563B: Catalog: SN74ALS563B Military: SN54ALS563B NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications ## **PACKAGE MATERIALS INFORMATION** www.ti.com 17-Aug-2016 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74ALS563BNSR | SO | NS | 20 | 2000 | 330.0 | 24.4 | 9.0 | 13.0 | 2.4 | 12.0 | 24.0 | Q1 | www.ti.com 17-Aug-2016 #### \*All dimensions are nominal | Device | Package Type | Package Drawing Pins | | SPQ | Length (mm) | Width (mm) | Height (mm) | | |----------------|--------------|----------------------|----|------|-------------|------------|-------------|--| | SN74ALS563BNSR | SO | NS | 20 | 2000 | 367.0 | 367.0 | 45.0 | | #### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. SOIC - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side. - 5. Reference JEDEC registration MS-013. SOIC NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) # 14-PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>