# Ultra Low-Power ARM Cortex-M3 MCU with Integrated Power Management ### **Preliminary Technical Data** # ADuCM3027/ADuCM3029 #### **FEATURES** EEMBC ULPBench™ Score - 245.5 Ultra low-power active and hibernate modes Active (Full-on mode) < 30 μA/MHz (typical)<sup>1</sup> Flexi (core in sleep, peripherals active) < 300 µA (typical) Hibernate (with SRAM retention) < 750 nA (typical) Shutdown (optional RTC active) < 60 nA (typical) ARM® Cortex®-M3 processor with MPU Up to 26 MHz with serial wire debug interface **Power Management** Single supply operation (VBAT): 1.74 V to 3.6 V $\,$ Internally generated 1.2 V (typical) domain: LDO+ Buck converter for improved efficiency (optional) LDO only **Memory Options** 128/256K bytes of embedded flash memory with ECC<sup>2</sup> 4K bytes of cache memory to reduce active power when executing from flash 64K bytes of configurable system SRAM with parity with the following options: 32K\_ISRAM+32K\_DSRAM, CACHE OFF 28K\_ISRAM+32K\_DSRAM, 4K\_CACHE 64K\_DSRAM, CACHE OFF 60K\_DSRAM, 4K\_CACHE Up to 32K bytes of SRAM retained in hibernate mode Security Hardware Crypto Accelerator supporting AES-128, AES-256, and SHA-256 Support for ECB, CBC, CTR, CBC-MAC, CCM, and CCM\* **True Random Number Generator (TRNG)** **User code protection** **Protects customer IP software** Prevents repurposing the part Secure software upgrade via UART #### Safety Watchdog timer using independent 32 kHz on-chip oscillator Hardware CRC with programmable generator polynomial Multi parity-bit-protected SRAM Failure detection in 32 kHz LFXTAL via automatic interrupt ECC-protected embedded flash #### **DIGITAL PERIPHERALS** 3 X SPI interface with hardware flow control to enable glueless interface to sensors, radios, and converters I<sup>2</sup>C and UART interfaces SPORT for natively interfacing with converters and radios Programmable GPIOs (44 in LFCSP and 36 in WLCSP) 3 X general-purpose timers with PWM support 1 X RTC, 1 X FLEX\_RTC with SensorStrobe™ for precise timesynchronized sampling of external sensors Programmable beeper 25-channel DMA controller **Dedicated DMA channels for each peripheral** Flexible interrupt sources for wake-up from hibernate Four external interrupts, UART, and two RTCs #### **CLOCKING FEATURES** 26 MHz clock **On-chip oscillator** **External crystal oscillator** SYS\_CLKIN for external clock 32 kHz clock On-chip oscillator Low-power crystal oscillator Integrated PLL with programmable divider #### **ANALOG PERIPHERALS** Up to 1.8 MSPS housekeeping ADC 12-bit SAR Eight channels, single-ended **Digital comparator** High-precision voltage reference **Temperature sensor** #### **PACKAGES AND TEMPERATURE RANGE** 64-lead LFCSP, 54-lead WLCSP Industrial temperature range Rev. PrG Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. <sup>&</sup>lt;sup>1</sup>Cyclic code. Flash and cache enabled. <sup>&</sup>lt;sup>2</sup> Flash memory size varies by product (see Table 1). # **Preliminary Technical Data** # **TABLE OF CONTENTS** | General Description | | |-----------------------------------|--| | ARM Cortex-M3 Processor | | | Memory Architecture | | | System and Integration Features 5 | | | On-Chip Peripheral Features | | | Development Support | | | Additional Information | | | Related Signal Chains | | | Security Features Disclaimer | | | Specifications | | | Operating Conditions | | | Electrical Characteristics | | | System Clocks/Timers | | | ADC Specifications | 15 | |---------------------------------------------|----| | Flash Specifications | 15 | | Absolute Maximum Ratings | 16 | | ESD Sensitivity | 16 | | Package Information | 16 | | Timing Specifications | 17 | | MCU Test Conditions | 25 | | Output Drive Currents | 25 | | Environmental Conditions | 28 | | Pin Configuration and Function Descriptions | 29 | | Outline Dimensions | 33 | | Future (Planned) Products | 34 | ### **GENERAL DESCRIPTION** The ADuCM302x Micro Controller Unit (MCU) is an ultra low-power microcontroller system with integrated power management for processing, control, and connectivity. The MCU system is based on ARM Cortex-M3 processor, a collection of digital peripherals, embedded SRAM and flash memory, and an analog subsystem which provides clocking, reset and power management capability in addition to an ADC subsystem. For a feature comparison across ADuCM302x product offerings, see Table 1. **Table 1. Product Offerings** | Part Number | <b>Embedded Flash Memory Size</b> | |-------------|-----------------------------------| | ADuCM3027 | 128K bytes | | ADuCM3029 | 256K bytes | System features that are common across all ADuCM302x MCU include the following: - Up to 26 MHz ARM Cortex-M3 processor - Up to 256K bytes of embedded flash memory with ECC - Optional 4K byte cache for lower active power - 64K bytes system SRAM with parity - Power Management Unit (PMU) - Multilayer advanced microcontroller bus architecture (AMBA) bus matrix - Central direct memory access (DMA) controller - Beeper interface - SPORT, SPI, I<sup>2</sup>C, and UART peripheral interfaces - · Crypto hardware support with AES and SHA256 - Real-Time Clock (RTC) - General-purpose and watchdog timers - Programmable general-purpose I/O pins - Hardware CRC calculator with programmable generator polynomial - Power-On-Reset (POR) and Power Supply Monitor (PSM) - 12-bit SAR analog-to-digital converter - True random number generator (TRNG) To support low dynamic and hibernate power management, the ADuCM302x MCU provides a collection of power modes and features, such as dynamic- and software-controlled clock gating and power gating. For full details on the ADuCM302x MCU, refer to the ADuCM302x Ultra Low-Power ARM Cortex-M3 MCU with Integrated Power Management Hardware Reference. #### **ARM CORTEX-M3 PROCESSOR** The ARM Cortex-M3 core shown in Figure 1, is a 32-bit reduced instruction set computer (RISC). The length of the data can be 8 bits, 16 bits, or 32 bits. The length of the instruction word is 16 or 32 bits. Figure 1. Functional Block Diagram # **Preliminary Technical Data** The processor has the following features: - · Cortex-M3 Architecture - Thumb-2 Instruction Set Architecture (ISA) technology - Three-stage pipeline with branch speculation - Low-latency interrupt processing with tail chaining - Single-cycle multiply - · Hardware divide instructions - NVIC interrupt controller (64 interrupts and 8 priorities) - Two breakpoints and one watchpoint (unlimited software breakpoints using Segger JLink) - MPU - Eight-region MPU with subregions and background region - · Programmable clock generator unit - Configurable for ultra low-power operation - · Deep sleep mode, dynamic power management - · Programmable clock generator unit #### **ARM Cortex-M3 Memory Subsystem** The memory-map of the ADuCM302x is based on the Cortex-M3 model from ARM. By retaining the standardized memory mapping, it becomes easier to port applications across M3 platforms. The ADuCM302x application development is typically based on memory blocks across code/SRAM regions. Sufficient internal memory is available via internal SRAM and internal flash. #### **Code Region** Accesses in this region ( $0x0000\ 0000\ to\ 0x0003\ FFFF$ ) are performed by the core and target the memory and cache resources. #### **SRAM Region** Accesses in this region (0x2000 0000 to 0x2004 7FFF) are performed by the ARM Cortex-M3 core. The SRAM region of the core can otherwise act as a data region for an application. - Internal SRAM Data Region. This space can contain read/write data. Internal SRAM can be partitioned between code and data (SRAM region in M3 space) in 32K byte blocks. Access to this region occurs at core clock speed, with no wait states. It supports read/write access by the M3 core and read/write DMA access by system devices. It supports exclusive memory accesses via the global exclusive access monitor within the Cortex-M3 platform - **System MMRs**. Various system MMRs reside in this region. #### **System Region** Accesses in this region (0xE000 0000 to 0xF7FF FFFF) are performed by the ARM Cortex-M3 core and are handled within the Cortex-M3 platform. - **CoreSight ROM**. The ROM table entries point to the debug components of the processor. - ARM APB Peripheral. This space is defined by ARM and occupies the bottom 256K bytes/128K bytes of the SYS region (0xE000 0000 to 0xE004 0000) depending on the device used. The space supports read/write access by the M3 core to the internal peripherals of the ARM core (SCS, NVIC, WIC) and CoreSight ROM. It is not accessible by system DMA. #### **MEMORY ARCHITECTURE** The internal memory of the ADuCM302x MCU is shown in Figure 2. It incorporates up to 256K bytes of embedded flash memory for program code and nonvolatile data storage, 32K bytes of data SRAM, and 32K bytes of SRAM (configured as instruction space or data space). #### **SRAM Region** This memory space contains the application instructions and literal (constant) data that must be accessed in real-time. It supports read/write access by the ARM Cortex-M3 core and read/write DMA access by system peripherals. Byte, half-word and word accesses are supported. SRAM is divided into 32K bytes data SRAM and 32K bytes instruction SRAM. If instruction SRAM is not enabled, then the associated 32K bytes can be mapped as data SRAM, resulting in 64K bytes of data SRAM. Parity bit error detection (optional) is available on all SRAM memories. Two parity bits are associated with each 32-bit word. When the cache controller is enabled, 4K bytes of the instruction SRAM are reserved as cache memory. In hibernate mode, up to 32K bytes of the SRAM may be retained: - Out of 32K bytes instruction SRAM, option to retain 16K bytes - Out of 32K bytes of data SRAM, option to retain 8K bytes or 16K bytes - When instruction SRAM is used as data SRAM, all 32K bytes can be retained in steps of 8K bytes #### Memory-Mapped Registers (Peripheral Control/Status) For the address space containing memory-mapped registers, refer to Figure 2. These registers provide control and status for the on-chip peripherals of the MCU. #### Flash Memory The ADuCM302x MCU includes 128K to 256K bytes of embedded flash memory, which is accessed using a flash controller. For memory available on each product, see Table 1. The flash controller is coupled with a cache controller. A prefetch mechanism is implemented in the flash controller to optimize code performance. Flash writes are supported by a key hole mechanism via APB writes to memory-mapped registers. The flash controller provides support for DMA-based key hole writes. Figure 2. ADuCM302x Memory Map With respect to flash integrity, the device supports: - A fixed user key required for running protected commands, including mass erase and page erase - An optional and user-definable user failure analysis key (FAA key). If set, this key may be required by Analog Devices personnel when performing failure analysis - An optional and user-definable write protection for useraccessible memory - An optional 8-bit error correction code (ECC). This code may be enabled by user code (off by default) #### **Cache Controller** The ADuCM302x family has an optional 4K byte instruction cache. In certain applications, enabling the cache and executing the code can result in lower power consumption than operating directly from flash. When the cache controller is enabled, 4K bytes of instruction SRAM is reserved as cache memory. In hibernate mode, the cache memory is not retained. #### **SYSTEM AND INTEGRATION FEATURES** The ADuCM302x MCU provides a number of features that ease system integration. #### Reset There are four types of resets: external, power-on, watchdog timeout, and software system reset. The software system reset is provided as part of the Cortex core. A hardware reset is performed by toggling the <u>SYS\_HWRST</u> pin. #### **Booting** The MCU supports two boot modes: booting from internal flash and upgrading software through UART download. Table 2. Boot Modes | <b>Boot Mode</b> | Description | |------------------|----------------------------------------| | 0 | UART download mode. | | 1 | Flash boot. Boot from integrated flash | | | memory. | #### **Power Management** The ADuCM302x MCU has an integrated power management system to optimize performance and extend battery life of the device. The power management system consists of the following: - Integrated 1.2 V LDO and optional buck regulator - Integrated power switches for low standby current in hibernate mode Additional power management features include: - Customized clock gating for active modes - Power gating to reduce leakage in hibernate/shutdown modes # **Preliminary Technical Data** - Flexible sleep modes - Shutdown mode with no retention - · Optional high-efficiency buck converter to reduce power - Integrated low-power oscillators The following features are available for power management and control: - Full-on mode: See Table 6 for details on active mode power. - Low-power mode: - Lower leakage if using internal oscillator or external wake-up source - See Table 7 for low-power mode specifications - Voltage range of 1.74 V to 3.6 V, using a single supply (such as the CR2032). - Pad I/O is driven directly from the battery. The I/O configuration and pin state are retained in hibernate mode. - Wake-up from external interrupt (GPIO) and RTC. - Optional high-power buck converter for 1.2 V full-on support; for MCU usage only. See Figure 3 for the suggested external circuitry. **Note**: For designs in which the optional buck is not used, the following pins must be left unconnected—VDCDC\_CAP1P, VDCDC\_CAP1N, VDCDC\_OUT, VDCDC\_CAP2P, and VDCDC\_CAP2N. Figure 3. Buck-Enabled Design #### **Power Modes** The PMU provides control of the ADuCM302x MCU power modes and allows the ARM Cortex-M3 to control the clocks and power gating to reduce the dynamic power and hibernate power. Several power modes are available. Each mode provides an additional low-power benefit with a corresponding reduction in functionality. - Active mode: All peripherals can be enabled. Active power is managed by optimized clock management. - Flexi mode: The core is clock-gated, but the remainder of the system is active. No instructions can be executed in this mode, but DMA transfers can continue between peripherals and memory. - Hibernate mode: This mode provides configurable SRAM and port pin retention, a limited number of wake-up interrupts, and (optionally) an active RTC. - Shutdown mode: This mode is the deepest sleep mode, in which all the digital and analog circuits are powered down with an option to wake from four possible wake-up sources. The RTC can be (optionally) enabled in this mode, and the part can be periodically woken up by the RTC interrupt. #### **Security Features** The MCU provides a combination of hardware and software protection mechanisms that lock out access to the part in secure mode, but grant access in open mode. These mechanisms include password-protected slave boot modes (UART), as well as password-protected SWD debug interfaces. - Mechanisms are provided to protect the device contents (flash, SRAM, CPU registers, and peripheral registers) from being read through an external interface by an unauthorized user. This is referred to as read protection. - It is possible to protect the device from being reprogrammed in-circuit with unauthorized code. This is referred to as in-circuit write protection. #### CAUTION This produ This product includes security features that can be used to protect embedded nonvolatile memory contents and prevent execution of unauthorized code. When security is enabled on this device (either by the ordering party or the subsequent receiving parties), the ability of Analog Devices to conduct failure analysis on returned devices is limited. Contact Analog Devices for details on the failure analysis limitations for this device. The device can be configured with no protection, read protection, or read and in-circuit write protection. It is not necessary to provide in-circuit write protection without read protection. ### **Preliminary Technical Data** ### ADuCM3027/ADuCM3029 #### **Crypto Accelerator** The crypto accelerator is a 32-bit APB DMA-capable peripheral. There are two 32-bit buffers provided for data I/O operations. These buffers read in or read out 128 bits in 4 data accesses. Bigendian and little-endian data formats are supported, as are the following modes: - ECB mode: AES mode - · CTR mode: Counter mode - CBC mode: Cipher block chaining mode - MAC mode: Message authentication code mode - CCM/CCM\* mode: Cipher block chaining-message authentication code mode - SHA-256 modes #### True Random Number Generator (TRNG) The TRNG is used during operations where nondeterministic values are required. This may include generating challenges for secure communication or keys used for an encrypted communication channel. The generator can be run multiple times to generate a sufficient number of bits for the strength of the intended operation. The true random number generator can be used to seed a deterministic random bit generator. #### **Reliability and Robustness Features** The MCU provides a number of features that can enhance or help achieve certain levels of system safety and reliability. While the level of safety is mainly dominated by system considerations, the following features are provided to enhance robustness: - ECC-enabled flash memory. The entire flash array can be protected to either correct single-bit errors or detect two-bit errors per 64-bit flash data. - Multi-parity-bit-protected SRAM. In the MCU's SRAM and cache memory space, each word is protected by multiple parity bits to allow detection of random soft errors. - **Software watchdog.** The on-chip watchdog timer can provide software-based supervision of the ADuCM302x core. #### Cyclic Redundancy Check (CRC) Accelerator The CRC accelerator computes the CRC for a block of memory locations. The exact memory location can be in the SRAM, flash, or any combination of memory-mapped registers. The CRC accelerator generates a checksum that can be used to compare it with an expected signature. The main features of the CRC include the following: - · Generates a CRC signature for a block of data - Supports programmable polynomial length of up to 32 bits - Operates on 32 bits of data at a time - Supports MSB-first and LSB-first CRC implementations - · Various data mirroring capabilities - · Initial seed to be programmed by user - DMA controller (memory-to-memory transfer) used for data transfer to offload the MCU #### **Programmable GPIOs** The ADuCM302x MCU has 44/36 GPIO pins in the LFCSP/WLCSP packages, most of which have multiple, configurable functions defined by user code. They can be configured as an I/O and have programmable pull-up resistors. All I/O pins are functional over the full supply range. In power-saving mode, GPIO pins retain state. On reset, they tristate. #### Timers The ADuCM302x MCU has three general-purpose timers and a watchdog timer. #### **General-Purpose Timers** The ADuCM302x MCU has three identical general-purpose timers, each with a 16-bit up/down counter. The up/down counter can be clocked from one of four user-selectable clock sources. Any selected clock source can be scaled down using a prescaler of 1, 16, 64, or 256. #### **Watchdog Timer** The watchdog timer is a 16-bit count-down timer with a programmable prescaler. The prescaler source is selectable and can be scaled by a factor of 1, 16, or 256. The watchdog timer is clocked by the 32 kHz on-chip oscillator (LFOSC) and is used to recover from an illegal software state. The WDT requires periodic servicing to prevent it from forcing a reset or interrupt to the MCU. #### ADC (Analog-to-Digital Converter) Subsystem The ADuCM302x MCU integrates a 12-bit ADC with up to eight external channels. Conversions can be performed in single or auto cycle mode. In single mode, the ADC can be configured to convert on a particular channel by selecting one of the channels. Auto cycle mode is provided to reduce MCU overhead of sampling and reading individual channel registers. The ADC can also be used for temperature sensing and measuring battery voltage using dedicated channels. Temperature sensing and battery monitoring cannot be included with external channels in auto cycle mode. A digital comparator is provided to allow an interrupt to be triggered if ADC input is above or below a programmable threshold. The ADC0\_VIN0, ADC0\_VIN1, ADC0\_VIN2, and ADC0\_VIN3 input channels can be used with the digital comparator. The ADC can be used in DMA mode to reduce MCU overhead by moving ADC results directly into SRAM with a single interrupt asserted when the required number of ADC conversions has been completely logged to memory. # **Preliminary Technical Data** The main features of the ADC subsystem include the following: - 12-bit resolution - Programmable ADC update rate from 10 KSPS to 1.8 MSPS - Integrated input mux that supports up to eight channels - Temperature sensing support - · Battery monitoring support - Software-selectable on-chip reference voltage generation—1.25 V and 2.5 V - Software-selectable internal or external reference - Auto cycle mode: Ability to automatically select a sequence of input channels for conversion - Averaging function: Converted data on single or multiple channels can be averaged over up to 256 samples - Alert function: Internal digital comparator for ADC0\_VIN0, ADC0\_VIN1, ADC0\_VIN2, and ADC0\_VIN3 channels. An interrupt is generated if the digital comparator detects an ADC result above or below a user-defined threshold - Dedicated DMA channel support - Each channel, including temperature sensor and battery monitoring, has its own data register for conversion result #### Clocking The ADuMC302x MCU has the following clocking options: - 26 MHz - Internal oscillator HFOSC (26 MHz) - External crystal oscillator HFXTAL (26 or 16 MHz) - GPIO clock in SYS\_CLK\_IN - 32 kHz - Internal oscillator LFOSC - External crystal oscillator LFXTAL - External clock in LFXTAL The clock options have software configurability with the following exceptions: - HFOSC cannot be disabled for use cases where internal buck regulator is used - LFOSC cannot be disabled even if LFXTAL is used #### **Real-Time Clock** The ADuCM302x MCU has two real-time clock blocks—RTC0 and RTC1 (also called FLEX\_RTC). The clock blocks share a low-power crystal oscillation circuit that operates in conjunction with a 32,768 Hz external crystal. The RTC has an alarm that interrupts the core when the programmed alarm value matches the RTC count. The software enables and configures the RTC and correlates the count to the time of day. The RTC also has a digital trim capability to allow a positive or negative adjustment to the RTC count at fixed intervals. The FLEX\_RTC supports a unique feature, SensorStrobe, via the Output Compare Pin (OPC). Using this feature, the ADuCM302x MCU can be used as a programmable clock generator in some power modes, including hibernate mode. In this way, the external sensors can have their timing domains mastered by the ADuC302x MCU, as the OPC can output a programmable divider from the FLEX\_RTC, which can operate up to a resolution of 30.7 µs. The sensors and MCU are in sync, which removes the need for additional re-sampling of data to time-align it. In the absence of this feature: The external sensor uses its own RC oscillator (~ ±30% typical variation). The MCU has to sample the data and resample it on the time domain of the MCU before using it. Or • The MCU remains in a higher power state and drives each data conversion on the sensor side. This feature allows the ADuCM302x MCU to be in a lower power state for a long duration and also avoids unnecessary data processing which extends the battery life of the end product. The key differences between RTC0 and RTC1 (FLEX\_RTC) are shown in Table 3. Table 3. RTC Features | Features | RTC0 | RTC1 (FLEX_RTC) | |-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Resolution of time<br>base (prescaling) | Counts time at 1 Hz in units of seconds. Operationally, always prescales to 1 Hz (for example, divide by 32,768) and always counts real time in units of seconds. | Can prescale the clock by any power of two from 0 to 15. It can count time in units of any of these 16 possible prescale settings. For example, the clock can be prescaled by 1, 2, 4, 8,, 16384, or 32768. | | Wake-up timer | Wake-up time is specified in units of seconds. | Supports alarm times down to a resolution of 30.7 µs, that is, where the time is specified down to a specific 32 kHz clock cycle. | | Number of alarms | One alarm only. Uses an absolute, non-repeating alarm time, specified in units of one second. | Two alarms. One absolute alarm time and one periodic alarm, repeating every 60 prescaled time units. | | Output compare | N/A | Output compare is an alarm function in the RTC that causes an output pulse to be sent via GPIOs to an external device to instruct that device to take a measurement or perform some action at a specific time. Output compare events are scheduled at a specific target time relative to the real-time count of the RTC. Output compare can be enabled in active, flexi, and hibernate modes. | | Input capture | N/A | Input capture takes a snapshot of the RTC real-time count when an external device signals an event via a transition on one of the GPIO inputs to the ADuCM302x MCU. Typically, an input-capture event is triggered by an autonomous measurement or action on such a device, which then signals to the ADuCM302x MCU that the RTC must take a snapshot of time corresponding to the event. The taking of this snapshot can wake up the ADuCM302x MCU and cause an interrupt to its CPU. The CPU can subsequently obtain information from the RTC on the exact 32 kHz cycle on which the input-capture event occurred. | # **Preliminary Technical Data** #### **Beeper Driver** The ADuCM302x MCU has an integrated audio driver for a beeper. The beeper driver module in the ADuCM302x MCU generates a differential square wave of programmable frequency. It drives an external piezoelectric sound component whose two terminals connect to the differential square wave output. The beeper driver consists of a module that can deliver frequencies from 8 kHz to $\sim$ 0.25 kHz. It operates on a fixed independent 32 kHz clock source that is unaffected by changes in system clocks. A timer allows for programmable tone durations from 4 ms to 1.02 s in 4 ms increments. Single-tone (pulse) and multi-tone (sequence) modes provide versatile playback options. In sequence mode, the beeper can be programmed to play any number of tone pairs from 1 to 254 (2 to 508 tones) or be programmed to play forever (until stopped by the user). Interrupts are available to indicate the start or end of any beep, the end of a sequence, or that the sequence is nearing completion. #### **Debug Capability** The ADuCM302x MCU supports serial wire debug. #### **ON-CHIP PERIPHERAL FEATURES** The MCU contains a rich set of peripherals connected to the core via several concurrent high-bandwidth buses, providing flexibility in system configuration as well as excellent overall system performance (see Figure 1). The MCU contains high-speed serial ports, an interrupt controller for flexible management of interrupts from the on-chip peripherals or external sources, and power management control functions to tailor the performance and power characteristics of the MCU and system to many application scenarios. #### Serial Ports (SPORT) The ADuCM302x MCU provides two single direction half SPORTs or one bidirectional full SPORT. The synchronous serial ports provide an inexpensive interface to a wide variety of digital and mixed-signal peripheral devices such as Analog Devices audio codecs, ADCs, and DACs. The serial ports are made up of two data lines, a clock, and a frame sync. The data lines can be programmed to either transmit or receive, and each data line has a dedicated DMA channel. Serial port data can be automatically transferred to and from on-chip memory/external memory via dedicated DMA channels. The frame sync and clock are shared. Some of the ADCs/DACs require two control signals for their conversion process. To interface with such devices, an extra signal (SPT\_CONVT) is provided. To use this signal, enable the timer enable mode. In this mode, a PWM timer inside the module is used to generate the programmable SPT\_CONVT signal. Serial ports operate in two modes: - Standard DSP serial mode - Timer-enable mode #### Serial Peripheral Interface (SPI) Ports The ADuCM302x MCU provides three SPIs. SPI is an industry standard, full-duplex, synchronous serial interface that allows eight bits of data to be synchronously transmitted and simultaneously received. The SPI incorporates two DMA channels that interface with the DMA controller. One DMA channel is used for transmit and the other is used for receive. The SPI on the MCU eases interfacing to external serial flash devices. The SPI features include the following: - Serial clock phase mode and serial clock polarity mode - Loopback mode - Continuous and repeated transfer mode - Wired-OR output mode - Read-command mode for half-duplex operation (Transmit followed by Receive) - Flow control support in read-command mode - Support for 3-pin SPI in read-command mode - Multiple CS line support - CS software override support #### **UART Port** The ADuCM302x MCU provides a full-duplex UART port, which is fully compatible with PC-standard UARTs. The UART port provides a simplified UART interface to other peripherals or hosts, supporting full-duplex, DMA-supported, asynchronous transfers of serial data. The UART port includes support for five to eight data bits, and none, even, or odd parity. A frame is terminated by one, one and a half, or two stop bits. #### ľC The I<sup>2</sup>C bus peripheral has two pins for data transfer. SCL is a serial clock pin, and SDA is a serial data pin. The pins are configured in a wired-AND format that allows arbitration in a multi-master system. A master device can be configured to generate the serial clock. The frequency is programmed by the user in the serial clock divisor register. The master channel can be set to operate in fast mode (400 kHz) or standard mode (100 kHz). #### **DEVELOPMENT SUPPORT** Development support for the ADUCM302x MCU includes documentation, evaluation hardware, and development software tools. #### **Documentation** The ADuCM302x Ultra Low-Power ARM Cortex-M3 MCU with Integrated Power Management Hardware Reference details the functionality of each block on the ADuCM302x MCU. It includes power management, clocking, memories, and peripherals. #### Hardware The ADuCM3029 EZ-KIT<sup>®</sup> is available to prototype a user's sensor configuration with the ADuCM302x MCU. # **Preliminary Technical Data** ### ADuCM3027/ADuCM3029 #### Software The ADuCM3029 EZ-KIT includes a complete development and debug environment for the ADuCM302x MCU. The board support package (BSP) for the ADuCM302x MCU uses the IAR Embedded Workbench for ARM as its development environment. The BSP also includes operating system (OS) aware drivers and example code for all the peripherals on the device, including SPI and $\rm I^2C$ . #### **ADDITIONAL INFORMATION** The following publications that describe the ADuCM302x MCU can be ordered from any Analog Devices sales office or accessed electronically on our website: - ADuCM302x Ultra Low-Power ARM Cortex-M3 MCU with Integrated Power Management Hardware Reference - ADuCM3027/ADuCM3029 Ultra Low-Power ARM Cortex-M3 MCU with Integrated Power Management Anomaly List This document describes the ARM Cortex-M3 core and memory architecture used on the ADuCM302x MCU, but does not provide detailed programming information for the ARM processor. For more information about programming the ARM processor, visit the ARM Infocenter web page. The applicable documentation for programming the ARM Cortex-M3 processor include: - ARM Cortex-M3 Devices Generic User Guide - ARM Cortex-M3 Technical Reference Manual #### **RELATED SIGNAL CHAINS** A signal chain is a series of signal-conditioning electronic components that receive input (data acquired from sampling either real-time phenomena or from stored data) in tandem, with the output of one portion of the chain supplying input to the next. Signal chains are often used in signal processing applications to gather and process data or to apply system controls based on analysis of real-time phenomena. Analog Devices eases signal processing system development by providing signal processing components that are designed to work together well. A tool for viewing relationships between specific applications and related components is available on the www.analog.com website. The application signal chains page in the Circuits from the Lab<sup>®</sup> site (http://www.analog.com/circuits) provides: - Graphical circuit block diagram presentation of signal chains for a variety of circuit types and applications - Drill down links for components in each chain to selection guides and application information - · Reference designs applying best practice design techniques #### **SECURITY FEATURES DISCLAIMER** To our knowledge, the Security Features, when used in accordance with the data sheet and hardware reference manual specifications, provide a secure method of implementing code and data safeguards. However, Analog Devices does not guarantee that this technology provides absolute security. ACCORDINGLY, ANALOG DEVICES HEREBY DISCLAIMS ANY AND ALL EXPRESS AND IMPLIED WARRANTIES THAT THE SECURITY FEATURES CANNOT BE BREACHED, COMPROMISED, OR OTHERWISE CIRCUMVENTED AND IN NO EVENT SHALL ANALOG DEVICES BE LIABLE FOR ANY LOSS, DAMAGE, DESTRUCTION, OR RELEASE OF DATA, INFORMATION, PHYSICAL PROPERTY, OR INTELLECTUAL PROPERTY. ### **SPECIFICATIONS** For information about product specifications, contact your Analog Devices, Inc. representative. #### **OPERATING CONDITIONS** **Table 4. Operating Conditions** | Parameter | | Condition | Min | Typical | Max | Unit | |---------------------------------|---------------------------------|------------------------------------|------|---------|------|------| | V <sub>BAT</sub> <sup>1,2</sup> | External Battery Supply Voltage | | 1.74 | 3.0 | 3.6 | ٧ | | $V_{IH}$ | High Level Input Voltage | $V_{BAT} = 3.6 V$ | 2.5 | | | ٧ | | $V_{IL}$ | Low Level Input Voltage | $V_{BAT} = 1.74 V$ | | | 0.45 | ٧ | | $V_{\mathtt{BAT\_ADC}}$ | ADC Supply Voltage | | 1.74 | 3.0 | 3.6 | ٧ | | $T_J$ | Junction Temperature | $T_{AMBIENT} = -40$ °C to $+85$ °C | -40 | | 85 | °C | <sup>&</sup>lt;sup>1</sup>The voltage must remain powered even if the associated function is not used. #### **ELECTRICAL CHARACTERISTICS** **Table 5. Electrical Characteristics** | Parameter | | Condition | Min | Typical | Max | Unit | |---------------------------------|---------------------------------------|----------------------------------------------------|-----|---------|-----|------| | V <sub>OH</sub> <sup>1</sup> | High Level Output Voltage | $V_{BAT} = minimum V$ , $I_{OH} = -1.0 \text{ mA}$ | 1.4 | | | V | | $V_{OL}^{1}$ | Low Level Output Voltage | $V_{BAT} = minimum V$ , $I_{OL} = 1.0 mA$ | | | 0.4 | V | | $I_{\rm IHPU}^2$ | High Level Input Current Pull-Up | $V_{BAT} = maximum V, V_{IN} = maximum V_{BAT}$ | | 0.01 | 1 | μΑ | | $I_{\rm ILPU}^2$ | Low Level Input Current Pull-Up | $V_{BAT} = maximum V, V_{IN} = 0 V$ | | | 100 | μΑ | | $I_{OZH}^{3}$ | Three-State Leakage Current | $V_{BAT} = maximum V, V_{IN} = maximum V_{BAT}$ | | 0.01 | 1 | μΑ | | $I_{OZL}^{3}$ | Three-State Leakage Current | $V_{BAT} = maximum V, V_{IN} = 0 V$ | | 0.01 | 1 | μΑ | | l <sub>OZLPU</sub> <sup>4</sup> | Three-State Leakage Current Pull-Up | $V_{BAT} = maximum V, V_{IN} = 0 V$ | | | 100 | μΑ | | I <sub>OZHPU</sub> <sup>4</sup> | Three-State Leakage Current Pull-Up | $V_{BAT} = maximum V, V_{IN} = maximum V_{BAT}$ | | | 1 | μΑ | | l <sub>OZLPD</sub> <sup>5</sup> | Three-State Leakage Current Pull-Down | $V_{BAT} = maximum V, V_{IN} = 0 V$ | | | 1 | μΑ | | I <sub>OZHPD</sub> <sup>5</sup> | Three-State Leakage Current Pull-Down | $V_{BAT} = maximum V, V_{IN} = maximum V_{BAT}$ | | | 100 | μΑ | | C <sub>IN</sub> | Input Capacitance | T <sub>J</sub> = 25°C | | 10 | | pF | <sup>&</sup>lt;sup>1</sup> Applies to the output and bidirectional pins: P1\_10, P0\_10, P0\_11, P1\_2, P1\_3, P1\_4, P1\_5, P2\_1, P0\_13, P0\_15, P1\_0, P1\_1, P1\_15, P2\_0, P0\_12, P2\_11, P1\_6, P1\_7, P1\_8, P1\_9, P0\_0, P0\_1, P0\_2, P0\_3, P0\_6, P0\_7, P2\_4, P2\_10, P0\_4, P0\_5, P0\_14, P2\_2, P1\_14, P1\_13, P1\_12, P1\_11, P0\_8, and P0\_9. $<sup>^2\,\</sup>mathrm{Value}$ applies to the VBAT\_ANA1,VBAT\_ANA2,VBAT\_DIG1,and VBAT\_DIG2 pin. <sup>&</sup>lt;sup>2</sup> Applies to the input pins with pull-up: <u>SYS\_HWRST</u>. <sup>&</sup>lt;sup>3</sup> Applies to the three-statable pins: P1\_10, P0\_10, P0\_11, P1\_2, P1\_3, P1\_4, P1\_5, P2\_1, P0\_13, P0\_15, P1\_0, P1\_15, P2\_0, P0\_12, P2\_11, P1\_6, P1\_7, P1\_8, P1\_9, P0\_0, P0\_1, P0\_2, P0\_3, P2\_4, P2\_10, P0\_4, P0\_5, P0\_14, P2\_2, P1\_14, P1\_13, P1\_12, P1\_11, P0\_8, and P0\_9. $<sup>^4\</sup>text{ Applies to the three-statable pins with pull-ups: P1\_10, P0\_10, P0\_11, P1\_2, P1\_3, P1\_4, P1\_5, P2\_1, P0\_13, P0\_15, P1\_0, P1\_15, P2\_0, P0\_12, P2\_11, P1\_6, P1\_7, P1\_8, P1\_9, P0\_0, P0\_1, P0\_2, P0\_3, P2\_4, P2\_10, P0\_4, P0\_5, P0\_14, P2\_2, P1\_14, P1\_13, P1\_12, P1\_11, P0\_8, P0\_9, P0\_7, and P1\_1.$ $<sup>^{5}\,\</sup>mathrm{Applies}$ to the three-statable pin with pull-down: P0\_6. #### **Power Supply Current** Table 6 and Table 7 describe power supply current for V<sub>BAT</sub>. Table 6. Active Mode—Current Consumption When $V_{BAT} = 3.0 \text{ V}$ | Mode/Condition | Buck Enabled/Disabled | Typ <sup>1</sup> | Max <sup>2</sup> | Unit | |---------------------------------------------------------------------|-----------------------|------------------|------------------|------| | Active Mode: Code <sup>3</sup> Executing From Flash, Cache Enabled | Enabled | 0.40 | _ | mA | | Peripheral Clocks OFF, HCLK = 6.5 MHz | | | | | | Active Mode: Code <sup>4</sup> Executing From Flash, Cache Enabled | Enabled | 0.98 | 1.29 | mA | | Peripheral Clocks OFF, HCLK = 26 MHz | Disabled | 1.75 | 2.38 | mA | | Active Mode: Code <sup>4</sup> executing From Flash, Cache Disabled | Enabled | 1.28 | 1.64 | mA | | Peripheral Clocks OFF, HCLK = 26 MHz | Disabled | 2.34 | 3.0 | mA | | Active Mode: Code <sup>4</sup> Executing From SRAM | Enabled | 0.95 | 1.36 | mA | | Peripheral Clocks OFF, HCLK = 26 MHz | Disabled | 1.78 | 2.48 | mA | | Active Mode: Code <sup>4</sup> Executing From Flash, Cache Enabled | Enabled | 1.08 | 1.43 | mA | | Peripheral clocks ON, HCLK = 26 MHz, PCLK = 26 MHz | Disabled | 1.99 | 2.67 | mA | | Active Mode: Code <sup>4</sup> Executing From flash, Cache Disabled | Enabled | 1.37 | 1.78 | mA | | Peripheral Clocks ON, HCLK = 26 MHz, PCLK = 26 MHz | Disabled | 2.55 | 3.29 | mA | | Active Mode: Code <sup>4</sup> Executing From SRAM | Enabled | 1.08 | 1.49 | mA | | Peripheral Clocks ON, HCLK = 26 MHz, PCLK = 26 MHz | Disabled | 2.03 | 2.74 | mA | | Flexi Mode: Peripheral Clocks OFF | Enabled | 0.3 | 0.67 | mA | | | Disabled | 0.52 | 1.11 | mA | | Flexi Mode: Peripheral Clocks ON, PCLK = 26 MHz | Enabled | 0.39 | 0.80 | mA | | | Disabled | 0.7 | 1.38 | mA | $<sup>^{1}</sup>$ T<sub>J</sub> = 25°C. Table 7. Low Power Mode<sup>1</sup>—Current Consumption When $V_{BAT} = 3.0 \text{ V}$ | | | -40°C | 25°C | 85°C | 85°C | | |-----------|--------------------------------------------------------------------------------------|-------|-------|------|------|------| | Mode | Condition | Тур | Тур | Тур | Max | Unit | | Hibernate | RTC 1and RTC 0 Disabled, 8K bytes SRAM Retained, LFXTAL is OFF | TBD | 0.75 | TBD | TBD | μΑ | | | RTC 1 and RTC 0 Disabled, 16K bytes SRAM Retained, LFXTAL is OFF | TBD | 0.77 | TBD | TBD | μΑ | | | RTC 1 and RTC 0 Disabled, 24K bytes SRAM Retained, LFXTAL is OFF | TBD | 0.79 | TBD | TBD | μΑ | | | RTC 1and RTC 0 Disabled, 32K bytes SRAM Retained, LFXTAL is OFF | TBD | 0.81 | TBD | TBD | μΑ | | | RTC 1 Enabled, 8K bytes SRAM Retained, LFOSC as Source For RTC1 | TBD | 0.78 | TBD | TBD | μΑ | | | RTC 1 Enabled, 8K bytes SRAM Retained, LFXTAL as Source For RTC1 | TBD | 0.83 | TBD | TBD | μΑ | | | RTC 1 and RTC 0 Enabled, 8K bytes SRAM Retained, LFXTAL as Source For RTC1 and RTC 0 | TBD | 0.924 | TBD | TBD | μΑ | | Shutdown | RTC 0 Enabled, LFXTAL as Source For RTC0 | TBD | 340 | TBD | TBD | nA | | | RTC 0 Disabled | TBD | 56 | TBD | TBD | nA | $<sup>^{\</sup>rm 1}\,\rm Buck$ enable/disable selection does not affect power consumption in low-power mode. $<sup>^{2}</sup>T_{J}=85^{\circ}C.$ <sup>&</sup>lt;sup>3</sup> The code being executed is a prime number generation in a continuous loop, with HFOSC as the system clock source. <sup>&</sup>lt;sup>4</sup>The code being executed is a prime number generation in a continuous loop, with HFOSC as the system clock source. #### **SYSTEM CLOCKS/TIMERS** The following tables show the system clock specifications for the ADuCM302x MCU. #### Platform External Crystal Oscillator **Table 8. Platform External Crystal Oscillator Specifications** | Parameter | Min | Тур | Max | Unit | Condition/Comment | |-----------------------|-----|----------|-----|------|------------------------------------------------------------------------------------------| | Low Frequency | | | | | | | $C_{EXT1} = C_{EXT2}$ | TBD | 8 | TBD | pF | External capacitor, $C_{EXT1} = C_{EXT2}$ (symmetrical load),<br>ESR = 50 $\Omega$ (max) | | Frequency | | 32,768 | | Hz | | | High Frequency | | | | | | | $C_{EXT1} = C_{EXT2}$ | TBD | TBD | 20 | pF | External capacitor, $C_{EXT1} = C_{EXT2}$ (symmetrical load), ESR = 30 k $\Omega$ | | Frequency | | 16 or 26 | | MHz | | #### **On-Chip RC Oscillators** #### Table 9. On-Chip RC Oscillators Specifications | Parameter | Min | Тур | Max | Unit | Condition/Comment | |------------------------------|--------|--------|--------|------|-------------------| | High Frequency RC Oscillator | | | | | | | Frequency | 25.09 | 26 | 26.728 | MHz | | | Low Frequency RC Oscillator | | | | | | | Frequency | 30,800 | 32,768 | 34,407 | Hz | | #### **ADC SPECIFICATIONS** **Table 10. ADC Specifications** | Parameter <sup>1, 2</sup> | VBAT/VREF (V) | Package | Тур | Unit | Condition/Comment | |------------------------------------|--------------------|---------------|-------------|------|------------------------------------------------| | No Missing Code | 1.8/1.25 (Int/Ext) | 64-lead LFCSP | 12 | Bits | $F_{in}$ = 1068 Hz, $F_s$ = 100 KSPS, Internal | | | 1.8/1.25 (Int/Ext) | 54-lead WLCSP | 12 | Bits | reference in low-power mode, 400 K | | | 3.0/2.5 (Int/Ext) | 64-lead LFCSP | 12 | Bits | samples end-point method used | | Integral Nonlinearity Error | 1.8/1.25 (Int/Ext) | 64-lead LFCSP | ±1.6 | LSB | | | | 1.8/1.25 (Int/Ext) | 54-lead WLCSP | ±1.8 | LSB | | | | 3.0/2.5 (Int/Ext) | 64-lead LFCSP | ±1.4 | LSB | | | Differential Nonlinearity Error | 1.8/1.25 (Int/Ext) | 64-lead LFCSP | -0.7, +1.15 | LSB | | | | 1.8/1.25 (Int/Ext) | 54-lead WLCSP | -0.75, +1.2 | LSB | | | | 3.0/2.5 (Int/Ext) | 64-lead LFCSP | -0.7, +1.1 | LSB | | | Offset Error | 1.8/1.25 (Ext) | 64-lead LFCSP | ±0.5 | LSB | | | | 1.8/1.25 (Ext) | 54-lead WLCSP | ±0.5 | LSB | | | | 3.0/2.5 (Ext) | 64-lead LFCSP | ±0.5 | LSB | | | Gain Error | 1.8/1.25 (Ext) | 64-lead LFCSP | ±2.5 | LSB | | | | 1.8/1.25 (Ext) | 54-lead WLCSP | ±3.0 | LSB | | | | 3.0/2.5 (Ext) | 64-lead LFCSP | ±0.5 | LSB | | | I <sub>VBAT_ADC</sub> <sup>3</sup> | 1.8/1.25 (Int) | 64-lead LFCSP | 104 | μΑ | $F_{in}$ = 1068 Hz, $F_s$ = 100 KSPS, Internal | | | 1.8/1.25 (Int) | 54-lead WLCSP | 108 | μΑ | reference in low-power mode | | | 3.0/2.5 (Int) | 64-lead LFCSP | 131 | μΑ | | <sup>&</sup>lt;sup>1</sup>The ADC is characterized in standalone mode without core activity, and minimal/no switching on the adjacent ADC channels and digital I/Os. #### **FLASH SPECIFICATIONS** **Table 11. Flash Specifications** | Parameter | Min | Тур | Max | Unit | Condition/Comment | |----------------|--------|-----|-----|--------|-------------------| | FLASH/GP FLASH | | | | | | | Endurance | 10,000 | | | Cycles | | | Data Retention | | 10 | | Years | | <sup>&</sup>lt;sup>2</sup>The specifications are characterized after performing internal ADC offset calibration. <sup>&</sup>lt;sup>3</sup> Current consumption from VBAT\_ADC supply when ADC is performing the conversion. #### **ABSOLUTE MAXIMUM RATINGS** Stresses at or above those listed in Table 12 may cause permanent damage to the product. This is a stress rating only. The functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. **Table 12. Absolute Maximum Ratings** | Parameter | Rating | |------------------------------------------------------------------------|----------------| | Supplies | | | VBAT_ANA1, VBAT_ANA2, VBAT_ADC, VBAT_DIG1, VBAT_DIG2, VREF_ADC | -0.3 to 3.6 V | | Analog | | | VDCDC_CAP1N, VDCDC_CAP1P, VDCDC_OUT, VDCDC_CAP2N, VDCDC_CAP2P | -0.3 to 3.6 V | | VLDO_OUT, SYS_HFXTAL_IN, SYS_HFXTAL_OUT, SYS_LFXTAL_IN, SYS_LFXTAL_OUT | -0.3 to 1.32 V | | Digital Input/Output | | | P0.X, P1.X, P2.X, SYS_HWRST | -0.3 to 3.6 V | #### **ESD SENSITIVITY** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. #### **PACKAGE INFORMATION** Table 13 and Figure 4 provide details about package branding. Figure 4. Product Information on Package<sup>1</sup> Table 13. Package Brand Information | Brand Key | Field Description | |---------------------|-------------------------------| | ADuCM3027/ADuCM3029 | Product model | | t | Temperature range | | рр | Package type | | Z | RoHS compliant designation | | ссс | See Future (Planned) Products | | VVVVV.X | Assembly lot code | | n.n | Silicon revision | | yyww | Date code | <sup>&</sup>lt;sup>1</sup> Exact brand may differ, depending on package type. #### TIMING SPECIFICATIONS Specifications are subject to change without notice. #### **Reset Timing** Table 14 and Figure 5 describe reset operation. #### Table 14. Reset Timing | Parameter | | Min | Max | Unit | |-------------------|-------------------------------------------------|-----|-----|------| | Timing Requiren | nents | | | | | t <sub>WRST</sub> | SYS_HWRST Asserted Pulse Width Low <sup>1</sup> | 4 | | μs | <sup>&</sup>lt;sup>1</sup> Applies after power-up sequence is complete. Figure 5. Reset Timing #### System Clock and PLL Table 15 describes system clock and PLL specifications. Table 15. System Clock and PLL | Parameter | | Min | Max | Unit | |-------------------|--------------------------------------|------|------|------| | Timing Requir | rements | | | | | $t_{CK}$ | PLL Input CLKIN Period <sup>1</sup> | 38.5 | 62.5 | ns | | $f_{PLL}$ | PLL Output Frequency <sup>2, 3</sup> | 16 | 60 | MHz | | t <sub>PCLK</sub> | System Peripheral Clock Period | 38.5 | 154 | ns | | t <sub>HCLK</sub> | AHB Sub System Clock Period | 38.5 | 154 | ns | <sup>&</sup>lt;sup>1</sup> The input to the PLL can come either from the high frequency external crystal or from the high frequency internal RC oscillator. Refer to the ADuCM302x Ultra Low-Power ARM Cortex-M3 MCU with Integrated Power Management Hardware Reference. <sup>&</sup>lt;sup>2</sup> For the min value, the recommended settings are PLL\_MSEL = 13, PLL\_NSEL = 16, and PLL\_DIV2 = 1 for PLL input clock = 26 MHz; and PLL\_MSEL = 13, PLL\_NSEL = 26, and PLL\_DIV2 = 1 for PLL input clock = 16 MHz. <sup>&</sup>lt;sup>3</sup> For the max value, the recommended settings are PLL\_MSEL = 13, PLL\_NSEL = 30, and PLL\_DIV2 = 0 for PLL input clock = 26 MHz; and PLL\_MSEL = 8, PLL\_NSEL = 30, and PLL\_DIV2 = 0 for 16 MHz. #### **Serial Ports** To determine whether communication is possible between two devices at a particular clock speed, the following specifications must be confirmed: - · Frame sync delay and frame sync setup and hold - · Data delay and data setup and hold - Serial clock (SPT\_CLK) width In Figure 6, the rising edge or the falling edge of SPT\_CLK (external or internal) can be used as the active sampling edge. When externally generated, the SPORT clock is called f<sub>SPTCLKEXT</sub>. $$t_{SPTCLKEXT} = \frac{1}{f_{SPTCLKEXT}}$$ When internally generated, the programmed SPORT clock (f<sub>SPTCLKPROG</sub>) frequency in MHz is set by the following equation: $$f_{SPTCLKPROG} = \frac{f_{PCLK}}{2 \times (CLKDIV + 1)}$$ where CLKDIV is a field in the SPORT\_DIV register that can be set from 0 to 65535. $$t_{SPTCLKPROG} = \frac{1}{f_{SPTCLKPROG}}$$ Table 16. Serial Ports—External Clock | Parameter | r | Min | Max | Unit | |---------------------|------------------------------------------------------------------------------------------------------------|------|-----|------| | Timing Req | uirements | | | | | t <sub>SFSE</sub> | Frame Sync Setup Before SPT_CLK (Externally Generated Frame Sync in Transmit or Receive Mode) <sup>1</sup> | 5 | | ns | | t <sub>HFSE</sub> | Frame Sync Hold After SPT_CLK (Externally Generated Frame Sync in Transmit or Receive Mode) $^{\rm 1}$ | 5 | | ns | | t <sub>SDRE</sub> | Receive Data Setup Before Receive SPT_CLK <sup>1</sup> | 5 | | ns | | $t_{\text{HDRE}}$ | Receive Data Hold After SPT_CLK <sup>1</sup> | 8 | | ns | | t <sub>SCLKW</sub> | SPT_CLK Width <sup>2</sup> | 38.5 | | ns | | t <sub>SPTCLK</sub> | SPT_CLK Period <sup>2</sup> | 77 | | ns | | Switching ( | Characteristics | | | | | t <sub>DFSE</sub> | Frame Sync Delay After SPT_CLK (Internally Generated Frame Sync in Transmit or Receive Mode) <sup>3</sup> | | 20 | ns | | t <sub>HOFSE</sub> | Frame Sync Hold After SPT_CLK (Internally Generated Frame Sync in Transmit or Receive Mode) <sup>3</sup> | 2 | | ns | | t <sub>DDTE</sub> | Transmit Data Delay After Transmit SPT_CLK <sup>3</sup> | | 20 | ns | | $t_{\text{HDTE}}$ | Transmit Data Hold After Transmit SPT_CLK <sup>3</sup> | 1 | | ns | <sup>&</sup>lt;sup>1</sup>These specifications are referenced to the sample edge. <sup>&</sup>lt;sup>2</sup> This specification indicates the minimum instantaneous width or period that can be tolerated due to duty cycle variation or jitter on the external SPT\_CLK. <sup>&</sup>lt;sup>3</sup> These specifications are referenced to the drive edge. Table 17. Serial Ports—Internal Clock | Paramete | er | Min | Max | Unit | |---------------------|-----------------------------------------------------------------------------------------------------------|-------------------------|-----|------| | Timing Red | quirements | | | | | t <sub>SDRI</sub> | Receive Data Setup Before SPT_CLK <sup>1</sup> | 25 | | ns | | t <sub>HDRI</sub> | Receive Data Hold After SPT_CLK <sup>1</sup> | 0 | | ns | | Switching | Characteristics | | | | | t <sub>DFSI</sub> | Frame Sync Delay After SPT_CLK (Internally Generated Frame Sync in Transmit or Receive Mode) <sup>2</sup> | | 20 | ns | | t <sub>HOFSI</sub> | Frame Sync Hold After SPT_CLK (Internally Generated Frame Sync in Transmit or Receive Mode) <sup>2</sup> | -8 | | ns | | t <sub>DDTI</sub> | Transmit Data Delay After SPT_CLK <sup>2</sup> | | 20 | ns | | t <sub>HDTI</sub> | Transmit Data Hold After SPT_CLK <sup>2</sup> | -7 | | ns | | t <sub>SCLKIW</sub> | SPT_CLK Width | t <sub>PCLK</sub> – 1.5 | | ns | | t <sub>SPTCLK</sub> | SPT_CLK Period | $2 \times t_{PCLK} - 1$ | | ns | <sup>&</sup>lt;sup>1</sup> These specifications are referenced to the sample edge. <sup>&</sup>lt;sup>2</sup> These specifications are referenced to the drive edge. Figure 6. Serial Ports Table 18. Serial Ports—Enable and Three-State | Parameter | | Min | Max | Unit | |---------------------------|----------------------------------------------------------|-----|-----|------| | Switching Characteristics | | | | | | t <sub>DDTIN</sub> | Data Enable From Internal Transmit SPT_CLK <sup>1</sup> | 5 | | ns | | t <sub>DDTTI</sub> | Data Disable From Internal Transmit SPT_CLK <sup>1</sup> | | 160 | ns | $<sup>^{\</sup>rm 1}{\rm These}$ specifications are referenced to the drive edge. Figure 7. Serial Ports—Enable and Three-State #### I<sup>2</sup>C Serial Interface The I<sup>2</sup>C receive and transmit operations are described in the *ADuCM302x Ultra Low-Power ARM Cortex-M3 MCU with Integrated Power Management Hardware Reference Manual.* #### **SPI Timing** Table 19, Figure 8, and Figure 9 (for master mode) and Table 20, Figure 10, and Figure 11 (for slave mode) describe SPI timing specifications. SPIH can be used for high data rate peripherals. Table 19. SPI Master Mode Timing | Parameter | Description | Min | Max | Unit | |-------------------|----------------------------------------|---------------------------|-----|------| | t <sub>SL</sub> | SCLK Low Pulse Width | t <sub>PCLK</sub> – 3.5 | | ns | | t <sub>sh</sub> | SCLK High Pulse Width | $t_{PCLK} - 3.5$ | | ns | | t <sub>DAV</sub> | Data Output Valid After SCLK Edge | | 25 | ns | | t <sub>DOSU</sub> | Data Output Setup Before SCLK Edge | t <sub>PCLK</sub> – 2.2 | | ns | | t <sub>DSU</sub> | Data Input Setup Time Before SCLK Edge | TBD | | ns | | t <sub>DHD</sub> | Data Input Hold Time After SCLK Edge | TBD | | ns | | t <sub>cs</sub> | CS to SCLK Edge | $0.5 \times t_{PCLK} - 3$ | | ns | | t <sub>ses</sub> | CS High After SCLK Edge | $0.5 \times t_{PCLK} - 3$ | | ns | Figure 8. SPI Master Mode Timing (Phase Mode = 1) Figure 9. SPI Master Mode Timing (Phase Mode = 0) Table 20. SPI Slave Mode Timing | Parameter | Description | Min | Max | Unit | |-------------------|----------------------------------------|------|-----|------| | t <sub>CS</sub> | CS to SCLK Edge | 38.5 | | ns | | t <sub>SL</sub> | SCLK Low Pulse Width | 38.5 | | ns | | t <sub>sh</sub> | SCLK High Pulse Width | 38.5 | | ns | | t <sub>DAV</sub> | Data Output Valid After SCLK Edge | 25 | | ns | | t <sub>DSU</sub> | Data Input Setup Time Before SCLK Edge | 6 | | ns | | t <sub>DHD</sub> | Data Input Hold Time After SCLK Edge | 8 | | ns | | t <sub>DOCS</sub> | Data Output Valid After CS Edge | | 20 | ns | | t <sub>SFS</sub> | CS High After SCLK Edge | 38.5 | | ns | Figure 10. SPI Slave Mode Timing (Phase Mode = 1) Figure 11. SPI Slave Mode Timing (Phase Mode = 0) #### **General-Purpose Port Timing** Table 21 and Figure 12 describe general-purpose port operations. #### Table 21. General-Purpose Port Timing | Parame | eter | Min | Max | Unit | |-----------|--------------------------------------------|---------------------|-----|------| | Timing I | Requirement | | | | | $t_{WFI}$ | General-Purpose Port Pin Input Pulse Width | $4 \times t_{PCLK}$ | | ns | Figure 12. General-Purpose Port Timing #### Timer PWM\_OUT Cycle Timing Table 22 and Figure 13 describe timing specifications for PWM\_OUT operations. #### Table 22. Timer Cycle Timing (Internal Mode) | Parameter | | Min | Max | Unit | |-------------------|--------------------------|-------------------------|---------------------------|------| | Switching Cho | nracteristic | | | | | $t_{\text{PWMO}}$ | Timer Pulse Width Output | $4 \times t_{PCLK} - 6$ | $256 \times (2^{16} - 1)$ | ns | Figure 13. Timer Cycle Timing #### **UART Port—Receive and Transmit Timing** The UART port receives and transmits operations. It is described in the *ADuCM302x Ultra Low-Power ARM Cortex-M3 MCU with Integrated Power Management Hardware Reference*. #### **MCU TEST CONDITIONS** The AC signal specifications (timing parameters) that appear in this data sheet include output disable time, output enable time, and others. Timing is measured on signals when they cross the $V_{\text{MEAS}}$ level as described in Figure 14. All delays (in ns or $\mu s$ ) are measured between the point that the first signal reaches $V_{\text{MEAS}}$ and the point that the second signal reaches $V_{\text{MEAS}}$ . The value of $V_{\text{MEAS}}$ is set to $V_{\text{BAT}}/2$ . Figure 14. Voltage Reference Levels for AC Measurements (Except Output Enable/Disable) #### **TESTER PIN ELECTRONICS** #### NOTES: THE WORST-CASE TRANSMISSION LINE DELAY IS SHOWN AND CAN BE USED FOR THE OUTPUT TIMING ANALYSIS TO REFELECT THE TRANSMISSION LINE EFFECT AND MUST BE CONSIDERED. THE TRANSMISSION LINE (TD) IS FOR LOAD ONLY AND DOES NOT AFFECT THE DATA SHEET TIMING SPECIFICATIONS. ANALOG DEVICES RECOMMENDS USING THE IBIS MODEL TIMING FOR A GIVEN SYSTEM REQUIREMENT. IF NECESSARY, A SYSTEM MAY INCORPORATE EXTERNAL DRIVERS TO COMPENSATE FOR ANY TIMING DIFFERENCES. Figure 15. Equivalent Device Loading for AC Measurements (Includes All Fixtures) #### **OUTPUT DRIVE CURRENTS** Table 23 shows driver types. Table 23. Driver Types | Driver Type <sup>1, 2, 3</sup> | Associated Pins | |--------------------------------|-------------------------------------------| | Type A | P0_00, P0_01, P0_02, P0_03, P0_07, P0_10, | | | P0_11, P0_12, P0_13, P0_15, P1_00, P1_01, | | | P1_02, P1_03, P1_04, P1_05, P1_06, P1_07, | | | P1_08, P1_09, P1_10, P1_15, P2_00, P2_01, | | | P2_04, P2_05, P2_06, P2_07, P2_08, P2_09, | | | P2_10, P2_11, SYS_HWRST | | Type B | P0_08, P0_09, P0_14, P1_11, P1_12, P1_13, | | | P1_14, P2_02 | | Type C | P0_04, P0_05 | | Type D | P0_06 | <sup>&</sup>lt;sup>1</sup> In single drive mode, the maximum source/sink capacity is 2 mA. Figure 16 through Figure 21 show the typical current-voltage characteristics for the output drivers of the MCU. The curves represent the current drive capability of the output drivers as a function of output voltage. Figure 16. Output Double Drive Strength Characteristics (VBAT = 1.74 V) <sup>&</sup>lt;sup>2</sup> In double drive mode, the maximum source/sink capacity is 4 mA. $<sup>^3</sup>$ At maximum drive capacity, only 16 GPIOs are allowed to switch at any given point of time. Figure 17. Output Single Drive Strength Characteristics (VBAT = 1.74 V) Figure 19. Output Single Drive Strength Characteristics (VBAT = 3.0 V) Figure 18. Output Double Drive Strength Characteristics (VBAT = 3.0 V) Figure 20. Output Double Drive Strength Characteristics (VBAT = 3.6 V) Figure 21. Output Single Drive Strength Characteristics (VBAT = 3.6 V) #### **ENVIRONMENTAL CONDITIONS** Table 24. Thermal Characteristics (64-Lead LFCSP) | Parameter | Typical | Unit | |---------------|---------|------| | $\theta_{JA}$ | 28.2 | °C/W | | $\theta_{JC}$ | 5.4 | °C/W | Values of $\theta_{JA}$ are provided for package comparison and printed circuit board (PCB) design considerations. $\theta_{JA}$ can be used for a first order approximation of $T_I$ by the equation: $$T_I = T_A + (\theta_{IA} \times P_D)$$ where: $T_A$ is ambient temperature (°C) $T_I$ is junction temperature (°C) P<sub>D</sub> is power dissipation (To calculate P<sub>D</sub>, see Power Supply Current on Page 13) Values of $\theta_{IC}$ are provided for package comparison and PCB design considerations when an external heat sink is required. #### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS **Table 25. Signal Functional Descriptions** | <b>GPIO Signal Name</b> | Description | | | | | |-------------------------|-------------------------------------------------------------------------------|--|--|--|--| | SPIn_CLK | SPI Clock | | | | | | SPIn_MOSI | SPI Master Out Slave In | | | | | | SPIn_MISO | SPI Master In Slave Out | | | | | | SPIn_RDY | SPI Ready Signal | | | | | | SPIn_CSm | SPI Chip Select Signal | | | | | | SPTn_ACLK | SPORT A Clock Signal | | | | | | SPTn_AFS | SPORT A Frame Sync | | | | | | SPTn_AD0 | SPORT A Data Pin 0 | | | | | | SPTn_ACNV | SPORT A Converter Signal for interface with ADC | | | | | | SPTn_BCLK | SPORT B Clock Signal | | | | | | SPTn_BFS | SPORT B Frame Sync | | | | | | SPTn_BD0 | SPORT B Data Pin 0 | | | | | | SPTn_BCNV | SPORT B Converter Signal for interface with ADC | | | | | | I2Cn_SCL | I2C Clock | | | | | | I2Cn_SDA | I2C Data | | | | | | SWD_CLK | Serial Wire Debug Clock | | | | | | SWD_DATA | Serial Wire Debug Data | | | | | | BPRn_TONE_N | Beeper Tone Negative Pin | | | | | | BPRn_TONE_P | Beeper Tone Positive Pin | | | | | | UARTn_TX | UART Transmit Pin | | | | | | UARTn_RX | UART Receive Pin | | | | | | XINT0_WAKEn | System Wake-up Pin (wake up from Flexi/Hibernate/Shutdown modes) <sup>1</sup> | | | | | | TMRn_OUT | Timer Output Pin | | | | | | SYS_BMODE0 | Pin when asserted at reset gets boot kernel to UART download mode | | | | | | SYS_CLKIN | External Clock In pin | | | | | | SYS_CLKOUT | External Clock Out pin | | | | | | ADC0_VINn | ADC Voltage Input pin | | | | | $<sup>^{\</sup>rm 1}$ For shutdown, XINT0\_WAKE3 is not capable of waking the part from shutdown mode. Table 26. 64-Lead FCSP\_WQ Package Pin Assignments | Pin# | GPIO# | Signal Name | Description | <b>GPIO Pull</b> | |------|-------|------------------------------------------|----------------------------------|------------------| | 1 | | VBAT_ANA1 | Analog 3 V Supply | | | | | SYS_HFXTAL_IN | 26 MHz High Frequency Crystal | | | | | SYS_HFXTAL_OUT | 26 MHz High Frequency Crystal | | | | | SYS_LFXTAL_IN | 32 kHz Low Frequency Crystal | | | | | SYS_LFXTAL_OUT | 32 kHz Low Frequency Crystal | | | | | VDCDC_CAP1N | Buck Fly Cap | | | | | VDCDC_CAP1P | Buck Fly Cap | | | | | VBAT_ANA2 | Analog 3 V Supply | | | | | VDCDC_OUT | Buck Output Cap | | | 0 | | VDCDC_CAP2N | Buck Fly Cap | | | 1 | | VDCDC_CAP2P | Buck Fly Cap | | | 2 | | VLDO_OUT | LDO Output Cap | | | 3 | | VREF_ADC <sup>1</sup> | Analog Reference voltage for ADC | | | 4 | | VBAT_ADC | Analog 3 V Supply for ADC | | | 5 | | GND_VREFADC <sup>1</sup> | Reference Ground for ADC | | | 6 | P2_03 | ADC0_VIN0/GPIO35 <sup>1</sup> | | PU | | 7 | P2_04 | ADC0_VIN1/GPIO36 | | PU | | 8 | P2_05 | ADC0_VIN2/GPIO37 <sup>2</sup> | | PU | | 9 | P2_06 | ADC0_VIN3/GPIO38 <sup>2</sup> | | PU | | .0 | P2_07 | ADC0_VIN4/SPI2_CS3 / GPIO39 <sup>2</sup> | | PU | | 1 | P2_08 | ADC0_VIN5/SPI0_CS2/GPIO40 <sup>2</sup> | | PU | | 2 | P2_09 | ADC0_VIN6/SPI0_CS3/GPIO41 <sup>2</sup> | | PU | | 23 | P2_10 | ADC0_VIN7/SPI2_CS2/GPIO42 | | PU | | .4 | P0_05 | I2C0_SDA/GPIO05 | | PU | | .5 | | SYS_HWRST | System Hardware Reset | | | 16 | P0_04 | I2C0_SCL/GPIO04 | | PU | | .7 | P0_07 | GPIO07/SWD0_DATA | | PU | | 18 | P0_06 | GPIO06/SWD0_CLK | | PD | | 9 | P1_09 | SPI1_CS0/GPIO25 | | PU | | 0 | P1_08 | SPI1_MISO/GPIO24 | | PU | | 1 | P1_07 | SPI1_MOSI/GPIO23 | | PU | | 2 | P1_06 | SPI1_CLK/GPIO22 | | PU | | 3 | P2_11 | SPI1_CS1/SYS_CLKOUT/GPIO43/RTC1_OPC1 | | PU | | 4 | | VBAT_DIG1 | Digital 3 V Supply | | | 5 | P0_12 | SPT0_AD0/GPIO12 | | PU | | 6 | P2_00 | SPT0_AFS/GPIO32 | | PU | | 7 | P1_15 | SPT0_ACLK / GPIO31 | | PU | | 8 | P1_01 | GPIO17/SYS_BMODE0 | | PU | | 9 | P0_09 | BPR0_TONE_P/SPI2_CS1/GPIO09 | | PU | | 0 | P0_08 | BPR0_TONE_N/GPIO08 | | PU | | 1 | P1_11 | TMR1_OUT/GPIO27 | | PU | | 2 | P1_12 | GPIO28 | | PU | | 13 | P1_13 | GPIO29 | | PU | | 4 | P1_14 | SPI0_RDY/GPIO30 | | PU | | 5 | P2_02 | SPT0_ACNV/SPI1_CS2/GPIO34 | | PU | | 16 | P0_14 | TMR0_OUT/SPI1_RDY/GPIO14 | | PU | Table 26. 64-Lead FCSP\_WQ Package Pin Assignments (Continued) | Pin# | GPIO# | Signal Name | Description | GPIO Pull | |------|-------|------------------------------------|--------------------|-----------| | 47 | P1_00 | XINT0_WAKE1/GPIO16 | | PU | | 48 | | GND_DIG | Digital Ground | | | 49 | | VBAT_DIG2 | Digital 3 V Supply | | | 50 | P0_15 | XINTO_WAKEO/GPIO15 | | PU | | 51 | P0_13 | XINT0_WAKE2/GPIO13 | | PU | | 52 | P2_01 | XINT0_WAKE3/TMR2_OUT/GPIO33 | | PU | | 53 | P1_05 | SPI2_CS0/GPIO21 | | PU | | 54 | P1_04 | SPI2_MISO/GPIO20 | | PU | | 55 | P1_03 | SPI2_MOSI/GPIO19 | | PU | | 56 | P1_02 | SPI2_CLK/GPIO18 | | PU | | 57 | P0_11 | UART0_RX/GPIO11 | | PU | | 58 | P0_10 | UART0_TX/GPIO10 | | PU | | 59 | P1_10 | SPIO_CS1/SYS_CLKIN/SPI1_CS3/GPIO26 | | PU | | 60 | P0_03 | SPI0_CS0/SPT0_BCNV/SPI2_RDY/GPIO03 | | PU | | 61 | P0_02 | SPI0_MISO/SPT0_BD0/GPIO02 | | PU | | 62 | P0_01 | SPI0_MOSI/SPT0_BFS/GPIO01 | | PU | | 63 | P0_00 | SPIO_CLK/SPTO_BCLK/GPIO00 | | PU | | 64 | | GND_ANA | Analog Ground | | $<sup>^{\</sup>rm 1}$ Silicon anomaly note: This pin is a no connect (NC) for revision 0.0 silicon. Table 27. 54-Ball WLCSP Package Pin Assignments | Pin # | GPIO# | Pin Label | | | |-------|-------|------------------------------------|--|--| | B1 | P0_00 | SPI0_CLK/SPT0_BCLK/GPIO00 | | | | C3 | P0_01 | SPI0_MOSI/SPT0_BFS/GPIO01 | | | | C5 | P0_02 | SPI0_MISO/SPT0_BD0/GPIO02 | | | | C1 | P0_03 | SPI0_CS0/SPT0_BCNV/SPI2_RDY/GPIO03 | | | | E9 | P0_04 | 12C0_SCL/GPIO04 | | | | D13 | P0_05 | I2C0_SDA/GPIO05 | | | | E13 | P0_06 | GPIO06/SWD0_CLK | | | | E11 | P0_07 | GPIO07/SWD0_DATA | | | | H8 | P0_08 | BPR0_TONE_N/GPIO08 | | | | H10 | P0_08 | BPR0_TONE_P/SPI2_CS1/GPIO09 | | | | D1 | P0_10 | UARTO_TX/GPIO10 | | | | D5 | P0_11 | UARTO_RX/GPIO11 | | | | H12 | P0_12 | SPT0_AD0/GPIO12/UART0_SOUT_EN | | | | G5 | P0_13 | XINTO_WAKE2/GPIO13 | | | | H4 | P0_14 | TMR0_OUT/SPI1_RDY/GPIO14 | | | | G3 | P0_15 | XINTO_WAKEO/GPIO15 | | | | H2 | P1_00 | XINTO_WAKE1/GPIO16 | | | | G7 | P1_01 | GPIO17/SYS_BMODE0 | | | | E3 | P1_02 | SPI2_CLK/GPIO18 | | | | E1 | P1_03 | SPI2_MOSI/GPIO19 | | | | F6 | P1_04 | SPI2_MISO/GPIO20 | | | | F4 | P1_05 | SPI2_CS0/GPIO21 | | | | G9 | P1_06 | SPI1_CLK/GPIO22 | | | $<sup>^2\,\</sup>mathrm{Silicon}$ anomaly note: This pin must be connected to ground (GND) for revision 0.0 silicon. Table 27. 54-Ball WLCSP Package Pin Assignments (Continued) | Pin# | GPIO# | Pin Label | | | | |------------|-------|--------------------------------------|--|--|--| | F12 | P1_07 | SPI1_MOSI/GPIO23 | | | | | F10 | P1_08 | SPI1_MISO/GPIO24 | | | | | F8 | P1_09 | SPI1_CS0/GPIO25 | | | | | D3 | P1_10 | SPIO_CS1/SYS_CLKIN/SPI1_CS3/GPIO26 | | | | | H6 | P1_14 | SPIO_RDY/GPIO30 | | | | | F2 | P2_01 | XINTO_WAKE3/TMR2_OUT/GPIO33 | | | | | D9 | P2_04 | ADC0_VIN1/GPIO36 | | | | | C13 | P2_05 | ADC0_VIN2/GPIO37 | | | | | D11 | P2_06 | ADC0_VIN3/GPIO38 | | | | | G11 | P2_11 | SPI1_CS1/SYS_CLKOUT/GPIO43/RTC1_OPC1 | | | | | E7 | | <u>SYS_HWRST</u> | | | | | A5 | | SYS_LFXTAL_IN | | | | | B5 | | SYS_LFXTAL_OUT | | | | | В3 | | SYS_HFXTAL_IN | | | | | A3 | | SYS_HFXTAL_OUT | | | | | B13 | P2_03 | ADC0_VIN0/GPIO35 | | | | | A1 | | VBAT_ANA1 | | | | | <b>C</b> 7 | | VBAT_ANA2 | | | | | G1 | | VBAT_DIG2 | | | | | G13 | | VBAT_DIG1 | | | | | A13 | | VBAT_ADC | | | | | C9 | | VDCDC_OUT | | | | | A11 | | VLDO_OUT | | | | | D7 | | GND_ANA | | | | | E5 | | GND_DIG | | | | | A7 | | VDCDC_CAP1P | | | | | B7 | | VDCDC_CAP1N | | | | | B9 | | VDCDC_CAP2P | | | | | A9 | | VDCDC_CAP2N | | | | | B11 | | VREF_ADC | | | | | C11 | | GND_VREFADC | | | | ### **OUTLINE DIMENSIONS** Figure 22. 64-Lead Frame Chip Scale Package [LFCSP\_WQ] 9 mm x 9 mm Body, Very Thin Quad (CP-64-16) Dimensions shown in mm Figure 23. 54-Ball Wafer Level Chip Scale Package [WLCSP] (CB-54-1) Dimensions shown in mm ### **FUTURE (PLANNED) PRODUCTS** | Generic Part Number | SAP Part Number <sup>1</sup> | Description | Package (Code) | Temperature<br>Range <sup>2,3</sup> | Reel Info | |---------------------|------------------------------|--------------------------------------------------|--------------------------|-------------------------------------|------------| | ADuCM3027 | ADUCM3027BCBZ | ULP ARM Cortex-M3 | 54-Lead WLCSP (CB-54-1) | -40°C to +85°C | Individual | | | ADUCM3027BCBZ-RL | with128K Embedded<br>Flash | | ļ | 13"Reel | | | ADUCM3027BCBZ-R7 | | | | 7" Reel | | | ADUCM3027BCPZ | ULP ARM Cortex-M3<br>with 128K Embedded<br>Flash | 64-Lead LFCSP (CP-64-16) | −40°C to +85°C | Individual | | ADuCM3029 | ADUCM3029BCBZ | ULP ARM Cortex-M3 | 54-Lead WLCSP (CB-54-1) | -40°C to +85°C | Individual | | | ADUCM3029BCBZ-RL | with 256K Embedded<br>Flash | | | 13" Reel | | | ADUCM3029BCBZ-R7 | | | | 7" Reel | | | ADUCM3029BCPZ | ULP ARM Cortex-M3<br>with 256K Embedded<br>Flash | 64-Lead LFCSP (CP-64-16) | −40°C to +85°C | Individual | $<sup>^{1}</sup>$ Z =RoHS compliant part. <sup>&</sup>lt;sup>2</sup> Referenced temperature is ambient temperature. The ambient temperature is not a specification. See Operating Conditions on Page 12 for T<sub>1</sub> (junction temperature) specification which is the only temperature specification. <sup>&</sup>lt;sup>3</sup> These are pre-production parts. See ENG-Grade agreement for details.