Data sheet acquired from Harris Semiconductor SCHS260A January 1997 # NOT RECOMMENDED FOR NEW DESIGNS Use CMOS Technology · Buffered Inputs Features - Typical Propagation Delay: 3.9ns at V<sub>CC</sub> = 5V, T<sub>A</sub> = 25°C, C<sub>L</sub> = 50pF (CD74FCT573AT) - SCR Latchup Resistant BiCMOS Process and Circuit Design - FCTXXX Types - Speed of Bipolar FAST™/AS/S - FCTXXXAT Types - 30% Faster than FAST™/AS/S with Significantly Reduced Power Consumption - · 48mA Output Sink Current - Output Voltage Swing Limited to 3.7V at V<sub>CC</sub> = 5V - · Controlled Output Edge Rates - Input/Output Isolation to V<sub>CC</sub> - BiCMOS Technology with Low Quiescent Power # CD74FCT573, CD74FCT573AT BiCMOS FCT Interface Logic, Octal Transparent Latches, Three-State # Description The CD74FCT573 and CD74FCT573AT octal transparent latches use a small geometry BiCMOS technology. The output stage is a combination of bipolar and CMOS transistors that limits the output HIGH level to two diode drops below $V_{CC}$ . This resultant lowering of output swing (0V to 3.7V) reduces power bus ringing (a source of EMI) and minimizes $V_{CC}$ bounce and ground bounce and their effects during simultaneous output switching. The output configuration also enhances switching speed and is capable of sinking 48 milliamperes. The CD74FCT573 and CD74FCT573AT outputs are transparent to the inputs when the Latch Enable ( $\overline{\text{LE}}$ ) is HIGH. When the Latch Enable ( $\overline{\text{LE}}$ ) goes LOW, the data is latched. The Output Enable ( $\overline{\text{OE}}$ ) controls the three-state outputs. When the Output Enable ( $\overline{\text{OE}}$ ) is HIGH, the outputs are in the high impedance state. The latch operation is independent of the state of the Output Enable. # **Ordering Information** | PART NUMBER | TEMP.<br>RANGE ( <sup>o</sup> C) | PACKAGE | PKG.<br>NO. | |---------------|----------------------------------|------------|-------------| | CD74FCT573ATE | 0 to 70 | 20 Ld PDIP | E20.3 | | CD74FCT573M | 0 to 70 | 20 Ld SOIC | M20.3 | | CD74FCT573SM | 0 to 70 | 20 Ld SSOP | M20.209 | NOTE: When ordering the suffix M and SM packages, use the entire part number. Add the suffix 96 to obtain the variant in the tape and reel. ## **Pinout** CD74FCT573, CD74FCT573AT (PDIP, SOIC, SSOP) TOP VIEW # Functional Diagram # TRUTH TABLE (Note 1) | OUTPUT<br>ENABLE | LATCH<br>ENABLE | DATA | OUTPUT | |------------------|-----------------|------|--------| | L | Н | Н | Н | | L | Н | L | L | | L | L | I | L | | L | L | h | Н | | Н | X | Х | Z | ## NOTE: 1. H = HIGH Voltage Level L = LOW Voltage Level I = Low voltage level one set up time prior to the high to low latch enable transition. h = High voltage level one set up time prior to the high to low latch enable transition. X = Irrelevant Z = High Impedance # IEC Logic Symbol # **CD74FCT573, CD74FCT573AT** # **Absolute Maximum Ratings** # ### **Thermal Information** | Thermal Resistance (Typical, Note 2) | θ <sub>JA</sub> ( <sup>o</sup> C/W) | |------------------------------------------|-------------------------------------| | PDIP Package | 135 | | SOIC Package | 125 | | SSOP Package | 130 | | Maximum Junction Temperature | | | Maximum Storage Temperature Range65 | 5°C to 150°C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (SOIC and SSOP-Lead Tips Only) | | # **Operating Conditions** | Operating Temperature Range (T <sub>A</sub> ) | 0°C to 70°C | |------------------------------------------------|-----------------------------| | Supply Voltage Range, VCC | 4.75V to 5.25V | | DC Input Voltage, V <sub>I</sub> | 0 to V <sub>CC</sub> | | DC Output Voltage, VO | 0 to $\leq$ V <sub>CC</sub> | | Input Rise and Fall Slew Rate, $dt/dv.\dots$ . | 0 to 10ns/V | | | | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. ### NOTE: 2. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. Electrical Specifications Commercial Temperature Range 0°C to 70°C, V<sub>CC</sub> Max = 5.25V, V<sub>CC</sub> Min = 4.75V (Note 5) | | | | | | AMBIENT TEMPERATURE (T <sub>A</sub> ) | | | | | |--------------------------------------------------------------------------------------|------------------|-------------------------------------------------|---------------------|---------------------|---------------------------------------|------|--------|--------|-------| | | | TEST CO | NDITIONS | | 25 | °C | 0°C TO | O 70°C | | | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN | MAX | MIN | MAX | UNITS | | High Level Input Voltage | $V_{IH}$ | | | 4.75 to 5.25 | 2 | - | 2 | - | ٧ | | Low Level Input Voltage | V <sub>IL</sub> | | | 4.75 to 5.25 | - | 0.8 | - | 0.8 | ٧ | | High Level Output Voltage | V <sub>OH</sub> | $V_{IH}$ or $V_{IL}$ | -15 | Min | 2.4 | - | 2.4 | - | ٧ | | Low Level Output Voltage | V <sub>OL</sub> | $V_{ m IH}$ or $V_{ m IL}$ | 48 | Min | - | 0.55 | - | 0.55 | ٧ | | High Level Input Current | Ι <sub>ΙΗ</sub> | V <sub>CC</sub> | | Max | - | 0.1 | - | 1 | μΑ | | Low Level Input Current | I <sub>IL</sub> | GND | | Max | - | -0.1 | - | -1 | μΑ | | Three-State Leakage Current | lozh | V <sub>CC</sub> | | Max | - | 0.5 | - | 10 | μΑ | | | lozL | GND | | Max | - | -0.5 | - | -10 | μΑ | | Input Clamp Voltage | V <sub>IK</sub> | V <sub>CC</sub> or<br>GND | -18 | Min | - | -1.2 | - | -1.2 | V | | Short Circuit Output Current (Note 3) | los | V <sub>O</sub> = 0<br>V <sub>CC</sub> or<br>GND | | Max | -60 | - | -60 | - | mA | | Quiescent Supply Current,<br>MSI | lcc | V <sub>CC</sub> or<br>GND | 0 | Max | - | 8 | - | 80 | μА | | Additional Quiescent Supply<br>Current per Input Pin<br>TTL Inputs High, 1 Unit Load | Δl <sub>CC</sub> | 3.4V<br>(Note 4) | | Max | - | 1.6 | - | 1.6 | mA | ### NOTES: - 3. Not more than one output should be shorted at one time. Test duration should not exceed 100ms. - 4. Inputs that are not measured are at $V_{\mbox{\footnotesize CC}}$ or GND. - 5. FCT Input Loading: All inputs are 1 unit load. Unit load is ΔI<sub>CC</sub> limit specified in Electrical Specifications table, e.g., 1.6mA Max. at 70°C. # Switching Specifications Over Operating Range FCT Series t<sub>r</sub>, t<sub>f</sub> = 2.5ns, C<sub>L</sub> = 50pF, R<sub>L</sub> (Figure 4) (Note 6) | | | | 25°C | 0°C TO 70°C | | | |----------------------------------------------------------------------------------------------------------|-------------------------------------|---------------------|------|-------------|-----|-------| | PARAMETER | SYMBOL | V <sub>CC</sub> (V) | TYP | MIN | MAX | UNITS | | Propagation Delays | | | | | | | | Data to Outputs | | | | | | | | CD74FCT573 | t <sub>PLH</sub> , t <sub>PHL</sub> | 5 | 5 | 1.5 | 8 | ns | | CD74FCT573AT | t <sub>PLH</sub> , t <sub>PHL</sub> | 5 | 3.9 | 1.5 | 5.7 | ns | | LE to Outputs | | | | | | | | CD74FCT573 | t <sub>PLH</sub> , t <sub>PHL</sub> | 5 | 9 | 2 | 13 | ns | | CD74FCT573AT | t <sub>PLH</sub> , t <sub>PHL</sub> | 5 | 4.4 | 2 | 7 | ns | | Output Enable Times | | | | | | | | CD74FCT573 | t <sub>PZL</sub> , t <sub>PZH</sub> | 5 | 7 | 1.5 | 12 | ns | | CD74FCT573AT | t <sub>PZL</sub> , t <sub>PZH</sub> | 5 | 6 | 1.5 | 8 | ns | | Output Disable Times | | | | | | | | CD74FCT573 | t <sub>PLZ</sub> , t <sub>PHZ</sub> | 5 | 6 | 1.5 | 7.5 | ns | | CD74FCT573AT | t <sub>PLZ</sub> , t <sub>PHZ</sub> | 5 | 4 | 1.5 | 5.8 | ns | | Power Dissipation Capacitance | C <sub>PD</sub><br>(Note 7) | - | 34 | - | - | pF | | Minimum (Valley) V <sub>OHV</sub> During Switching of<br>Other Outputs (Output Under Test Not Switching) | V <sub>OHV</sub><br>(Figure 1) | 5 | 0.5 | - | - | V | | Maximum (Peak) V <sub>OLP</sub> During Switching of<br>Other Outputs (Output Under Test Not Switching) | V <sub>OLP</sub><br>(Figure 1) | 5 | 1 | - | - | V | | Input Capacitance | Cl | - | - | - | 10 | pF | | Three-State Output Capacitance | c <sub>O</sub> | - | - | - | 15 | pF | 6. 5V: Min is at 5.25V for $0^{\circ}$ C to $70^{\circ}$ C, Max is at 4.75V for $0^{\circ}$ C to $70^{\circ}$ C, Typ is at 5V. C<sub>PD</sub>, measured per flip-flop, is used to determine the dynamic power consumption. P<sub>D</sub> (per package) = V<sub>CC</sub> I<sub>CC</sub> + Σ(V<sub>CC</sub><sup>2</sup> f<sub>I</sub> C<sub>PD</sub> + V<sub>O</sub><sup>2</sup> f<sub>O</sub> C<sub>L</sub> + V<sub>CC</sub> ΔI<sub>CC</sub> D) where: V<sub>CC</sub> = supply voltage $\Delta I_{CC}$ = flow through current x unit load $C_L$ = output load capacitance D = duty cycle of input high f<sub>O</sub> = output frequency f<sub>I</sub> = input frequency # **Prerequisite for Switching** | | | | 25°C | 0°C TO 70°C | | | |---------------------------------|----------------|---------------------|------|-------------|-----|-------| | PARAMETER | SYMBOL | V <sub>CC</sub> (V) | TYP | MIN | MAX | UNITS | | Data to Latch Enable Setup Time | tsu | 5<br>(Note 8) | - | 2 | - | ns | | Data to Latch Enable Hold Time | t <sub>H</sub> | 5 | - | 1.5 | - | ns | | Latch Enable Pulse Width | | | | | | | | CD74FCT573 | t <sub>W</sub> | 5 | - | 6 | - | ns | | CD74FCT573AT | t <sub>W</sub> | 5 | - | 5 | - | ns | # NOTE: 8. 5V: Minimum is at 4.75V for 0°C to 70°C, Typical is at 5V. # Test Circuits and Waveforms ### NOTE: 9. Pulse Generator for All Pulses: Rate $\leq$ 1.0MHz; $Z_{\mbox{OUT}} \leq$ 50 $\!\Omega$ ; $t_{\mbox{f}},\,t_{\mbox{r}} \leq$ 2.5ns. FIGURE 1. TEST CIRCUIT FIGURE 2. SETUP, HOLD, AND RELEASE TIMING FIGURE 4. ENABLE AND DISABLE TIMING ## **SWITCH POSITION** | TEST | SWITCH | |---------------------------------------------------------------------------|--------| | t <sub>PLZ</sub> , t <sub>PZL</sub> , Open Drain | Closed | | t <sub>PHZ</sub> , t <sub>PZH</sub> , t <sub>PLH</sub> , t <sub>PHL</sub> | Open | ### **DEFINITIONS:** $C_L = \mbox{Load capacitance}, \mbox{ includes jig and probe capacitance}.$ $R_T$ = Termination resistance, should be equal to $Z_{OUT}$ of the Pulse Generator. $V_{IN} = 0V$ to 3V. Input: $t_r = t_f = 2.5$ ns (10% to 90%), unless otherwise specified FIGURE 3. PULSE WIDTH FIGURE 5. PROPAGATION DELAY # Test Circuits and Waveforms (Continued) # NOTES: - 10. V<sub>OLP</sub> is measured with respect to a ground reference near the output under test. V<sub>OHV</sub> is measured with respect to V<sub>OH</sub>. - 11. Input pulses have the following characteristics: $P_{BB} \le 1 MHz$ , $t_r = 2.5 ns$ , $t_f = 2.5 ns$ , skew 1ns. - 12. R.F. fixture with 700MHz design rules required. IC should be soldered into test board and bypassed with 0.1μF capacitor. Scope and probes require 700MHz bandwidth. # FIGURE 6. SIMULTANEOUS SWITCHING TRANSIENT WAVEFORMS