# intersil 捷多邦,专业PCB打样工厂,24小时加急出货 # HM-6514 March 1997 ## **1024 x 4 CMOS RAM** ### Features - TTL Compatible Input/Output - Common Data Input/Output - Three-State Output - Standard JEDEC Pinout - Fast Access Time................................ 120/200ns Max - 18 Pin Package for High Density - · On-Chip Address Register - Gated Inputs No Pull Up or Pull Down Resistors Required ## Description The HM-6514 is a 1024 x 4 static CMOS RAM fabricated using self-aligned silicon gate technology. The device utilizes synchronous circuitry to achieve high performance and low power operation. On-chip latches are provided for addresses allowing efficient interfacing with microprocessor systems. The data output can be forced to a high impedance state for use in expanded memory arrays. Gated inputs allow lower operating current and also eliminate the need for pull up or pull down resistors. The HM-6514 is a fully static RAM and may be maintained in any state for an indefinite period of time. Data retention supply voltage and supply current are guaranteed over temperature. ## **Ordering Information** | 120ns | 200ns | 300ns | TEMPERATURE RANGE | PACKAGE | PKG. NO. | |-------------|-------------|------------|-------------------|---------|----------| | HM3-6514S-9 | HM3-6514B-9 | HM3-6514-9 | -40°C to +85°C | PDIP | E18.3 | | HM1-6514S-9 | HM1-6514B-9 | HM1-6514-9 | -40°C to +85°C | CERDIP | F18.3 | | 24502BVA | - | - | 476 | JAN# | F18.3 | | 8102402VA | 8102404VA | 8102406VA | 07/1/0 | SMD# | F18.3 | | - | | THE WATER | -40°C to +85°C | CLCC | J18.B | | - | - FD | HM4-6514-B | -55°C to +125°C | 1 | J18.B | ### **Pinouts** ## HM-6514 (PDIP, CERDIP) TOP VIEW | PIN | DESCRIPTION | |-----|---------------| | А | Address Input | | Ē | Chip Enable | | W | Write Enable | | D | Data Input | | Q | Data Output | ### HM-6514 (CLCC) TOP VIEW ## Functional Diagram ## HM-6514 ## **Absolute Maximum Ratings** | Supply Voltage | | |------------------------------|------------------------------------| | Input, Output or I/O Voltage | GND -0.3V to V <sub>CC</sub> +0.3V | | ESD Classification | | ## **Operating Conditions** | - | | |-----------------------------------|----------------| | Operating Voltage Range | +4.5V to +5.5V | | Operating Temperature Ranges: | | | HM-6514S-9, HM-6514B-9, HM-6514-9 | -40°C to +85°C | | HM-6514B-8, HM-6514-85 | 55°C to +125°C | ### **Thermal Information** | Thermal Resistance (Typical) | $\theta_{\sf JA}$ | $\theta$ JC | |---------------------------------------|-------------------|---------------------------------------| | CERDIP Package | 75°C/W | 15 <sup>0</sup> C/W | | PDIP Package | 75°C/W | N/A | | CLCC Package | 90°C/W | 33°C/W | | Maximum Storage Temperature Range | 65' | <sup>o</sup> C to +150 <sup>o</sup> C | | Maximum Junction Temperature | | | | Ceramic Package | | +175 <sup>0</sup> C | | Plastic Package | | +150 <sup>0</sup> C | | Maximum Lead Temperature (Soldering 1 | 0s) | +300 <sup>o</sup> C | | | | | ### **Die Characteristics** CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. # $\begin{array}{c} \textbf{DC Electrical Specifications} & V_{CC} = 5 V \pm 10\%; \ T_A = -40^{o}\text{C to } +85^{o}\text{C (HM-6514S-9, HM-6514B-9, HM-6514-9)} \\ & T_A = -55^{o}\text{C to } +125^{o}\text{C (HM-6514B-8, HM-6514-8)} \end{array}$ | | | | LIN | LIMITS | | | |--------|-----------------------------------|-----------|----------------------|----------------------|-------------------------------------|----------------------------------------------------------------------| | SYMBOL | PARAMETER | | MIN | MAX | UNITS | TEST CONDITIONS | | ICCSB | Standby Supply Current HM-6514-9 | | - | 25 | μА | $IO = 0mA$ , $\overline{E} = V_{CC} - 0.3V$ , $V_{CC} = 5.5V$ | | | | HM-6514-8 | - | 50 | μΑ | | | ICCOP | Operating Supply Current (Note 1) | | - | 7 | mA | $\overline{E}$ = 1MHz, IO = 0mA, VI = GND,<br>V <sub>CC</sub> = 5.5V | | ICCDR | Data Retention Supply HM-6514-9 | | - | 15 | μΑ | $IO = 0mA$ , $V_{CC} = 2.0V$ , $\overline{E} = V_{CC}$ | | | Current | HM-6514-8 | - | 25 | μΑ | | | VCCDR | Data Retention Supply Vol | tage | 2.0 | - | V | | | II | Input Leakage Current | | -1.0 | +1.0 | μΑ | $VI = V_{CC}$ or GND, $V_{CC} = 5.5V$ | | IIOZ | Input/Output Leakage Curi | ent | -1.0 | +1.0 | μΑ | $VIO = V_{CC}$ or GND, $V_{CC} = 5.5V$ | | VIL | Input Low Voltage | | -0.3 | 0.8 | V | V <sub>CC</sub> = 4.5V | | VIH | Input High Voltage | | V <sub>CC</sub> -2.0 | V <sub>CC</sub> +0.3 | V | V <sub>CC</sub> = 5.5V | | VOL | Output Low Voltage | | - | 0.4 | ٧ | IO = 2.0mA, V <sub>CC</sub> = 4.5V | | VOH1 | Output High Voltage | 2.4 | - | ٧ | IO = -1.0mA, V <sub>CC</sub> = 4.5V | | | VOH2 | Output High Voltage (Note | 2) | V <sub>CC</sub> -0.4 | - | ٧ | IO = -100μA, V <sub>CC</sub> = 4.5V | ## **Capacitance** $T_A = +25^{\circ}C$ | SYMBOL | PARAMETER | MAX | UNITS | TEST CONDITIONS | |--------|---------------------------------------|-----|-------|--------------------------------| | CI | Input Capacitance (Note 2) | 8 | pF | f = 1MHz, All measurements are | | CIO | CIO Input/Output Capacitance (Note 2) | | pF | referenced to device GND | ### NOTES: - 1. Typical derating 5mA/MHz increase in ICCOP. - 2. Tested at initial design and after major design changes. ## HM-6514 **AC Electrical Specifications** $V_{CC}$ = 5V $\pm 10\%$ ; $T_{A}$ = -40°C to +85°C (HM-6514S-9, HM-6514B-9, HM-6514-9) $T_{A}$ = -55°C to +125°C (HM-6514B-8, HM-6514-8) | | | | | LIM | | | | | | |------------|---------------------------------------|-----------------------------------------|--------|------------|-----|--------------|-------|-------|-----------------| | | | HM-65 | 514S-9 | HM-6514B-9 | | НМ-6 | 514-9 | | TEST | | SYMBOL | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | CONDITIONS | | (1) TELQV | Chip Enable Access Time | - | 120 | - | 220 | - | 300 | ns | (Notes 1, 3) | | (2) TAVQV | Address Access Time | - | 120 | - | 220 | - | 320 | ns | (Notes 1, 3, 4) | | (3) TELQX | Chip Enable Output Enable<br>Time | 5 | - | 5 | - | 5 | - | ns | (Notes 2, 3) | | (4) TEHQZ | Chip Enable Output Disable Time | - | 50 | - | 80 | - | 100 | ns | (Notes 2, 3) | | (5) TELEH | Chip Enable Pulse Negative<br>Width | 120 | - | 200 | - | 300 | - | ns | (Notes 1, 3) | | (6) TEHEL | Chip Enable Pulse Positive<br>Width | 50 | - | 90 | - | 120 | - | ns | (Notes 1, 3) | | (7) TAVEL | Address Setup Time | 0 | - | 20 | - | 20 | - | ns | (Notes 1, 3) | | (8) TELAX | Address Hold Time | 40 | - | 50 | - | 50 | ı | ns | (Notes 1, 3) | | (9) TWLWH | Write Enable Pulse Width | 120 | - | 200 | - | 300 | - | ns | (Notes 1, 3) | | (10) TWLEH | Chip Enable Write Pulse<br>Setup Time | 120 | - | 200 | - | 300 | - | ns | (Notes 1, 3) | | (11) TELWH | Chip Enable Write Pulse Hold<br>Time | · I I I I I I I I I I I I I I I I I I I | | - | ns | (Notes 1, 3) | | | | | (12) TDVWH | Data Setup Time | 50 | - | 120 | - | 200 | - | ns | (Notes 1, 3) | | (13) TWHDX | Data Hold Time | 0 | - | 0 | - | 0 | - | ns | (Notes 1, 3) | | (14) TWLDV | Write Data Delay Time | 70 | - | 80 | - | 100 | - | ns | (Notes 1, 3) | | (15) TWLEL | Early Output High-Z Time | 0 | - | 0 | - | 0 | - | ns | (Notes 1, 3) | | (16) TEHWH | Late Output High-Z Time | 0 | - | 0 | - | 0 | - | ns | (Notes 1, 3) | | (17) TELEL | Read or Write Cycle Time | 170 | - | 290 | - | 420 | - | - | (Notes 1, 3) | ### NOTES: - 1. Input pulse levels: 0.8V to $V_{CC}$ 2.0V; Input rise and fall times: 5ns (max); Input and output timing reference level: 1.5V; Output load: 1 TTL gate equivalent, $C_L$ = 50pF (min) for $C_L$ greater than 50pF, access time is derated by 0.15ns per pF. - 2. Tested at initial design and after major design changes. - 3. $V_{CC} = 4.5V$ and 5.5V. - 4. TAVQV = TELQV + TAVEL. ## **Timing Waveforms** FIGURE 1. READ CYCLE ### **TRUTH TABLE** | TIME | | INPUTS | | DATA I/O | AVO | | | |-----------|----|--------|---|----------|-------------------------------------------|--|--| | REFERENCE | Ē | W | Α | DQ | FUNCTION | | | | -1 | Н | Х | Х | Z | Memory Disabled | | | | 0 | | Н | V | Z | Cycle Begins, Addresses are Latched | | | | 1 | L | Н | Х | Х | Output Enabled | | | | 2 | L | Н | Х | V | Output Valid | | | | 3 | | Н | Х | V | Read Accomplished | | | | 4 | Н | Х | Х | Z | Prepare for Next Cycle (Same as -1) | | | | 5 | لم | Н | V | Z | Cycle Ends, Next Cycle Begins (Same as 0) | | | The address information is latched in the on-chip registers on the falling edge of $\overline{E}$ (T = 0). Minimum address set up and hold time requirements must be met. After the required hold time, the addresses may change state without affecting device operation. During time (T = 1) the output becomes enabled, but data is not valid until during time (T = 2). $\overline{W}$ must remain high throughout the read cycle. After the output data has been read, $\overline{E}$ may return high (T = 3). This will disable the output buffer and all inputs, and ready the RAM for the next memory cycle (T = 4). ## Timing Waveforms (Continued) FIGURE 2. WRITE CYCLE TRUTH TABLE | TIME | | INPUTS | | | | |-----------|-----|--------|---|----|-------------------------------------------| | REFERENCE | Ē | W | Α | DQ | FUNCTION | | -1 | Н | Х | Х | Z | Memory Disabled | | 0 | 7_ | Х | V | Z | Cycle Begins, Addresses are Latched | | 1 | L | L | Х | Z | Write Period Begins | | 2 | L | | Х | V | Data In is Written | | 3 | | Н | Х | Z | Write Completed | | 4 | Н | Х | Х | Z | Prepare for Next Cycle (Same as -1) | | 5 | ¬\_ | Х | V | Z | Cycle Ends, Next Cycle Begins (Same as 0) | The write cycle is initiated by the falling edge of $\overline{E}$ (T = 0), which latches the address information in the on-chip registers. There are two basic types of write cycles, which differ in the control of the common data-in/data-out bus. Case 1: $\overline{E}$ falls before $\overline{W}$ falls The output buffers may become enabled (reading) if $\overline{E}$ falls before $\overline{W}$ falls. $\overline{W}$ is used to disable (three-state) the outputs so input data can be applied. TWLDV must be met to allow the $\overline{W}$ signal time to disable the outputs before applying input data. Also, at the end of the cycle the outputs may become active if $\overline{W}$ rises before $\overline{E}$ . The RAM outputs and all inputs will three-state after $\overline{E}$ rises (TEHQZ). In this type of write cycle TWLEL and TEHWH may be ignored. Case 2: $\overline{E}$ falls equal to or after $\overline{W}$ falls, and $\overline{E}$ rises before or equal to $\overline{W}$ rising This $\overline{E}$ and $\overline{W}$ control timing will guarantee that the data outputs will stay disabled throughout the cycle, thus, simplifying the data input timing. TWLEL and TEHWH must be met, but TWLDV becomes meaningless and can be ignored. In this cycle TDVWH and TWHDX become TDVEH and TEHDX. In other words, reference data setup and hold times to the $\overline{E}$ rising edge. | | IF | OBSERVE | IGNORE | |--------|------------------------------------------------------------------------------------------------------------------------------|----------------|----------------| | Case 1 | E falls before W | TWLDV | TWLEL | | Case 2 | $\overline{\mathbb{E}}$ falls after $\overline{\mathbb{W}}$ and $\overline{\mathbb{E}}$ rises before $\overline{\mathbb{W}}$ | TWLEL<br>TEHWH | TWLDV<br>TWHDX | If a series of consecutive write cycles are to be performed, $\overline{W}$ may be held low until all desired locations have been written (an extension of Case 2). ## Test Load Circuit #### NOTE: 1. Test head capacitance. All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site http://www.intersil.com ## Sales Office Headquarters ### **NORTH AMERICA** Intersil Corporation P. O. Box 883, Mail Stop 53-204 Melbourne, FL 32902 TEL: (407) 724-7000 FAX: (407) 724-7240 ## EUROPE Intersil SA Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05 ### **ASIA** Intersil (Taiwan) Ltd. Taiwan Limited 7F-6, No. 101 Fu Hsing North Road Taipei, Taiwan Republic of China TEL: (886) 2 2716 9310 FAX: (886) 2 2715 3029