SCDS061B - APRIL 1998 - REVISED AUGUST 1998 - 5-Ω Switch Connection Between Two Ports - TTL-Compatible Input Levels - Latch-Up Performance Exceeds 250 mA Per JESD 17 - Package Options Include Plastic Small-Outline (DW), Shrink Small-Outline (DBQ), and Thin Shrink Small-Outline (PW) Packages #### description The SN74CBT3861 provides ten bits of high-speed TTL-compatible bus switching. The low on-state resistance of the switch allows connections to be made with minimal propagation delay. The device is organized as one 10-bit switch with a single output-enable $(\overline{OE})$ input. When $\overline{OE}$ is low, the switch is on and port A is connected to port B. When $\overline{OE}$ is high, the switch is open, and a high-impedance state exists between the two ports. The SN74CBT3861 is characterized for operation from -40°C to 85°C. ## DBQ, DW, OR PW PACKAGE (TOP VIEW) | NC[ | 1 | U <sub>24</sub> | Vcc | |------|----|-----------------|------------| | A1[ | 2 | 23 | OE | | A2[ | 3 | 22 | ] B1 | | A3[ | 4 | 21 | B2 | | A4[ | 5 | 20 | ] B3 | | A5 [ | 6 | 19 | ] B4 | | A6[ | 7 | 18 | B5 | | A7 [ | 8 | 17 | ] B6 | | A8[ | 9 | 16 | <b>B</b> 7 | | A9[ | 10 | 15 | ] B8 | | A10[ | 11 | 14 | B9 | | GND[ | 12 | 13 | B10 | NC - No internal connection #### **FUNCTION TABLE** | INPUT<br>OE | FUNCTION | | | |-------------|-----------------|--|--| | L | A port = B port | | | | Н | Disconnect | | | ## logic diagram (positive logic) Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ## SN74CBT3861 10-BIT FET BUS SWITCH SCDS061B - APRIL 1998 - REVISED AUGUST 1998 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | –0.5 V to 7 V | |---------------------------------------------------------|---------------|----------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | 0.5 V to 7 V | | Continuous channel current | | 128 mA | | Input clamp current, $I_{IK}$ ( $V_{I/O} < 0$ ) | | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | : DBQ package | 113°C/W | | | DW package | 81°C/W | | | PW package | 120°C/W | | Storage temperature range, T <sub>sto</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. ### recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |-----|----------------------------------|-----|-----|------| | Vcc | Supply voltage | 4 | 5.5 | V | | VIH | High-level control input voltage | 2 | | V | | VIL | Low-level control input voltage | | 0.8 | V | | TA | Operating free-air temperature | -40 | 85 | °C | NOTE 3: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAF | RAMETER | TEST CONDITIONS | | MIN | TYP‡ | MAX | UNIT | | |---------------------|----------------|----------------------------------------------------------|------------------------------|----------------------------------------|------|-----|------|----| | VIK | | $V_{CC} = 4.5 \text{ V},$ | $I_{I} = -18 \text{ mA}$ | | | | -1.2 | V | | II | | $V_{CC} = 5.5 \text{ V},$ | $V_I = 5.5 \text{ V or GND}$ | | | | ±1 | μΑ | | Icc | | $V_{CC} = 5.5 \text{ V},$ | $I_{O} = 0,$ | $V_I = V_{CC}$ or GND | | | 3 | μΑ | | ∆lcc§ | Control inputs | $V_{CC} = 5.5 \text{ V},$ | One input at 3.4 V, | Other inputs at V <sub>CC</sub> or GND | | | 2.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 3 | | pF | | C <sub>io(OFF</sub> | ) | $V_0 = 3 \text{ V or } 0,$ | OE = V <sub>CC</sub> | | | 5 | | pF | | ron¶ | | $V_{CC} = 4 \text{ V},$<br>TYP at $V_{CC} = 4 \text{ V}$ | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 14 | 22 | | | | | | V <sub>I</sub> = 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | Ω | | | | V <sub>CC</sub> = 4.5 V | | I <sub>I</sub> = 30 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | <sup>&</sup>lt;sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level rather than V<sub>CC</sub> or GND. Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lowest voltage of the two (A or B) terminals. # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 4 V | V <sub>CC</sub> = 5 V<br>± 0.5 V | | UNIT | |-------------------|-----------------|----------------|-----------------------|----------------------------------|------|------| | | (INFOT) | | MIN MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | 0.35 | | 0.25 | ns | | t <sub>en</sub> | ŌĒ | A or B | 8.1 | 3.8 | 7.5 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 6.3 | 3.4 | 6.6 | ns | The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O$ = 50 $\Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. Figure 1. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated