SLLS570A - JUNE 2003 - REVISED JUNE 2003 - 100-Mbps to 660-Mbps Serial LVDS Data Payload Bandwidth at 10-MHz to 66-MHz System Clock - **Pin-Compatible Superset of NSM** DS92LV1023/DS92LV1224 - Chipset (Serializer/Deserializer) Power Consumption <450 mW (Typ) at 66 MHz - Synchronization Mode for Faster Lock - **Lock Indicator** - No External Components Required for PLL - Low-Cost 28-Pin SSOP Package - Industrial Temperature Qualified, $T_A = -40^{\circ}C$ to $85^{\circ}C$ - **Programmable Edge Trigger on Clock** - Flow-Through Pinout for Easy PCB Layout # SN65LV1023A | | SN65LV1023A<br>Serializer | | | |------|---------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | DINO | 1 O 2 3 4 5 6 7 8 9 10 11 12 13 | 28<br>27<br>26<br>25<br>24<br>23<br>22<br>21<br>20<br>19<br>18<br>17<br>16<br>15 | DV <sub>CC</sub> DV <sub>CC</sub> AV <sub>CC</sub> AGND PWRDN AGND Do+ Do- AGND AGND AGND AGND AGND DEN AGND AGND DEN DO- | #### SN65LV1224A Deserializer ### description The SN65LV1023A serializer and SN65LV1224A deserializer comprise a 10-bit serdes chipset designed to transmit and receive serial data over LVDS differenti<mark>al backplanes at equivale</mark>nt parallel word rates from 10 MHz to 66 MHz. Including overhead, this translates into a serial data rate between 120-Mbps and 792-Mbps payload encoded throughput. Upon power up, the chipset link can be initialized via a synchronization mode with internally generated SYNC patterns, or the deserializer can be allowed to synchronize to random data. By using the synchronization mode, the deserializer establishes lock within specified, shorter time parameters. The device can be entered into a power-down state when no data transfer is required. Alternatively, a mode is available to place the output pins in the high-impedance state without losing PLL lock. The SN65LV1023A and SN65LV1224A are characterized for operation over ambient air temperature of $-40^{\circ}$ C to 85°C. #### ORDERING INFORMATION | DEVICE | PART NUMBER | |--------------|---------------| | Serializer | SN65LV1023ADB | | Deserializer | SN65LV1224ADB | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SLLS570A - JUNE 2003 - REVISED JUNE 2003 #### block diagrams ### functional description The SN65LV1023A and SN65LV1224A are a 10-bit serializer/deserializer chipset designed to transmit data over differential backplanes or unshielded twisted pair (UTP) at clock speeds from 10 MHz to 66 MHz. The chipset has five states of operation: initialization mode, synchronization mode, data transmission mode, power-down mode, and high-impedance mode. The following sections describe each state of operation. #### initialization mode Initialization of both devices must occur before data transmission can commence. Initialization refers to synchronization of the serializer and deserializer PLLs to local clocks. When $V_{CC}$ is applied to the serializer and/or deserializer, the respective outputs enter the high-impedance state, while on-chip power-on circuitry disables internal circuitry. When $V_{CC}$ reaches 2.45 V, the PLL in each device begins locking to a local clock. For the serializer, the local clock is the transmit clock (TCLK) provided by an external source. For the deserializer, a local clock must be applied to the REFCLK pin. The serializer outputs remain in the high-impedance state, while the PLL locks to the TCLK. SLLS570A - JUNE 2003 - REVISED JUNE 2003 ## functional description (continued) ### synchronization mode The deserializer PLL must synchronize to the serializer in order to receive valid data. Synchronization can be accomplished in one of two ways: Rapid Synchronization: The serializer has the capability to send specific SYNC patterns consisting of six ones and six zeros switching at the input clock rate. The transmission of SYNC patterns enables the deserializer to lock to the serializer signal within a deterministic time frame. This transmission of SYNC patterns is selected via the SYNC1 and SYNC2 inputs on the serializer. Upon receiving valid SYNC1 or SYNC2 pulse (wider than 6 clock cycles), 1026 cycles of SYNC pattern are sent. When the deserializer detects edge transitions at the LVDS input, it attempts to lock to the embedded clock information. The deserializer $\overline{\text{LOCK}}$ output remains high while its PLL locks to the incoming data or SYNC patterns present on the serial input. When the deserializer locks to the LVDS data, the $\overline{\text{LOCK}}$ output goes low. When $\overline{\text{LOCK}}$ is low, the deserializer outputs represent incoming LVDS data. One approach is to tie the deserializer $\overline{\text{LOCK}}$ output directly to SYNC1 or SYNC2. • Random-Lock Synchronization: The deserializer can attain lock to a data stream without requiring the serializer to send special SYNC patterns. This allows the SN65LV1224A to operate in open-loop applications. Equally important is the deserializer's ability to support hot insertion into a running backplane. In the open-loop or hot-insertion case, it is assumed the data stream is essentially random. Therefore, because lock time varies due to data stream characteristics, the exact lock time cannot be predicted. The primary constraint on the random lock time is the initial phase relation between the incoming data and the REFCLK when the deserializer powers up. The data contained in the data stream can also affect lock time. If a specific pattern is repetitive, the deserializer could enter false lock—falsely recognizing the data pattern as the start/stop bits. This is referred to as repetitive multitransition (RMT); see Figure 1 for RMT examples. This occurs when more than one low-high transition takes place per clock cycle over multiple cycles. In the worst case, the deserializer could become locked to the data pattern rather than the clock. Circuitry within the deserializer can detect that the possibility of false lock exists. Upon detection, the circuitry prevents the $\overline{LOCK}$ output from becoming active until the potential false lock pattern changes. Notice that the RMT pattern only affects the deserializer lock time, and once the deserializer is in lock, the RMT pattern does not affect the deserializer state as long as the same data boundary happens each cycle. The deserializer does not go into lock until it finds a unique four consecutive cycles of data boundary (stop/start bits) at the same position. The deserializer stays in lock until it cannot detect the same data boundary (stop/start bits) for four consecutive cycles. Then the deserializer goes out of lock and hunts for the new data boundary (stop/start bits). In the event of loss of synchronization, the $\overline{LOCK}$ pin output goes high and the outputs (including RCLK) enter a high-impedance state. The user's system should monitor the $\overline{LOCK}$ pin in order to detect a loss of synchronization. Upon detection of loss of lock, sending sync patterns for resynchronization is desirable if reestablishing lock within a specific time is critical. However, the deserializer can lock to random data as previously noted. SLLS570A - JUNE 2003 - REVISED JUNE 2003 ### synchronization mode (continued) #### DINO Held Low and DIN1 Held High #### DIN4 Held Low and DIN5 Held High #### DIN8 Held Low and DIN9 Held High Figure 1. RMT Pattern Examples #### data transmission mode After initialization and synchronization, the serializer accepts parallel data from inputs $D_{IN0}-D_{IN9}$ . The serializer uses the TCLK input to latch the incoming data. The TCLK\_R/F pin selects which edge the serializer uses to strobe incoming data. If either of the SYNC inputs is high for six TCLK cycles, the data at $D_{IN0}-D_{IN9}$ is ignored regardless of the clock edge selected and 1026 cycles of SYNC pattern are sent. After determining which clock edge to use, a start and stop bit, appended internally, frames the data bits in the register. The start bit is always high and the stop bit is always low. The start and stop bits function as the embedded clock bits in the serial stream. The serializer transmits serialized data and appended clock bits (10+2 bits) from the serial data output (DO $\pm$ ) at 12 times the TCLK frequency. For example, if TCLK is 66 MHz, the serial rate is 66 $\times$ 12 = 792 Mbps. Because only 10 bits are input data, the useful data rate is 10 times the TCLK frequency. For instance, if TCLK = 66 MHz, the useful data rate is 66 $\times$ 10 = 660 Mbps. The data source, which provides TCLK, must be in the range of 10 MHz to 66 MHz. SLLS570A - JUNE 2003 - REVISED JUNE 2003 ### functional description (continued) The serializer outputs (DO±) can drive point-to-point connections or limited multipoint or multidrop backplanes. The outputs transmit data when the enable pin (DEN) is high, PWRDN = high, and SYNC1 and SYNC2 are low. When DEN is driven low, the serializer output pins enter the high-impedance state. Once the descrializer has synchronized to the serializer, the $\overline{LOCK}$ pin transitions low. The descrializer locks to the embedded clock and uses it to recover the serialized data. $R_{OUT}$ data is valid when $\overline{LOCK}$ is low, otherwise $R_{OUT0}-R_{OUT9}$ is invalid. The $R_{OUT0}-R_{OUT9}$ data is strobed out by RCLK. The specific RCLK edge polarity to be used is selected by the RCLK\_R/F input. The $R_{OUT0}-R_{OUT9}$ , $\overline{LOCK}$ and RCLK outputs can drive a maximum of three CMOS input gates (15-pF load. total for all three) with a 66-MHz clock. #### power down When no data transfer is required, the power-down mode can be used. The serializer and deserializer use the power-down state, a low-power sleep mode, to reduce power consumption. The deserializer enters power down when you drive $\overline{PWRDN}$ and REN low. The serializer enters power down when you drive $\overline{PWRDN}$ low. In power down, the PLL stops and the outputs enter a high-impedance state, which disables load current and reduces supply current to the milliampere range. To exit power down, you must drive the $\overline{PWRDN}$ pin high. Before valid data exchanges between the serializer and deserializer can resume, you must reinitialize and resynchronize the devices to each other. Initialization of the serializer takes 1026 TCLK cycles. The deserializer initialize and drives $\overline{\text{LOCK}}$ high until lock to the LVDS clock occurs. #### high-impedance mode The serializer enters the high-impedance mode when the DEN pin is driven low. This puts both driver output pins (DO+ and DO-) into a high-impedance state. When you drive DEN high, the serializer returns to the previous state, as long as all other control pins remain static (SYNC1, SYNC2, PWRDN, TCLK\_R/ $\overline{F}$ ). When the REN pin is driven low, the deserializer enters high-impedance mode. Consequently, the receiver output pins (R<sub>OUT0</sub>-R<sub>OUT9</sub>) and RCLK are placed into the high-impedance state. The $\overline{LOCK}$ output remains active, reflecting the state of the PLL. | Deserializer Truth Tab | | |------------------------|---| | | - | | Desenanzer mum tab | - | | INPUTS | | OUTPUTS | | | |--------|-----|-----------|--------|--------| | PWRDN | REN | ROUT[0:9] | LOCK | RCLK | | Н | Н | Z | Н | Z | | Н | Н | Active | L | Active | | L | Х | Z | Z | Z | | Н | L | Z | Active | Z | - NOTES: 1. LOCK output reflects the state of the deserializer with regard to the selected data stream. - RCLK active indicates the RCLK is running if the deserializer is locked. The timing of RCLK with respect to ROUT is determined by RCLK\_R/F. - 3. ROUT and RCLK are 3-stated when $\overline{\text{LOCK}}$ is asserted high. #### failsafe biasing for the SN65LV1224A The SN65LV1224A has an input threshold sensitivity of ±50 mV. This allows for greater differential noise margin in the SN65LV1224A. However, in cases where the receiver input is not being actively driven, the increased sensitivity of the SN65LV1224A can pickup noise as a signal and cause unintentional locking. This may occur when the input cable is disconnected. SN65LV1224A has an on-chip fail-safe circuit that drives the serial input and LOCK Signal high. The response time of the fail-safe circuit depends on interconnect characteristics. SLLS570A – JUNE 2003 – REVISED JUNE 2003 ## **Terminal Functions** ## serializer | PIN | NAME | DESCRIPTION | |----------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 18, 20, 23, 25 | AGND | Analog circuit ground (PLL and analog circuits) | | 17, 26 | AVCC | Analog circuit power supply (PLL and analog circuits) | | 19 | DEN | LVTTL logic input. Low puts the LVDS serial output into the high-impedance state. High enables serial data output. | | 15, 16 | DGND | Digital circuit ground | | 3-12 | D <sub>IN0</sub> – D <sub>IN9</sub> | Parallel LVTTL data inputs | | 21 | D <sub>O</sub> - | Inverting LVDS differential output | | 22 | D <sub>O</sub> + | Noninverting LVDS differential output | | 27, 28 | DVCC | Digital circuit power supply | | 24 | PWRDN | LVTTL logic input. Asserting this pin low turns off the PLL and places the outputs into the high-impedance state, putting the device into a low-power mode. | | 1, 2 | SYNC1,<br>SYNC2 | LVTTL logic inputs SYNC1 and SYNC2 are ORed together. When at least one of the two pins is asserted high for 6 cycles of TCLK, the serializer initiates transmission of a minimum 1026 SYNC patterns. If after completion of the transmission of 1026 patterns SYNC continues to be asserted, then the transmission continues until SYNC is driven low and if the time SYNC holds > 6 cycles, another 1026 SYNC pattern transmission initiates. | | 13 | TCLK_R/F | LVTTL logic input. Low selects a TCLK falling-edge data strobe; high selects a TCLK rising-edge data strobe. | | 14 | TCLK | LVTTL-level reference clock input. The SN65LV1023A accepts a 10-MHz to 66-MHz clock. TCLK strobes parallel data into the input latch and provides a reference frequency to the PLL. | ## deserializer | PIN | NAME | DESCRIPTION | |-----------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 12, 13 | AGND | Analog circuit ground (PLL and analog circuits) | | 4, 11 | AVCC | Analog circuit power supply (PLL and analog circuits) | | 14, 20, 22 | DGND | Digital circuit ground | | 21, 23 | DVCC | Digital circuit power supply | | 10 | LOCK | LVTTL level output. LOCK goes low when the deserializer PLL locks onto the embedded clock edge. | | 7 | PWRDN | LVTTL logic input. Asserting this pin low turns off the PLL and places outputs into a high-impedance state, putting the device into a low-power mode. | | 2 | RCLK_R/F | LVTTL logic input. Low selects an RCLK falling-edge data strobe; high selects an RCLK rising-edge data strobe. | | 9 | RCLK | LVTTL level output recovered clock. Use RCLK to strobe ROUTx. | | 3 | REFCLK | LVTTL logic input. Use this pin to supply a REFCLK signal for the internal PLL frequency. | | 8 | REN | LVTTL logic input. Low places ROUT0-ROUT9 and RCLK in the high-impedance state. | | 5 | R <sub>I</sub> + | Serial data input. Noninverting LVDS differential input | | 6 | R <sub>I</sub> – | Serial data input. Inverting LVDS differential input | | 15-19,<br>24-28 | ROUT0-ROUT9 | Parallel LVTTL data outputs | SLLS570A - JUNE 2003 - REVISED JUNE 2003 # absolute maximum ratings (unless otherwise noted)† | V <sub>CC</sub> to GND | 0.3 V to 4 V | |----------------------------------------------------------|----------------------------------------------| | LVTTL input voltage | | | LVTTL output voltage | $-0.3 \text{ V to (V}_{CC} + 0.3 \text{ V)}$ | | LVDS receiver input voltage | | | LVDS driver output voltage | 0.3 V to 3.9 V | | LVDS output short circuit duration | | | Electrostatic discharge: HBM | | | MM | up to 200 V | | Junction temperature | | | Storage temperature | – 65°C to 150°C | | Lead temperature (soldering, 4 seconds) | | | Maximum package power dissipation, T <sub>A</sub> = 25°C | | | Package derating | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## recommended operating conditions | | MIN | NOM | MAX | UNIT | |---------------------------------------------------|--------------------|-----|---------------------------------------|------------| | Supply voltage, V <sub>CC</sub> <sup>‡</sup> | 3 | 3.3 | 3.6 | V | | Receiver input voltage range | 0 | | 2.4 | V | | Receiver input common mode range, V <sub>CM</sub> | $\frac{V_{ID}}{2}$ | : | $2.4 - \left(\frac{V_{ID}}{2}\right)$ | V | | Supply noise voltage | | | 100 | $mV_{P-P}$ | | Operating free-air temperature, T <sub>A</sub> | -40 | 25 | 85 | °C | <sup>‡</sup> By design, DVCC and AVCC are separated internally and does not matter what the difference is for | DVCC–AVCC |, as long as both are within 3 V to 3.6 V. SLLS570A - JUNE 2003 - REVISED JUNE 2003 ## electrical characteristics over recommended operating supply and temperature ranges (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |---------------------------------------------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------|------|-------|------|------| | SERIALI | ZER LVCMOS/LVTTL DC SPECIFICATIONS | (see Note 4) | | | | ' | | | VIH | High-level input voltage | | | 2 | | VCC | V | | VIL | Low-level input voltage | | | GND | | 0.8 | V | | VCL | Input clamp voltage | I <sub>CL</sub> = -18 mA | | | -0.86 | -1.5 | V | | I <sub>IN</sub> | Input current (see Note 5) | V <sub>IN</sub> = 0 V or 3.6 V | | -200 | ±100 | 200 | μΑ | | DESERI | ALIZER LVCMOS/LVTTL DC SPECIFICATION | NS (see Note 6) | | | | • | | | VIH | High-level input voltage | | | 2 | | VCC | V | | VIL | Low-level input voltage | | | GND | | 0.8 | V | | VCL | Input clamp voltage | I <sub>CL</sub> = -18 mA | | | -0.62 | -1.5 | V | | I <sub>IN</sub> | Input current (pull-up and pull-down resistors on inputs) | V <sub>IN</sub> = 0 V or 3.6 V | | -200 | | 200 | μΑ | | Vон | High-level output voltage | I <sub>OH</sub> = -5 mA | | 2.2 | 3 | VCC | V | | VOL | Low-level output voltage | $I_{OL} = 5 \text{ mA}$ | | GND | 0.25 | 0.5 | V | | los | Output short-circuit current | V <sub>OUT</sub> = 0 V | | | | -85 | mA | | loz | High-impedance output current | PWRDN or REN = 0.8 V, VOUT = 0 V or VCC | | | ±1 | 10 | μΑ | | SERIALIZER LVDS DC SPECIFICATIONS (apply to pins DO+ and DO-) | | | | | | | | | VOD | Output differential voltage (DO+)-(DO-) | $R_L = 27 \Omega$ , See Figure 19 | | | 450 | | mV | | $\Delta V_{OD}$ | Output differential voltage unbalance | | | | | 35 | mV | | Vos | Offset voltage | | | 1.1 | 1.2 | 1.3 | V | | ΔVOS | Offset voltage unbalance | | | | 4.8 | 35 | mV | | los | Output short circuit current | $\frac{D0 = 0 \text{ V}, D_{\text{INx}} = \text{high},}{\text{PWRDN} \text{ and DEN} = 2.4 \text{ V}}$ | | | -10 | -90 | mA | | loz | High-impedance output current | PWRDN or DEN = 0.8 V, DO = 0 V or VCC | | -10 | ±1 | 10 | μА | | lox | Power-off output current | V <sub>CC</sub> = 0 V, DO = 0 V or 3.6 V | | -20 | ±1 | 25 | μА | | DESERI | ALIZER LVDS DC SPECIFICATIONS (apply t | o pins RI+ and RI-) | | | | | | | $V_{TH}$ | Differential threshold high voltage | V <sub>CM</sub> = 1.1 V | | | | 50 | mV | | $V_{TL}$ | Differential threshold low voltage | | | -50 | | | mV | | | | V <sub>IN</sub> = 2.4 V, V <sub>CC</sub> = 3.6 V or 0 V | | -10 | ±1 | 15 | _ | | IIN | Input current | V <sub>IN</sub> = 0 V, V <sub>CC</sub> = 3.6 V or 0 V | | -10 | ±0.05 | 10 | μΑ | | SERIALI | ZER SUPPLY CURRENT (applies to pins D\ | /CC and AVCC) | | | | | | | | Coriolizar augusts august | f = | f = 10 MHz | | 20 | 25 | A | | ICCD | Serializer supply current worst case | $R_L$ = 27 Ω, See Figure 4 $f$ = 66 MHz | | | 55 | 70 | mA | | ICCXD | Serializer supply current | PWRDN = 0.8 V | | | 200 | 500 | μΑ | | DESERIA | ALIZER SUPPLY CURRENT (applies to pins | DVCC and AVCC) | | | | | | | | Description cumply ourself want as | f = 10 MH: | | | 15 | 35 | A | | ICCR | Deserializer supply current, worst case | C <sub>L</sub> = 15 pF, See Figure 4 | f = 66 MHz | | 80 | 95 | mA | | ICCXR | | PWRDN = 0.8 V, REN = 0.8 V | | | 0.36 | 1 | | - NOTES: 4. Apply to D<sub>IN0</sub>-D<sub>IN9</sub>, TCLK, PWRDN, TCLK\_R/F, SYNC1, SYNC2, DEN 5. High I<sub>IN</sub> values are due to pullup and pulldown resistors on the inputs. 6. Apply to pins PWRDN, RCLK\_R/F, REN, REFCLK = inputs; apply to pins R<sub>OUTx</sub>, RCLK, LOCK = outputs SLLS570A - JUNE 2003 - REVISED JUNE 2003 # serializer timing requirements for TCLK over recommended operating supply and temperature ranges (unless otherwise specified) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|----------------------------|-----------------|-------|------|------|-------------| | tTCP | Transmit clock period | | 15.15 | T | 100 | ns | | tTCIH | Transmit clock high time | | 0.4T | 0.5T | 0.6T | ns | | tTCIL | Transmit clock low time | | 0.4T | 0.5T | 0.6T | ns | | t <sub>t</sub> (CLK) | TCLK input transition time | | | 3 | 6 | ns | | <sup>t</sup> JIT | TCLK input jitter | See Figure 18 | | | 150 | ps<br>(RMS) | # serializer switching characteristics over recommended operating supply and temperature ranges (unless otherwise specified) | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------|---------------------------------------------------|------------|-----------------------------------------------------------------------|-----------------------|---------------------|---------------------|-------------|--| | tTLH(L) | LVDS low-to-high transition time | | $R_{I} = 27 \Omega$ , $C_{I} = 10 pF$ to GND, | | 0.2 | 0.4 | ns | | | tLTHL(L) | LVDS high-to-low transition time | | See Figure 5 | | 0.25 | 0.4 | ns | | | t <sub>su(DI)</sub> | D <sub>IN0</sub> -D <sub>IN9</sub> setup to TCLK | | $R_L = 27 \Omega$ , $C_L = 10 pF$ to GND, | 0.5 | | | ns | | | t <sub>su(DI)</sub> | D <sub>IN0</sub> -D <sub>IN9</sub> hold from TCLK | | See Figure 8 | 4 | | | ns | | | t <sub>d</sub> (HZ) | DO± high-to-high-impedance-sta | ite delay | | | 2.5 | 5 | | | | t <sub>d</sub> (LZ) | DO± low-to-high-impedance-state | e delay | | | 2.5 | 5 | | | | <sup>t</sup> d(ZH) | DO± high-to-high-impedance-sta<br>high delay | ite-to- | R <sub>L</sub> = 27 Ω, C <sub>L</sub> = 10 pF to GND,<br>See Figure 9 | | 5 | 10 | ns | | | <sup>t</sup> d(ZL) | DO± high-to-high-impedance-stadelay | ite-to-low | | | 6.5 | 10 | | | | tw(SPW) | SYNC pulse duration | | | 6×tTCP | | | ns | | | t(PLD) | Serializer PLL lock time | | $R_L$ = 27 Ω, See Figure 11 | 1026×t <sub>TCP</sub> | | | ns | | | td(S) | Serializer delay | | $R_L$ = 27 Ω, See Figure 12 | t <sub>TCP</sub> +1 | t <sub>TCP</sub> +2 | t <sub>TCP</sub> +3 | ns | | | | <b>5</b> | 10 MHz | | | | 230 | 230 | | | <sup>t</sup> DJIT | Deterministic jitter 66 MHz | 66 MHz | $R_L = 27 \Omega$ , $C_L = 10 pF to GND$ | | | 150 | ps | | | <sup>t</sup> RJIT | Random jitter | | $R_L = 2.7 \Omega$ , $C_L = 10 pF$ to GND | | 10 | 19 | ps<br>(RMS) | | SLLS570A - JUNE 2003 - REVISED JUNE 2003 # deserializer timing requirements for REFCLK over recommended operating supply and temperature ranges (unless otherwise specified) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|------------------------|-----------------|-------|-----|-----|------| | <sup>t</sup> RFCP | REFCLK period | | 15.15 | Т | 100 | ns | | <sup>t</sup> RFDC | REFCLK duty cycle | | 30% | 50% | 70% | | | tt(RF) | REFCLK transition time | | | 3 | 6 | ns | # deserializer switching characteristics over recommended operating supply and temperature ranges (unless otherwise specified) | | PARAMETER | TEST CONDITIONS | PIN/FREQ | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------------------------|--------------------------------------------|--------------|----------------------------|-----------------------|-----------------------------|------| | t(RCP) | Receiver out clock period | t(RCP) = t(TCP),<br>See Figure 12 | RCLK | 15.15 | | 100 | ns | | tTLH(C) | CMOS/TTL<br>low-to-high transition<br>time | C <sub>L</sub> = 15 pF, | ROUTO-ROUT9, | | 1.2 | 2.5 | | | <sup>t</sup> THL(C) | CMOS/TTL<br>high-to-low transition<br>time | See Figure 6 LOCK, RCLK | | | 1.1 | 2.5 | ns | | . + | Deserializer delay,<br>See Figure 13 | Room temperature, 3.3 V | 10 MHz | 1.75×t <sub>RCP</sub> +4.2 | | 1.75×t <sub>RCP</sub> +12.6 | ns | | t <sub>d(D)</sub> † | | | 66 MHz | 1.75×t <sub>RCP</sub> +7.4 | | 1.75×t <sub>RCP</sub> +9.7 | | | 4 | R <sub>OUTx</sub> data valid<br>before RCLK | | RCLK 10 MHz | 0.4×tRCP | 0.5×t <sub>RCP</sub> | | | | t(ROS) | | See Figure 14 | RCLK 66 MHz | 0.4×tRCP | 0.5×t <sub>RCP</sub> | | ns | | | R <sub>OUTx</sub> data valid<br>after RCLK | | 10 MHz | −0.4×t <sub>RCP</sub> | -0.5×t <sub>RCP</sub> | | | | t(ROH) | | | 66 MHz | −0.4×t <sub>RCP</sub> | −0.5×t <sub>RCP</sub> | | 1 | | t(RDC) | RCLK duty cycle | | | 40% | 50% | 60% | | | <sup>t</sup> d(HZ) | High-to-high-impedan ce state delay | | | | 6.5 | 8 | ns | | t <sub>d</sub> (LZ) | Low-to-high-impedan ce state delay | 0 5: 45 | | | 4.7 | 8 | ns | | <sup>t</sup> d(HR) | High-impedance state-to-high delay | See Figure 15 | ROUT0-ROUT9 | | 5.3 | 8 | ns | | <sup>t</sup> d(ZL) | High-impedance-stat e-to-low delay | | | | 4.7 | 8 | ns | | | Deserializ <u>er PLL lo</u> ck | | 10 MHz | | | 815 x t <sub>RFCP</sub> | | | t(DSR1) | time from PWRDN<br>(with SYNCPAT) | See Figure 16,<br>Figure 17, and<br>Note 7 | 66 MHz | | | 815 x tRFCP | | | | Deserializer PLL lock time from SYNCPAT | | 10 MHz | | | 0.7 | μs | | t(DSR2) | | | 66 MHz | | | 0.2 | | | <sup>t</sup> d(ZHLK) | High-impedance-stat<br>e to-high delay<br>(power up) | | LOCK | | | 3 | ns | <sup>†</sup> The deserializer delay time for all frequencies does not exceed 2 serial bit times. NOTE 7: t(DSR1) represents the time required for the deserializer to register that a lock has occurred upon powerup or when leaving the powerdown mode. t(DSR2) represents the time required to register that a lock has occurred for the powered up and enabled deserializer when the input (RI±) conditions change from not receiving data to receiving synchronization patterns (SYNCPATs). In order to specify deserializer PLL performance tDSR1 and tDSR2 are specified with REFCLK active and stable and specific conditions of SYNCPATs. SLLS570A - JUNE 2003 - REVISED JUNE 2003 # deserializer switching characteristics over recommended operating supply and temperature ranges (unless otherwise specified) (continued) | | | PARAMETER | TEST CONDITIONS | PIN/FREQ | MIN | TYP | MAX | UNIT | | |--|------|----------------------------------------------------|-------------------|----------|-----|------|-----|------|--| | | tRNM | Deserializer noise margin See Figure 18 and Note 8 | See Figure 18 and | 10 MHz | | 3680 | | ps | | | | | | 66 MHz | | 540 | 540 | | | | NOTE 8: tRNM represents the phase noise or jitter that the deserializer can withstand in the incoming data stream before bit errors occur. ## timing diagrams and test circuits Figure 2. Worst-Case Serializer I<sub>CC</sub> Test Pattern TEXAS ## timing diagrams and test circuits (continued) Figure 4. Worst-Case Deserializer I<sub>CC</sub> Test Pattern Figure 5. Serializer LVDS Output Load and Transition Times Figure 6. Deserializer CMOS/TTL Output Load and Transition Times Figure 7. Serializer Input Clock Transition Time ## timing diagrams and test circuits (continued) Figure 8. Serializer Setup/Hold Times Figure 9. Serializer High-Impedance-State Test Circuit and Timing Figure 10. Serializer PLL Lock Time and PWRDN High-Impedance-State Delays SLLS570A - JUNE 2003 - REVISED JUNE 2003 ## timing diagrams and test circuits (continued) Figure 13. Deserializer Delay Figure 14. Deserializer Data Valid Out Times Figure 15. Deserializer High-Impedance-State Test Circuit and Timing SLLS570A - JUNE 2003 - REVISED JUNE 2003 ## timing diagrams and test circuits (continued) Figure 16. Deserializer PLL Lock Times and PWRDN 3-State Delays SLLS570A - JUNE 2003 - REVISED JUNE 2003 Figure 17. Deserializer PLL Lock Time From SyncPAT SLLS570A - JUNE 2003 - REVISED JUNE 2003 ## timing diagrams and test circuits (continued) tsw: Setup and Hold Time (Internal Data Sampling Window) t<sub>DJIT</sub>: Serializer Output Bit Position Jitter That Results From Jitter on TCLK tRNM: Receiver Noise Margin Time Figure 18. Receiver LVDS Input Skew Margin $V_{OD} = (D_O+) - (D_O-)$ Differential Output Signal Is Shown as $(D_O+) - (D_O-)$ Figure 19. V<sub>OD</sub> Diagram SLLS570A - JUNE 2003 - REVISED JUNE 2003 #### APPLICATION INFORMATION #### differential traces and termination The performance of the SN65LV1023A/SN65LV1224A is affected by the characteristics of the transmission medium. Use controlled-impedance media and termination at the receiving end of the transmission line with the media's characteristics impedance. Use balanced cables such as twisted pair or differential traces that are ran close together. A balanced cable picks up noise together and appears to the receiver as common mode. Differential receivers reject common-mode noise. Keep cables or traces matched in length to help reduce skew. Running the differential traces close together helps cancel the external magnetic field, as well as maintain a constant impedance. Avoiding sharp turns and reducing the number of vias also helps. ### topologies There are several topologies that the serializers can operate. Three common examples are shown below. Figure 20 shows an example of a single-terminated point-to-point connection. Here a single termination resistor is located at the descrializer end. The resistor value should match that of the characteristic impedance of the cable or PC board traces. The total load seen by the serializer is $100~\Omega$ . Double termination can be used and typically reduces reflections compared with single termination. However, it also reduces the differential output voltage swing. AC-coupling is only recommended if the parallel TX data stream is encoded to achieve a dc-balanced data stream. Otherwise the AC-caps can induce common mode voltage drift due to the dc-unbalanced data stream. Figure 20. Single-Terminated Point-to-Point Connection Figure 21 shows an example of a multidrop configuration. Here there is one transmitter broadcasting data to multiple receivers. A 50-k $\Omega$ resistor at the far end terminates the bus. Figure 21. Multidrop Configuration SLLS570A - JUNE 2003 - REVISED JUNE 2003 Figure 22 shows an example of multiple serializers and deserializers on the same differential bus, such as in a backplane. This is a multipoint configuration. In this situation, the characteristic impedance of the bus can be significantly less due to loading. Termination resistors that match the loaded characteristic impedance are required at each end of the bus. The total load seen by the serializer in this example is $27~\Omega$ . Figure 22. Multiple Serializers and Deserializers on the Same Differential Bus ## DB (R-PDSO-G\*\*) ### **PLASTIC SMALL-OUTLINE** ### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. - D. Falls within JEDEC MO-150 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265