Data sheet acquired from Harris Semiconductor SCHS047G August 1998 - Revised October 2003 #### **Features** - - Analog..... ≤20V<sub>P-P</sub> - Low ON Resistance, 125Ω (Typ) Over 15V<sub>P-P</sub> Signal Input Range for V<sub>DD</sub>-V<sub>EE</sub> = 18V - High OFF Resistance, Channel Leakage of ±100pA (Typ) at V<sub>DD</sub>-V<sub>EE</sub> = 18V - Logic-Level Conversion for Digital Addressing Signals of 3V to 20V (V<sub>DD</sub>-V<sub>SS</sub> = 3V to 20V) to Switch Analog Signals to 20V<sub>P-P</sub> (V<sub>DD</sub>-V<sub>FF</sub> = 20V) - Matched Switch Characteristics, $r_{ON} = 5\Omega$ (Typ) for $v_{DD}$ - $v_{FF} = 15V$ - Very Low Quiescent Power Dissipation Under All Digital-Control Input and Supply Conditions, 0.2μW (Typ) at VDD-VSS = VDD-VEE = 10V - Binary Address Decoding on Chip - 5V, 10V, and 15V Parametric Ratings - 100% Tested for Quiescent Current at 20V - Maximum Input Current of 1μA at 18V Over Full Package Temperature Range, 100nA at 18V and 25°C - Break-Before-Make Switching Eliminates Channel Overlap #### Applications - Analog and Digital Multiplexing and Demultiplexing - A/D and D/A Conversion - Signal Gating # CMOS Analog Multiplexers/Demultiplexers with Logic Level Conversion The CD4051B, CD4052B, and CD4053B analog multiplexers are digitally-controlled analog switches having low ON impedance and very low OFF leakage current. Control of analog signals up to $20V_{P-P}$ can be achieved by digital signal amplitudes of 4.5V to 20V (if $V_{DD}$ - $V_{SS}$ = 3V, a $V_{DD}$ - $V_{EE}$ of up to 13V can be controlled; for $V_{DD}$ - $V_{EE}$ level differences above 13V, a $V_{DD}$ - $V_{SS}$ of at least 4.5V is required). For example, if $V_{DD}$ = +4.5V, $V_{SS}$ = 0V, and $V_{EE}$ = -13.5V, analog signals from -13.5V to +4.5V can be controlled by digital inputs of 0V to 5V. These multiplexer circuits dissipate extremely low quiescent power over the full $V_{DD}$ - $V_{SS}$ and $V_{DD}$ - $V_{EE}$ supply-voltage ranges, independent of the logic state of the control signals. When a logic "1" is present at the inhibit input terminal, all channels are off. The CD4051B is a single 8-Channel multiplexer having three binary control inputs, A, B, and C, and an inhibit input. The three binary signals select 1 of 8 channels to be turned on, and connect one of the 8 inputs to the output. The CD4052B is a differential 4-Channel multiplexer having two binary control inputs, A and B, and an inhibit input. The two binary input signals select 1 of 4 pairs of channels to be turned on and connect the analog inputs to the outputs. The CD4053B is a triple 2-Channel multiplexer having three separate digital control inputs, A, B, and C, and an inhibit input. Each control input selects one of a pair of channels which are connected in a single-pole, double-throw configuration. When these devices are used as demultiplexers, the "CHANNEL IN/OUT" terminals are the outputs and the "COMMON OUT/IN" terminals are the inputs. #### Ordering Information | PART NUMBER | TEMP. RANGE<br>(°C) | PACKAGE | |----------------------------------------------------------------------------------------------------------------|---------------------|----------------------| | CD4051BF3A, CD4052BF3A,<br>CD4053BF3A | -55 to 125 | 16 Ld CERAMIC<br>DIP | | CD4051BE, CD4052BE,<br>CD4053BE | -55 to 125 | 16 Ld PDIP | | CD4051BM, CD4051BMT,<br>CD4051BM96<br>CD4052BM, CD4052BMT,<br>CD4052BM96<br>CD4053BM, CD4053BMT,<br>CD4053BM96 | -55 to 125 | 16 Ld SOIC | | CD4051BNSR, CD4052BNSR,<br>CD4053BNSR | -55 to 125 | 16 Ld SOP | | CD4051BPW, CD4051BPWR,<br>CD4052BPW, CD4052BPWR<br>CD4053BPW, CD4053BPWR | -55 to 125 | 16 Ld TSSOP | NOTE: When ordering, use the entire part number. The suffixes 96 and R denote tape and reel. The suffix T denotes a small-quantity reel of 250. #### **Pinouts** #### Functional Block Diagrams † All inputs are protected by standard CMOS protection network. #### Functional Block Diagrams (Continued) #### CD4052B #### CD4053B . #### TRUTH TABLES | I | NPUT ST | | | | |---------|---------|---------|-----|-----------------| | INHIBIT | С | СВ | | "ON" CHANNEL(S) | | CD4051B | | | | | | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 1 | 1 | | 0 | 0 | 1 | 0 | 2 | | 0 | 0 | 1 | 1 | 3 | | 0 | 1 | 0 | 0 | 4 | | 0 | 1 | 0 | 1 | 5 | | 0 | 1 | 1 | 0 | 6 | | 0 | 1 | 1 | 1 | 7 | | 1 | Х | Х | Х | None | | CD4052B | • | | | | | INHIBIT | ı | В | Α | | | 0 | | 0 | 0 | 0x, 0y | | 0 | | 0 | 1 | 1x, 1y | | 0 | | 1 | 0 | 2x, 2y | | 0 | | 1 | 1 | 3x, 3y | | 1 | 2 | X | Х | None | | CD4053B | | | | | | INHIBIT | А | OR B OF | R C | | | 0 | 0 | | | ax or bx or cx | | 0 | | 1 | | ay or by or cy | | 1 | Х | | | None | X = Don't Care # Absolute Maximum Ratings Supply Voltage (V+ to V-) Voltages Referenced to V<sub>SS</sub> Terminal -0.5V to 20V DC Input Voltage Range -0.5V to V<sub>DD</sub> +0.5V DC Input Current, Any One Input ±10mA Operating Conditions Temperature Range -55°C to 125°C #### **Thermal Information** | Package Thermal Impedance, θ <sub>JA</sub> (see Note 1): | |----------------------------------------------------------| | E (PDIP) package | | M (SOIC) package | | NS (SOP) package | | PW (TSSOP) package | | Maximum Junction Temperature (Ceramic Package) | | Maximum Junction Temperature (Plastic Package)150°C | | Maximum Storage Temperature Range65°C to 150°C | | Maximum Lead Temperature (Soldering 10s) | | (SOIC - Lead Tips Only) | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE 1. The package thermal impedance is calculated in accordance with JESD 51-7. **Electrical Specifications** Common Conditions Here: If Whole Table is For the Full Temp. Range, $V_{SUPPLY} = \pm 5V$ , $A_V = +1$ , $R_1 = 100\Omega$ , Unless Otherwise Specified (Note 3) | | | CONDIT | IONS | | | LIMITS AT INDICATED TEMPERATURES (°C) | | | | | | | | |----------------------------------------------------------------------------------------------------------|---------------------|--------------------------------------|---------------------|---------------------|--------|---------------------------------------|---------|----------|-----|-------|------------------|-------|--| | | | | | | | | | | | | 25 | | | | PARAMETER | V <sub>IS</sub> (V) | V <sub>EE</sub> (V) | V <sub>SS</sub> (V) | V <sub>DD</sub> (V) | -55 | -40 | 85 | 125 | MIN | TYP | MAX | UNITS | | | SIGNAL INPUTS (V <sub>IS</sub> ) A | ND OUTPUT | S (V <sub>OS</sub> ) | • | | | | | | | | | , | | | Quiescent Device | - | - | - | 5 | 5 | 5 | 150 | 150 | - | 0.04 | 5 | μА | | | Current, I <sub>DD</sub> Max | - | - | - | 10 | 10 | 10 | 300 | 300 | - | 0.04 | 10 | μΑ | | | | - | - | - | 15 | 20 | 20 | 600 | 600 | - | 0.04 | 20 | μΑ | | | • | - | - | - | 20 | 100 | 100 | 3000 | 3000 | - | 0.08 | 100 | μΑ | | | Drain to Source ON | - | 0 | 0 | 5 | 800 | 850 | 1200 | 1300 | - | 470 | 1050 | Ω | | | Resistance $r_{ON}$ Max $0 \le V_{IS} \le V_{DD}$ | - | 0 | 0 | 10 | 310 | 330 | 520 | 550 | - | 180 | 400 | Ω | | | 10 00 | - | 0 | 0 | 15 | 200 | 210 | 300 | 320 | - | 125 | 240 | Ω | | | Change in ON | - | 0 | 0 | 5 | - | - | - | - | - | 15 | - | Ω | | | Resistance (Between Any Two Channels), | - | 0 | 0 | 10 | - | - | - | - | - | 10 | - | Ω | | | $\Delta r_{ON}$ | - | 0 | 0 | 15 | - | - | - | - | - | 5 | - | Ω | | | OFF Channel Leakage<br>Current: Any Channel<br>OFF (Max) or ALL<br>Channels OFF (Common<br>OUT/IN) (Max) | - | 0 | 0 | 18 | ±100 ( | Note 2) | ±1000 ( | (Note 2) | - | ±0.01 | ±100<br>(Note 2) | nA | | | Capacitance:<br>Input, C <sub>IS</sub> | - | -5 | 5- | 5 | - | - | - | - | - | 5 | - | pF | | | Output, C <sub>OS</sub><br>CD4051 | | | | | - | - | - | - | - | 30 | - | pF | | | CD4052 | | | | | - | - | - | - | - | 18 | - | pF | | | CD4053 | | | | | - | - | - | - | - | 9 | - | pF | | | Feedthrough | | | | | | | | | | | | | | | C <sub>IOS</sub> | | | | | - | - | - | - | - | 0.2 | - | pF | | | Propagation Delay Time | V <sub>DD</sub> | R <sub>L</sub> = 200 | kΩ, | 5 | - | - | - | - | - | 30 | 60 | ns | | | (Signal Input to Output | 工 | $C_{L} = 50p$<br>$t_{r}, t_{f} = 20$ | | 10 | - | - | - | - | - | 15 | 30 | ns | | | | | | | 15 | - | - | - | - | - | 10 | 20 | ns | | . **Electrical Specifications** Common Conditions Here: If Whole Table is For the Full Temp. Range, $V_{SUPPLY} = \pm 5V$ , $A_V = +1$ , $R_L = 100\Omega$ , Unless Otherwise Specified **(Continued)** (Note 3) | | | CONDIT | IONS | | | LIMITS | AT INDIC | ATED T | EMPERA | TURES (C | C) | | |-------------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------|---------------------|---------------------|------|--------|----------|--------|--------|-------------------|------|-------| | | | | | | | | | | | 25 | | 1 | | PARAMETER | V <sub>IS</sub> (V) | V <sub>EE</sub> (V) | V <sub>SS</sub> (V) | V <sub>DD</sub> (V) | -55 | -40 | 85 | 125 | MIN | TYP | MAX | UNITS | | CONTROL (ADDRESS | OR INHIBIT), | v <sub>c</sub> | | | | | | | | | | | | Input Low Voltage, V <sub>IL</sub> , | $V_{IL} = V_{DD}$ | V <sub>EE</sub> = V <sub>S</sub> | | 5 | 1.5 | 1.5 | 1.5 | 1.5 | - | - | 1.5 | V | | Max | through 1kΩ; | $R_L = 1k\Omega$<br>$I_{IS} < 2\mu A$ | | 10 | 3 | 3 | 3 | 3 | - | - | 3 | V | | | $V_{IH} = V_{DD}$ | OFF Cha | innels | 15 | 4 | 4 | 4 | 4 | - | - | 4 | V | | Input High Voltage, VIH, | through $1k\Omega$ | | | 5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | - | - | V | | Min | | | | 10 | 7 | 7 | 7 | 7 | 7 | - | - | V | | | | | | 15 | 11 | 11 | 11 | 11 | 11 | - | - | V | | Input Current, I <sub>IN</sub> (Max) | V <sub>IN</sub> = 0, 18 | I | | 18 | ±0.1 | ±0.1 | ±1 | ±1 | - | ±10 <sup>-5</sup> | ±0.1 | μΑ | | Propagation Delay Time: | | | | | | | | | | | | | | Address-to-Signal | | 0 | 0 | 5 | - | - | - | - | - | 450 | 720 | ns | | OUT (Channels ON or OFF) See Figures 10, | | 0 | 0 | 10 | - | - | - | - | - | 160 | 320 | ns | | 11, 14 | | 0 | 0 | 15 | - | - | - | - | - | 120 | 240 | ns | | | | -5 | 0 | 5 | - | - | - | - | - | 225 | 450 | ns | | Propagation Delay Time: | | | | | | | | | | | | | | Inhibit-to-Signal OUT (Channel Turning ON) | $t_{r}$ , $t_{f}$ = 20ns,<br>$C_{L}$ = 50pF,<br>$R_{L}$ = 1k $\Omega$ | 0 | 0 | 5 | - | - | - | - | - | 400 | 720 | ns | | See Figure 11 | | 0 | 0 | 10 | - | - | - | - | - | 160 | 320 | ns | | | | 0 | 0 | 15 | - | - | - | - | - | 120 | 240 | ns | | | | -10 | 0 | 5 | - | - | - | - | - | 200 | 400 | ns | | Propagation Delay Time: | | | | | | | | | | | | | | Inhibit-to-Signal OUT (Channel Turning | $t_r$ , $t_f = 20$ ns,<br>$C_L = 50$ pF, | 0 | 0 | 5 | - | - | - | - | - | 200 | 450 | ns | | OFF) See Figure 15 | $R_L = 30 \mu F$ , $R_L = 10 k\Omega$ | 0 | 0 | 10 | - | - | - | - | - | 90 | 210 | ns | | | | 0 | 0 | 15 | - | - | - | - | - | 70 | 160 | ns | | | | -10 | 0 | 5 | - | - | - | - | - | 130 | 300 | ns | | Input Capacitance, C <sub>IN</sub> (Any Address or Inhibit Input) | | | | | - | - | - | - | - | 5 | 7.5 | pF | #### NOTE: #### **Electrical Specifications** | | | LIMITS | | | | | | |-------------------------------|--------------------------------------------------------------------|----------------------------------|---------------------|----------------------------------|--------|-----|-------| | PARAMETER | V <sub>IS</sub> (V) | V <sub>DD</sub> (V) | R <sub>L</sub> (kΩ) | | | TYP | UNITS | | Cutoff (-3dB) Frequency Chan- | 5 (Note 3) | 10 | 1 | V <sub>OS</sub> at Common OUT/IN | CD4053 | 30 | MHz | | nel ON (Sine Wave Input) | V <sub>EE</sub> = V <sub>SS</sub> , | | | | CD4052 | 25 | MHz | | | $20 \text{Log} \frac{\text{V}_{OS}}{\text{V}_{IS}} = -3 \text{dB}$ | | | CD4051 | 20 | MHz | | | | 2010 | ' <sup>9</sup> V <sub>IS</sub> c | ,45 | V <sub>OS</sub> at Any Channel | | 60 | MHz | <sup>2.</sup> Determined by minimum feasible leakage measurement for automatic testing. #### **Electrical Specifications** | | | | TE | ST CONDITIONS | | | LIMITS | | |-------------------------------------------|------------------------------------------------------------------------------------------------|--------------------------|---------------------|--------------------------------|----------------------|------------------------------|--------|--------------------| | PARAMETER | V <sub>IS</sub> (V) | V <sub>DD</sub> (V) | R <sub>L</sub> (kΩ) | | | | TYP | UNITS | | Total Harmonic Distortion, THD | 2 (Note 3) | 5 | 10 | | | | 0.3 | % | | | 3 (Note 3) | 10 | | | | | 0.2 | % | | | 5 (Note 3) | 15 | | | | | 0.12 | % | | | V <sub>EE</sub> = V <sub>SS</sub> , | f <sub>IS</sub> = 1kHz S | Sine Wave | | | | | % | | -40dB Feedthrough Frequency | 5 (Note 3) | 10 | 1 | VOS at Common OUT | Γ/ΙΝ | CD4053 | 8 | MHz | | (All Channels OFF) | V <sub>EE</sub> = V <sub>SS</sub> , | | | | 10 | MHz | | | | | $20 \text{Log} \frac{\text{V}_{OS}}{\text{V}_{IS}} = -40 \text{dB}$ | | CD4051 | | | 12 | MHz | | | | v IS | | | V <sub>OS</sub> at Any Channel | | | 8 | MHz | | -40dB Signal Crosstalk | 5 (Note 3) | 10 | 1 | Between Any 2 Channels | | | 3 | MHz | | Frequency | $V_{EE} = V_{SS},$ $20 Log \frac{V_{OS}}{V_{IS}} = -40 dB$ | | | Between Sections, | n Common | 6 | MHz | | | | | | | CD4052 Only | Measured or nel | Measured on Any Chan-<br>nel | | MHz | | | | | | Between Any Two | In Pin 2, Out Pin 14 | | 2.5 | MHz | | | | | | Sections, CD4053<br>Only | In Pin 15, O | In Pin 15, Out Pin 14 6 | | MHz | | Address-or-Inhibit-to-Signal<br>Crosstalk | - | 10 | 10<br>(Note 4) | | 1 | | 65 | mV <sub>PEAK</sub> | | | $V_{EE} = 0, V_{SS} = 0, t_r, t_f = 20 \text{ns}, V_{CC}$<br>= $V_{DD} - V_{SS}$ (Square Wave) | | | 1 | | | 65 | mV <sub>PEAK</sub> | #### NOTES: 3. Peak-to-Peak voltage symmetrical about $V_{\underline{D}}$ $\frac{\mathsf{V}_{\mathsf{DD}}^{\,-}\,\mathsf{V}_{\mathsf{EE}}}{2}$ 4. Both ends of channel. ### **Typical Performance Curves** FIGURE 1. CHANNEL ON RESISTANCE vs INPUT SIGNAL VOLTAGE (ALL TYPES) FIGURE 2. CHANNEL ON RESISTANCE vs INPUT SIGNAL VOLTAGE (ALL TYPES) #### Typical Performance Curves (Continued) FIGURE 3. CHANNEL ON RESISTANCE vs INPUT SIGNAL VOLTAGE (ALL TYPES) FIGURE 5. ON CHARACTERISTICS FOR 1 OF 8 CHANNELS (CD4051B) FIGURE 7. DYNAMIC POWER DISSIPATION vs SWITCHING FREQUENCY (CD4052B) FIGURE 4. CHANNEL ON RESISTANCE vs INPUT SIGNAL VOLTAGE (ALL TYPES) FIGURE 6. DYNAMIC POWER DISSIPATION vs SWITCHING FREQUENCY (CD4051B) FIGURE 8. DYNAMIC POWER DISSIPATION vs SWITCHING FREQUENCY (CD4053B) #### Test Circuits and Waveforms NOTE: The ADDRESS (digital-control inputs) and INHIBIT logic levels are: "0" = $V_{SS}$ and "1" = $V_{DD}$ . The analog signal (through the TG) may swing from $V_{EE}$ to $V_{DD}$ . FIGURE 9. TYPICAL BIAS VOLTAGES FIGURE 10. WAVEFORMS, CHANNEL BEING TURNED ON (RL = 1k $\Omega$ ) FIGURE 11. WAVEFORMS, CHANNEL BEING TURNED OFF $(R_L = 1 k \Omega)$ FIGURE 12. OFF CHANNEL LEAKAGE CURRENT - ANY CHANNEL OFF #### Test Circuits and Waveforms (Continued) FIGURE 13. OFF CHANNEL LEAKAGE CURRENT - ALL CHANNELS OFF FIGURE 14. PROPAGATION DELAY - ADDRESS INPUT TO SIGNAL OUTPUT FIGURE 15. PROPAGATION DELAY - INHIBIT INPUT TO SIGNAL OUTPUT FIGURE 16. INPUT VOLTAGE TEST CIRCUITS (NOISE IMMUNITY) #### Test Circuits and Waveforms (Continued) FIGURE 17. QUIESCENT DEVICE CURRENT FIGURE 18. CHANNEL ON RESISTANCE MEASUREMENT CIRCUIT FIGURE 19. INPUT CURRENT FIGURE 20. FEEDTHROUGH (ALL TYPES) FIGURE 21. CROSSTALK BETWEEN ANY TWO CHANNELS (ALL TYPES) FIGURE 22. CROSSTALK BETWEEN DUALS OR TRIPLETS (CD4052B, CD4053B) #### Test Circuits and Waveforms (Continued) FIGURE 23. TYPICAL TIME-DIVISION APPLICATION OF THE CD4052B #### Special Considerations In applications where separate power sources are used to drive $V_{DD}$ and the signal inputs, the $V_{DD}$ current capability should exceed $V_{DD}/R_L$ ( $R_L$ = effective external load). This provision avoids permanent current flow or clamp action on the $V_{DD}$ supply when power is applied or removed from the CD4051B, CD4052B or CD4053B. FIGURE 24. 24-TO-1 MUX ADDRESSING 28-Feb-2005 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|-------------------------------------------| | 7901502EA | ACTIVE | CDIP | J | 16 | 1 | None | Call TI | Level-NC-NC-NC | | 8101801EA | ACTIVE | CDIP | J | 16 | 1 | None | Call TI | Level-NC-NC-NC | | CD4051BE | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | CD4051BF | ACTIVE | CDIP | J | 16 | 1 | None | Call TI | Level-NC-NC-NC | | CD4051BF3A | ACTIVE | CDIP | J | 16 | 1 | None | Call TI | Level-NC-NC-NC | | CD4051BM | ACTIVE | SOIC | D | 16 | 40 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-250C-1 YEAR | | CD4051BM96 | ACTIVE | SOIC | D | 16 | 2500 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-250C-1 YEAR | | CD4051BMT | ACTIVE | SOIC | D | 16 | 250 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-250C-1 YEAR | | CD4051BNSR | ACTIVE | SO | NS | 16 | 2000 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-260C-1 YEAR<br>Level-1-235C-UNLIM | | CD4051BPW | ACTIVE | TSSOP | PW | 16 | 90 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-1-250C-UNLIM | | CD4051BPWR | ACTIVE | TSSOP | PW | 16 | 2000 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-1-250C-UNLIM | | CD4052BE | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | CD4052BF | ACTIVE | CDIP | J | 16 | 1 | None | Call TI | Level-NC-NC-NC | | CD4052BF3A | ACTIVE | CDIP | J | 16 | 1 | None | Call TI | Level-NC-NC-NC | | CD4052BM | ACTIVE | SOIC | D | 16 | 40 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-260C-1 YEAR<br>Level-1-235C-UNLIM | | CD4052BM96 | ACTIVE | SOIC | D | 16 | 2500 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-260C-1 YEAR<br>Level-1-235C-UNLIM | | CD4052BMT | ACTIVE | SOIC | D | 16 | 250 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-260C-1 YEAR<br>Level-1-235C-UNLIM | | CD4052BNSR | ACTIVE | SO | NS | 16 | 2000 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-260C-1 YEAR<br>Level-1-235C-UNLIM | | CD4052BPW | ACTIVE | TSSOP | PW | 16 | 90 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-1-250C-UNLIM | | CD4052BPWR | ACTIVE | TSSOP | PW | 16 | 2000 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-1-250C-UNLIM | | CD4053BE | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | CD4053BF | ACTIVE | CDIP | J | 16 | 1 | None | Call TI | Level-NC-NC-NC | | CD4053BF3A | ACTIVE | CDIP | J | 16 | 1 | None | Call TI | Level-NC-NC-NC | | CD4053BM | ACTIVE | SOIC | D | 16 | 40 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-260C-1 YEAR<br>Level-1-235C-UNLIM | | CD4053BM96 | ACTIVE | SOIC | D | 16 | 2500 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-260C-1 YEAR<br>Level-1-235C-UNLIM | | CD4053BMT | ACTIVE | SOIC | D | 16 | 250 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-260C-1 YEAR<br>Level-1-235C-UNLIM | | CD4053BNSR | ACTIVE | SO | NS | 16 | 2000 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-260C-1 YEAR<br>Level-1-235C-UNLIM | | CD4053BPW | ACTIVE | TSSOP | PW | 16 | 90 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-1-250C-UNLIM | #### PACKAGE OPTION ADDENDUM 28-Feb-2005 | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins F | Package<br>Qty | Eco Plan (2) | Lead/Ball Finish | MSL Peak Temp (3) | |------------------|-----------------------|-----------------|--------------------|--------|----------------|-------------------|------------------|--------------------| | CD4053BPWR | ACTIVE | TSSOP | PW | 16 | 2000 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-1-250C-UNLIM | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - May not be currently available - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. None: Not yet available Lead (Pb-Free). **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.1% of total product weight. (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. ### N (R-PDIP-T\*\*) #### PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. # D (R-PDSO-G16) #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-012 variation AC. #### **MECHANICAL DATA** #### NS (R-PDSO-G\*\*) #### 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE - . All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. #### PW (R-PDSO-G\*\*) #### 14 PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265