## 专业PCB**SN54BCT125A\$SN74BCT125A** QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS SCBS032F - SEPTEMBER 1988 - REVISED MARCH 2003 - Operating Voltage Range of 4.5 V to 5.5 V - State-of-the-Art BiCMOS Design Significantly Reduces I<sub>CCZ</sub> SN54BCT125A . . . J OR W PACKAGE SN74BCT125A . . . D, N, OR NS PACKAGE (TOP VIEW) 3-State Outputs Drive Bus Lines or Buffer Memory Address Registers NC - No internal connection ## description/ordering information The 'BCT125A bus buffers feature independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### ORDERING INFORMATION | TA | PACKA | GE† | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|-----------|---------------|--------------------------|---------------------| | | PDIP – N | Tube | SN74BCT125AN | SN74BCT125AN | | 0°C to 70°C | SOIC - D | Tube | SN74BCT125AD | BCT125A | | 0°C to 70°C | 30IC = D | Tape and reel | SN74BCT125ADR | BC1125A | | LOS DE | SOP - NS | Tape and reel | SN74BCT125ANSR | BCT125A | | FIEL M. | CDIP – J | Tube | SNJ54BCT125AJ | SNJ54BCT125AJ | | _55°C to 125°C | CFP – W | Tube | SNJ54BCT125AW | SNJ54BCT125AW | | | LCCC – FK | Tube | SNJ54BCT125AFK | SNJ54BCT125AFK | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are WWW.DZSG available at www.ti.com/sc/package. #### **FUNCTION TABLE** (each buffer) | | INPU | JTS | OUTPUT | |---|------|-----|--------| | I | OE | Α | Υ | | ĺ | L | Н | Н | | I | L | L | L | | I | Н | X | Z | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. # SN54BCT125A, SN74BCT125A QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS SCBS032F - SEPTEMBER 1988 - REVISED MARCH 2003 ## logic diagram (positive logic) Pin numbers shown are for the D, J, N, NS, and W packages. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | |----------------------------------------------------------------------------|---------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | –0.5 V to 7 V | | Voltage range applied to any output in the disabled or power-off state, VO | –0.5 V to 5.5 V | | Voltage range applied to any output in the high state, VO | –0.5 V to V <sub>CC</sub> | | Input clamp current, $I_{ K }(V_{ I } < 0)$ | –30 mA | | Current into any output in the low state, IO: SN54BCT125A | 96 mA | | SN74BCT125A | 128 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 2): D package | 86°C/W | | N package | 80°C/W | | NS package | 76°C/W | | Storage temperature range, T <sub>stq</sub> | –65°C to 150°C | | | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 51-7. # SN54BCT125A, SN74BCT125A QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS SCBS032F - SEPTEMBER 1988 - REVISED MARCH 2003 ## recommended operating conditions (see Note 3) | | | SN54BCT125A | | | SN74BCT125A | | | UNIT | |----------|--------------------------------|-------------|-----|-----|-------------|-----|-----|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | UNII | | Vcc | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | $V_{IH}$ | High-level input voltage | 2 | | | 2 | | | V | | $V_{IL}$ | Low-level input voltage | | | 8.0 | | | 0.8 | V | | lıK | Input clamp current | | | -18 | | | -18 | mA | | ЮН | High-level output current | | | -12 | | | -15 | mA | | loL | Low-level output current | | | 48 | | | 64 | mA | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | DADAMETED | TEST CONDITIONS | | SNS | 4BCT12 | 25A | SN74BCT125A | | | | | |------------------|--------------------------|---------------------------------|------|--------|------|-------------|------------------|------|------|--| | PARAMETER | '5 | TEST CONDITIONS | | | MAX | MIN | TYP <sup>†</sup> | MAX | UNIT | | | VIK | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -18 mA | | | -1.2 | | | -1.2 | V | | | | | $I_{OH} = -3 \text{ mA}$ | 2.4 | 3.3 | | 2.4 | 3.3 | | | | | VOH | V <sub>CC</sub> = 4.5 V | $I_{OH} = -12 \text{ mA}$ | 2 | 3.2 | | | | | V | | | | | $I_{OH} = -15 \text{ mA}$ | | | | 2 | 3.1 | | | | | Va | V45V | I <sub>OL</sub> = 48 mA | | 0.38 | 0.55 | | | | V | | | VOL | V <sub>CC</sub> = 4.5 V | $I_{OL} = 64 \text{ mA}$ | | | | | 0.42 | 0.55 | ٧ | | | lį | $V_{CC} = 0$ , | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | | lіН | $V_{CC} = 5.5 V$ , | V <sub>I</sub> = 2.7 V | | | 35 | | | 25 | μΑ | | | I <sub>I</sub> L | $V_{CC} = 5.5 V,$ | V <sub>I</sub> = 0.5 V | | | -20 | | | -20 | μΑ | | | lozh | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.7 V | | | 50 | | | 50 | μΑ | | | lozL | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0.5 V | | | -50 | | | -50 | μΑ | | | los <sup>‡</sup> | $V_{CC} = 5.5 V$ , | V <sub>O</sub> = 0 | -100 | | -225 | -100 | | -225 | mA | | | Іссн | $V_{CC} = 5.5 V$ , | Outputs open | | 19 | 31 | | 19 | 31 | mA | | | ICCL | V <sub>CC</sub> = 5.5 V, | Outputs open | | 46 | 49 | | 46 | 49 | mA | | | ICCZ | V <sub>CC</sub> = 5.5 V, | Outputs open | | 6 | 14 | | 6 | 14 | mA | | | C <sub>i</sub> | V <sub>CC</sub> = 5 V, | V <sub>I</sub> = 2.5 V or 0.5 V | | 4 | | | 4 | | pF | | | Со | V <sub>CC</sub> = 5 V, | V <sub>O</sub> = 2.5 V or 0.5 V | | 9 | | | 9 | | pF | | <sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ . <sup>‡</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second. # SN54BCT125A, SN74BCT125A QUADRUPLE BUS BUFFER GATES WITH 3-STATE OUTPUTS SCBS032F - SEPTEMBER 1988 - REVISED MARCH 2003 ## switching characteristics (see Figure 1) | PARAMETER | PARAMETER FROM (INPUT) (0 | | $V_{CC} = 5 \text{ V},$ $C_{L} = 50 \text{ pF},$ $R1 = 500 \Omega,$ $R2 = 500 \Omega,$ $T_{A} = 25^{\circ}C$ | | | $V_{CC}$ = 4.5 V to 5.5 V,<br>$C_L$ = 50 pF,<br>R1 = 500 Ω,<br>R2 = 500 Ω,<br>$T_A$ = MIN to MAX§ | | | | UNIT | | | | | | | | | | | | | | |------------------|---------------------------|------|--------------------------------------------------------------------------------------------------------------|-----|-------------|---------------------------------------------------------------------------------------------------|-------------|-----|------|------|-----|---|---|---|---|---|---|-----|------|---|------|---|------| | | | | 'BCT125A | | SN54BCT125A | | SN74BCT125A | | | | | | | | | | | | | | | | | | | | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | | | | | | | | | | | | | | <sup>t</sup> PLH | А | Y | 1.6 | 3.5 | 5.2 | 1.6 | 6 | 1.6 | 5.7 | ns | | | | | | | | | | | | | | | <sup>t</sup> PHL | ^ | | ' | 2.7 | 5 | 6.9 | 2.7 | 8 | 2.7 | 7.7 | 113 | | | | | | | | | | | | | | <sup>t</sup> PZH | ŌĒ | Y | 3.4 | 6.7 | 9 | 3.4 | 11.1 | 3.4 | 10.3 | ns | | | | | | | | | | | | | | | t <sub>PZL</sub> | OE | | r | r | ' | ſ | ſ | ı | ı | r | r | ſ | ſ | ſ | r | ī | 5 | 8.2 | 10.4 | 5 | 12.8 | 5 | 11.7 | | <sup>t</sup> PHZ | ŌĒ | OE V | 3 | 5.8 | 7.4 | 3 | 9.4 | 3 | 8.9 | ns | | | | | | | | | | | | | | | t <sub>PLZ</sub> | J. | 1 | 2.8 | 5.5 | 7.3 | 2.8 | 9.9 | 2.8 | 8.6 | 115 | | | | | | | | | | | | | | <sup>§</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. **VOLTAGE WAVEFORMS** **ENABLE AND DISABLE TIMES, 3-STATE OUTPUTS** ## PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. **VOLTAGE WAVEFORMS** PROPAGATION DELAY TIMES (see Note D) - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $t_r = t_f \leq 2.5$ ns, duty cycle = 50%. - C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - D. The outputs are measured one at a time with one transition per measurement. - E. When measuring propagation delay times of 3-state outputs, switch S1 is open. - F. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms 26-Sep-2005 ## **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------| | 5962-9093701M2A | ACTIVE | LCCC | FK | 20 | 1 | TBD | Call TI | Level-NC-NC-NC | | 5962-9093701MCA | ACTIVE | CDIP | J | 14 | 1 | TBD | Call TI | Level-NC-NC-NC | | 5962-9093701MDA | ACTIVE | CFP | W | 14 | 1 | TBD | Call TI | Level-NC-NC-NC | | SN54BCT125AJ | ACTIVE | CDIP | J | 14 | 1 | TBD | Call TI | Level-NC-NC-NC | | SN74BCT125AD | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74BCT125ADE4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74BCT125ADR | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74BCT125ADRE4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74BCT125AN | ACTIVE | PDIP | N | 14 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | SN74BCT125ANE4 | ACTIVE | PDIP | N | 14 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | SN74BCT125ANSR | ACTIVE | SO | NS | 14 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74BCT125ANSRE4 | ACTIVE | SO | NS | 14 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SNJ54BCT125AFK | ACTIVE | LCCC | FK | 20 | 1 | TBD | Call TI | Level-NC-NC-NC | | SNJ54BCT125AJ | ACTIVE | CDIP | J | 14 | 1 | TBD | Call TI | Level-NC-NC-NC | | SNJ54BCT125AW | ACTIVE | CFP | W | 14 | 1 | TBD | Call TI | Level-NC-NC-NC | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI # **PACKAGE OPTION ADDENDUM** 26-Sep-2005 to Customer on an annual basis. - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # W (R-GDFP-F14) # CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP1-F14 and JEDEC MO-092AB ## FK (S-CQCC-N\*\*) ## **28 TERMINAL SHOWN** ## LEADLESS CERAMIC CHIP CARRIER - NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. The terminals are gold plated. - E. Falls within JEDEC MS-004 # N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. # D (R-PDSO-G14) # PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-012 variation AB. ## **MECHANICAL DATA** # NS (R-PDSO-G\*\*) ## 14-PINS SHOWN ## PLASTIC SMALL-OUTLINE PACKAGE - . All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265