## 捷多邦,专业PCB打样工厂**SN54时0163**.5SN74HC163 4-BIT SYNCHRONOUS BINARY COUNTERS SCLS298D - JANUARY 1996 - REVISED - OCTOBER 2003 - Wide Operating Voltage Range of 2 V to 6 V - **Outputs Can Drive Up To 10 LSTTL Loads** - Low Power Consumption, 80-µA Max ICC - Typical $t_{pd} = 14 \text{ ns}$ - ±4-mA Output Drive at 5 V - Low Input Current of 1 µA Max - Internal Look-Ahead for Fast Counting - Carry Output for n-Bit Cascading - **Synchronous Counting** - Synchronously Programmable ## description/ordering information These synchronous, presettable counters feature an internal carry look-ahead for application in high-speed counting designs. The 'HC163 devices are 4-bit binary counters. Synchronous operation is provided by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when instructed by the count-enable (ENP, ENT) inputs and internal gating. This mode of operation eliminates the output counting spikes normally associated with synchronous (ripple-clock) counters. A buffered clock (CLK) input triggers the four flip-flops on the rising (positive-going) edge of the clock waveform. SN54HC163...J OR W PACKAGE SN74HC163...D, DB, N, NS, OR PW PACKAGE (TOP VIEW) SN54HC163...FK PACKAGE (TOP VIEW) NC - No internal connection ## ORDERING INFORMATION | TA | PACKAGET | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|----------------------------------|--------------|--------------------------|---------------------| | W COLL H | PDIP – N | Tube of 25 | SN74HC163N | SN74HC163N | | THE V | MAG | Tube of 40 | SN74HC163D | | | To be | SOIC - D | Reel of 2500 | SN74HC163DR | HC163 | | | | Reel of 250 | SN74HC163DT | | | -40°C to 85°C | °C to 85°C SOP – NS Reel of 2000 | | SN74HC163NSR | HC163 | | | SSOP - DB | Reel of 2000 | SN74HC163DBR | HC163 | | | | Tube of 90 | SN74HC163PW | M.M.M. | | | TSSOP - PW | Reel of 2000 | SN74HC163PWR | HC163 | | | 17 | Reel of 250 | SN74HC163PWT | | | 197 | CDIP – J | Tube of 25 | SNJ54HC163J | SNJ54HC163J | | -55°C to 125°C | CFP – W | Tube of 150 | SNJ54HC163W | SNJ54HC163W | | | LCCC – FK | Tube of 55 | SNJ54HC163FK | SNJ54HC163FK | Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of SCLS298D - JANUARY 1996 - REVISED - OCTOBER 2003 ### description/ordering information (continued) These counters are fully programmable; that is, they can be preset to any number between 0 and 9 or 15. As presetting is synchronous, setting up a low level at the load input disables the counter and causes the outputs to agree with the setup data after the next clock pulse, regardless of the levels of the enable inputs. The clear function for the 'HC163 devices is synchronous. A low level at the clear (CLR) input sets all four of the flip-flop outputs low after the next low-to-high transition of CLK, regardless of the levels of the enable inputs. This synchronous clear allows the count length to be modified easily by decoding the Q outputs for the maximum count desired. The active-low output of the gate used for decoding is connected to CLR to synchronously clear the counter to 0000 (LLLL). The carry look-ahead circuitry provides for cascading counters for n-bit synchronous applications without additional gating. ENP, ENT, and a ripple-carry output (RCO) are instrumental in accomplishing this function. Both ENP and ENT must be high to count, and ENT is fed forward to enable RCO. Enabling RCO produces a high-level pulse while the count is maximum (9 or 15 with $Q_A$ high). This high-level overflow ripple-carry pulse can be used to enable successive cascaded stages. Transitions at ENP or ENT are allowed, regardless of the level of CLK. These counters feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) is dictated solely by the conditions meeting the stable setup and hold times. ## logic diagram (positive logic) $<sup>^{\</sup>dagger}$ For simplicity, routing of complementary signals $\overline{\text{LD}}$ and $\overline{\text{CK}}$ is not shown on this overall logic diagram. The uses of these signals are shown on the logic diagram of the D/T flip-flops. Pin numbers shown are for the D, DB, J, N, NS, PW, and W packages. SCLS298D - JANUARY 1996 - REVISED - OCTOBER 2003 ## logic symbol, each D/T flip-flop ## logic diagram, each D/T flip-flop (positive logic) $\dagger$ The origins of $\overline{\text{LD}}$ and $\overline{\text{CK}}$ are shown in the logic diagram of the overall device. ## typical clear, preset, count, and inhibit sequence The following sequence is illustrated below: - 1. Clear outputs to zero (synchronous) - 2. Preset to binary 12 - 3. Count to 13, 14, 15, 0, 1, and 2 - 4. Inhibit SCLS298D - JANUARY 1996 - REVISED - OCTOBER 2003 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | -0.5 | V to 7 V | |-------------------------------------------------------------------|-----------------|---------|----------| | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) (se | e Note 1) | | ±20 mA | | Output clamp current, IOK (VO < 0 or VO > VCC | g) (see Note 1) | | ±20 mA | | Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ) | | | | | Continuous current through V <sub>CC</sub> or GND | | | ±50 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 2): | | | | | , <b>3</b> /1, 1 | DB package | | | | | N package | | 67°C/W | | | NS package | | 64°C/W | | | PW package | 1 | 08°C/W | | Storage temperature range, T <sub>sta</sub> | | 35°C to | o 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. ### recommended operating conditions (see Note 3) | | | | SN | SN54HC163 | | SN | 174HC16 | 3 | UNIT | |--------------------|---------------------------------|-------------------------|------|-----------|------|------|---------|------|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNII | | Vcc | Supply voltage | | 2 | 5 | 6 | 2 | 5 | 6 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | | 1.5 | | | | | ViH | High-level input voltage | V <sub>CC</sub> = 4.5 V | 3.15 | | | 3.15 | | | V | | | | VCC = 6 V | 4.2 | | | 4.2 | | | | | | | V <sub>CC</sub> = 2 V | | | 0.5 | | | 0.5 | | | ٧ <sub>IL</sub> | Low-level input voltage | V <sub>CC</sub> = 4.5 V | | | 1.35 | | | 1.35 | V | | | | VCC = 6 V | | | 1.8 | | | 1.8 | | | VI | Input voltage | | 0 | | VCC | 0 | | VCC | V | | ٧o | Output voltage | | 0 | | VCC | 0 | | VCC | V | | | | V <sub>CC</sub> = 2 V | | | 1000 | | | 1000 | | | Δt/Δv <sup>‡</sup> | Input transition rise/fall time | V <sub>CC</sub> = 4.5 V | | | 500 | _ | | 500 | ns | | | | VCC = 6 V | | | 400 | | | 400 | | | TA | Operating free-air temperature | | -55 | | 125 | -40 | | 85 | °C | NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. <sup>‡</sup> If this device is used in the threshold region (from V<sub>IL</sub>max = 0.5 V to V<sub>IH</sub>min = 1.5 V), there is a potential to go into the wrong state from induced grounding, causing double clocking. Operating with the inputs at t<sub>t</sub> = 1000 ns and V<sub>CC</sub> = 2 V does not damage the device; however, functionally, the CLK inputs are not ensured while in the shift, count, or toggle operating modes. SCLS298D - JANUARY 1996 - REVISED - OCTOBER 2003 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | DADAMETED | TEOT OF | NIDITIONS | ., | Т | A = 25°C | ; | SN54H | IC163 | SN74H | C163 | | |-----------|----------------------|----------------------------|------------|------|----------|------|-------|-------|-------|-------|------| | PARAMETER | TEST CONDITIONS | | VCC | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | 2 V | 1.9 | 1.998 | | 1.9 | | 1.9 | | | | | | $I_{OH} = -20 \mu A$ | 4.5 V | 4.4 | 4.499 | | 4.4 | | 4.4 | | | | Voн | VI = VIH or VIL | | 6 V | 5.9 | 5.999 | | 5.9 | | 5.9 | | V | | | | $I_{OH} = -4 \text{ mA}$ | 4.5 V | 3.98 | 4.3 | | 3.7 | | 3.84 | | | | | | $I_{OH} = -5.2 \text{ mA}$ | 6 V | 5.48 | 5.8 | | 5.2 | | 5.34 | | | | | | | 2 V | | 0.002 | 0.1 | | 0.1 | | 0.1 | | | | | $I_{OL} = 20 \mu A$ | 4.5 V | | 0.001 | 0.1 | | 0.1 | | 0.1 | | | VOL | VI = VIH or VIL | | 6 V | | 0.001 | 0.1 | | 0.1 | | 0.1 | V | | | | I <sub>OL</sub> = 4 mA | 4.5 V | | 0.17 | 0.26 | | 0.4 | | 0.33 | | | | | $I_{OL} = 5.2 \text{ mA}$ | 6 V | | 0.15 | 0.26 | | 0.4 | | 0.33 | | | lį | $V_I = V_{CC}$ or 0 | | 6 V | | ±0.1 | ±100 | | ±1000 | | ±1000 | nA | | lcc | $V_I = V_{CC}$ or 0, | I <sub>O</sub> = 0 | 6 V | | | 8 | | 160 | | 80 | μΑ | | Ci | | | 2 V to 6 V | | 3 | 10 | | 10 | | 10 | pF | # timing requirements over recommended operating free-air temperature range (unless otherwise noted) | | | | | T <sub>A</sub> = | 25°C | SN54H | IC163 | SN74H | IC163 | | |-----------------|-----------------------------------|-----------------|-------|------------------|------|-------|-------|-------|-------|------| | | | | vcc | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | 2 V | | 6 | | 4.2 | | 5 | | | fclock | fclock Clock frequency | | 4.5 V | | 31 | | 21 | | 25 | MHz | | | | 6 V | | 36 | | 25 | | 29 | | | | | | | 2 V | 80 | | 120 | | 100 | | | | t <sub>W</sub> | Pulse duration | CLK high or low | 4.5 V | 16 | | 24 | | 20 | | ns | | | | | 6 V | 14 | | 20 | | 17 | | | | | | | 2 V | 150 | | 225 | | 190 | | | | | | A, B, C, or D | 4.5 V | 30 | | 45 | | 38 | | | | | LOAI | | 6 V | 26 | | 38 | | 32 | | | | | | | 2 V | 135 | | 205 | | 170 | | | | | | LOAD low | 4.5 V | 27 | | 41 | | 34 | | | | | | | 6 V | 23 | | 35 | | 29 | | | | | | | 2 V | 170 | | 255 | | 215 | | | | t <sub>su</sub> | Setup time before CLK↑ | ENP, ENT | 4.5 V | 34 | | 51 | | 43 | | ns | | | | | 6 V | 29 | | 43 | | 37 | | | | | | | 2 V | 160 | | 240 | | 200 | | | | | | CLR low | 4.5 V | 32 | | 48 | | 40 | | | | | | | 6 V | 27 | | 41 | | 34 | | | | | | | 2 V | 160 | | 240 | | 200 | | | | | | CLR inactive | 4.5 V | 32 | | 48 | | 40 | | | | | | | 6 V | 27 | | 41 | | 34 | | | | | | <u> </u> | 2 V | 0 | | 0 | | 0 | | | | th | Hold time, all synchronous inputs | after CLK↑ | 4.5 V | 0 | | 0 | | 0 | | ns | | | | | 6 V | 0 | | 0 | | 0 | | | SCLS298D - JANUARY 1996 - REVISED - OCTOBER 2003 # switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | DADAMETER | FROM | то | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | T <sub>A</sub> = 25°C | | SN54H | IC163 | SN74H | IC163 | | | |-----------------|---------|----------|---------------------------------------|-----------------------|-----|-------|-------|-------|-------|-----|------| | PARAMETER | (INPUT) | (OUTPUT) | VCC | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | 2 V | 6 | 14 | | 4.2 | | 5 | | | | fmax | | | 4.5 V | 31 | 40 | | 21 | | 25 | | MHz | | | | | 6 V | 36 | 44 | | 25 | | 29 | | | | | | | 2 V | | 83 | 215 | | 325 | | 270 | | | | | RCO | 4.5 V | | 24 | 43 | | 65 | | 54 | | | | CLK | | 6 V | | 20 | 37 | | 55 | | 46 | | | | | Any Q | 2 V | | 80 | 205 | | 310 | | 255 | | | <sup>t</sup> pd | | | 4.5 V | | 25 | 41 | | 62 | | 51 | ns | | | | | 6 V | | 21 | 35 | | 53 | | 43 | | | | | | 2 V | | 62 | 195 | | 295 | | 245 | | | | ENT | RCO | 4.5 V | | 17 | 39 | | 59 | | 49 | | | | | | 6 V | | 14 | 33 | | 50 | | 42 | | | | | | 2 V | | 38 | 75 | | 110 | | 95 | | | t <sub>t</sub> | | Any | 4.5 V | | 8 | 15 | | 22 | | 19 | ns | | | | | 6 V | | 6 | 13 | | 19 | | 16 | | ## operating characteristics, $T_A = 25^{\circ}C$ | | PARAMETER | | TYP | UNIT | |-----------------|-------------------------------|---------|-----|------| | C <sub>pd</sub> | Power dissipation capacitance | No load | 60 | pF | ### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>I</sub> includes probe and test-fixture capacitance. - B. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \ \Omega$ , $t_\Gamma = 6 \ ns$ , $t_f = 6 \ ns$ . - C. For clock inputs, $f_{\mbox{\scriptsize max}}$ is measured when the input duty cycle is 50%. - D. The outputs are measured one at a time with one input transition per measurement. - E. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . Figure 1. Load Circuit and Voltage Waveforms SCLS298D - JANUARY 1996 - REVISED - OCTOBER 2003 ### APPLICATION INFORMATION ### n-bit synchronous counters This application demonstrates how the look-ahead carry circuit can be used to implement a high-speed n-bit counter. The 'HC163 devices count in binary. Virtually any count mode (modulo-N, N<sub>1</sub>-to-N<sub>2</sub>, N<sub>1</sub>-to-maximum) can be used with this fast look-ahead circuit. The application circuit shown in Figure 2 is not valid for clock frequencies above 18 MHz (at $25^{\circ}$ C and $4.5^{\circ}$ V V<sub>CC</sub>). The reason for this is that there is a glitch that is produced on the second stage's RCO and every succeeding stage's RCO. This glitch is common to all HC vendors that Texas Instruments has evaluated, in addition to the bipolar equivalents (LS, ALS, AS). ### **APPLICATION INFORMATION** Figure 2 ### APPLICATION INFORMATION ### n-bit synchronous counters (continued) The glitch on RCO is caused because the propagation delay of the rising edge of $Q_A$ of the second stage is shorter than the propagation delay of the falling edge of ENT. RCO is the product of ENT, $Q_A$ , $Q_B$ , $Q_C$ , and $Q_D$ (ENT $\times$ $Q_A \times Q_B \times Q_C \times Q_D$ ). The resulting glitch is about 7–12 ns in duration. Figure 3 shows the condition in which the glitch occurs. For simplicity, only two stages are being considered, but the results can be applied to other stages. $Q_B$ , $Q_C$ , and $Q_D$ of the first and second stage are at logic one, and $Q_A$ of both stages are at logic zero (1110 1110) after the first clock pulse. On the rising edge of the second clock pulse, $Q_A$ and RCO of the first stage go high. On the rising edge of the third clock pulse, $Q_A$ and RCO of the first stage return to a low level, and $Q_A$ of the second stage goes to a high level. At this time, the glitch on RCO of the second stage appears because of the race condition inside the chip. The glitch causes a problem in the next stage (stage three) if the glitch is still present when the next rising clock edge appears (clock pulse 4). To ensure that this does not happen, the clock frequency must be less than the inverse of the sum of the clock-to-RCO propagation delay and the glitch duration ( $t_g$ ). In other words, $t_{max} = 1/(t_{pd} CLK$ -to-RCO + $t_g$ ). For example, at 25°C at 4.5-V V<sub>CC</sub>, the clock-to-RCO propagation delay is 43 ns and the maximum duration of the glitch is 12 ns. Therefore, the maximum clock frequency that the cascaded counters can use is 18 MHz. The following tables contain the $t_{clock}$ , $t_{w}$ , and $t_{max}$ specifications for applications that use more than two 'HC163 devices cascaded together. SCLS298D - JANUARY 1996 - REVISED - OCTOBER 2003 ### APPLICATION INFORMATION ### n-bit synchronous counters (continued) ## timing requirements over recommended operating free-air temperature range (unless otherwise noted) | | | l ,, | T <sub>A</sub> = 25°C | | SN54HC163 | | SN74HC163 | | | |----------------|---------------------------------|-------|-----------------------|-----|-----------|-----|-----------|-----|------| | | | VCC | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | | 2 V | | 3.6 | | 2.5 | | 2.9 | | | fclock | Clock frequency | 4.5 V | | 18 | | 12 | | 14 | MHz | | | | 6 V | | 21 | | 14 | | 17 | | | | | 2 V | 140 | | 200 | | 170 | | | | t <sub>W</sub> | Pulse duration, CLK high or low | 4.5 V | 28 | | 40 | | 36 | | ns | | | | 6 V | 24 | | 36 | | 30 | | | ## switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Note 4) | DADAMETER | FROM TO | | ,, | T <sub>A</sub> = 25°C | | SN54HC163 | | SN74HC163 | | | |------------------|---------|----------|-------|-----------------------|-----|-----------|-----|-----------|-----|------| | PARAMETER | (INPUT) | (OUTPUT) | VCC | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | 2 V | 3.6 | | 2.5 | | 2.9 | | | | f <sub>max</sub> | | | 4.5 V | 18 | | 12 | | 14 | | MHz | | | | | 6 V | 21 | | 14 | | 17 | | | NOTE 4: These limits apply only to applications that use more than two 'HC163 devices cascaded together. If the 'HC163 devices are used as a single unit, or only two cascaded together, then the maximum clock frequency that the devices can use is not limited because of the glitch. In these situations, the devices can be operated at the maximum specifications. A glitch can appear on RCO of a single 'HC163 device, depending on the relationship of ENT to CLK. Any application that uses RCO to drive any input, except an ENT of another cascaded 'HC163 device, must take this into consideration. 28-Feb-2005 ### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan (2) | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------|------------------|--------------------------------------------| | 86076012A | ACTIVE | LCCC | FK | 20 | 1 | None | Call TI | Level-NC-NC-NC | | 8607601EA | ACTIVE | CDIP | J | 16 | 1 | None | Call TI | Level-NC-NC-NC | | 8607601FA | ACTIVE | CFP | W | 16 | 1 | None | Call TI | Level-NC-NC-NC | | JM38510/66304BEA | ACTIVE | CDIP | J | 16 | 1 | None | Call TI | Level-NC-NC-NC | | SN54HC163J | ACTIVE | CDIP | J | 16 | 1 | None | Call TI | Level-NC-NC-NC | | SN74HC163D | ACTIVE | SOIC | D | 16 | 40 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM | | SN74HC163DBR | ACTIVE | SSOP | DB | 16 | 2000 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM | | SN74HC163DR | ACTIVE | SOIC | D | 16 | 2500 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM | | SN74HC163DT | ACTIVE | SOIC | D | 16 | 250 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM | | SN74HC163N | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | SN74HC163NSR | ACTIVE | SO | NS | 16 | 2000 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM | | SN74HC163PW | ACTIVE | TSSOP | PW | 16 | 90 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-1-250C-UNLIM | | SN74HC163PWR | ACTIVE | TSSOP | PW | 16 | 2000 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-1-250C-UNLIM | | SN74HC163PWT | ACTIVE | TSSOP | PW | 16 | 250 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-1-250C-UNLIM | | SNJ54HC163FK | ACTIVE | LCCC | FK | 20 | 1 | None | Call TI | Level-NC-NC-NC | | SNJ54HC163J | ACTIVE | CDIP | J | 16 | 1 | None | Call TI | Level-NC-NC-NC | | SNJ54HC163W | ACTIVE | CFP | W | 16 | 1 | None | Call TI | Level-NC-NC-NC | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - May not be currently available - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. None: Not yet available Lead (Pb-Free). **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.1% of total product weight. (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited ## **PACKAGE OPTION ADDENDUM** 28-Feb-2005 | information may not be available for release. | | | |-----------------------------------------------|--|--| | | | | In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. ## W (R-GDFP-F16) ## CERAMIC DUAL FLATPACK - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only. - E. Falls within MIL STD 1835 GDFP1-F16 and JEDEC MO-092AC ### FK (S-CQCC-N\*\*) ### **28 TERMINAL SHOWN** ### LEADLESS CERAMIC CHIP CARRIER - NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. The terminals are gold plated. - E. Falls within JEDEC MS-004 ## N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. ## D (R-PDSO-G16) ## PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-012 variation AC. ## **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) ### 14-PINS SHOWN ## PLASTIC SMALL-OUTLINE PACKAGE - . All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. ## DB (R-PDSO-G\*\*) ### **PLASTIC SMALL-OUTLINE** ### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. - D. Falls within JEDEC MO-150 ## PW (R-PDSO-G\*\*) ### 14 PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265