- Integrated Transient Voltage Suppression - ESD Protection for Bus Terminals: - ±15 kV Human Body Model - ±8 kV IEC1000-4-2, Contact Discharge - ±15 kV IEC1000-4-2, Air-Gap Discharge - Circuit Damage Protection of 400 W Peak (Typical) - Controlled Driver Output-Voltage Slew Rates Allows Longer Cable Stub Lengths - 250-kbits/s in Electrically Noisy Environments - Open-Circuit Fail-Safe Receiver Design - 1/2 Unit Load Allows for 64 Devices Connected on Bus - Thermal Shutdown Protection - Power-Up/-Down Glitch Protection - Each Transceiver Meets or Exceeds the Requirements of EIA RS-485 and ISO/IEC 8482:1993(E) Standards - Low Disabled Supply Current 300 μA Max - Pin Compatible with SN75176 ## description The SN75LBC184 and SN65LBC184 are differential data line transceivers in the trade-standard footprint of the SN75176 with built-in protection against high-energy noise transients. This feature provides a substantial increase in reliability for better immunity to noise transients coupled to the data cable over most existing devices. Use of these circuits provides a reliable low-cost direct-coupled (with no isolation transformer) data line interface without requiring any external components. The SN75LBC184 and SN65LBC184 can withstand overvoltage transients of 400 W peak (typical). The conventional combination wave called out in CEI IEC 1000-4-5 simulates the overvoltage transient and models a unidirectional surge caused by overvoltages from switching and secondary lightning transients. ## functional logic diagram (positive logic) Figure 1. Surge Waveform — Combination Wave Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SLLS236A - OCTOBER 1996 - REVISED MAY 1998 ### description (continued) A biexponential function defined by separate rise and fall times for voltage and current simulates the combination wave. The standard 1.2 $\mu$ s/50 $\mu$ s combination waveform is shown in Figure 1 and in the test description in Figure 9. The device also includes additional desirable features for party-line data buses in electrically noisy environment applications including industrial process control. The differential-driver design incorporates slew-rate-controlled outputs sufficient to transmit data up to 250 kbits/s. Slew-rate control allows longer unterminated cable runs and longer stub lengths from the main backbone than possible with uncontrolled and faster voltage transitions. A unique receiver design provides a fail-safe output of a high level when the inputs are left floating (open circuit). The SN75LBC184 and SN65LBC184 receiver also includes a high input resistance equivalent to one-half unit load allowing connection of up to 64 similar devices on the bus. The SN75LBC184 is characterized for operation from 0°C to 70°C. The SN65LBC184 is characterized from -40°C to 85°C. #### **DRIVER FUNCTION TABLE** | INPUT | ENABLE | OUTPUTS | | | |-------|--------|---------|---|--| | D | DE | Α | В | | | Н | Н | Н | L | | | L | Н | L | Н | | | Х | L | Z | Z | | H = high level, L = low level, ? = indeterminate, X = irrelevant, Z = high impedance (off) #### **RECEIVER FUNCTION TABLE** | DIFFERENTIAL INPUTS | ENABLE | OUTPUT | |----------------------------------|--------|--------| | A – B | RE | R | | V <sub>ID</sub> ≥ 0.2 V | L | Н | | -0.2 V < V <sub>ID</sub> < 0.2 V | L | ? | | V <sub>ID</sub> ≤ −0.2 V | L | L | | X | Н | Z | | Open | L | Н | H = high level, L = low level, ? = indeterminate, X = irrelevant, Z = high impedance (off) #### logic symbol† <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. SLLS236A - OCTOBER 1996 - REVISED MAY 1998 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, V <sub>CC</sub> (see Note 1) | | |-------------------------------------------------------------------|--------------------| | Data input/output voltage | | | Electrostatic discharge: | | | All Terminals (Class 3 A) (see Note 3) | | | All Terminals (Class 3 B) (see Note 3) | | | Continuous total power dissipation (see Note 2) | Internally Limited | | Operating free-air temperature range, T <sub>A</sub> : SN65LBC184 | – 40°C to 85°C | | SN75LBC184 | 0°C to 70°C | | Storage temperature range, T <sub>stq</sub> | | | Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds | 260°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltage values, except differential input/output bus voltage, are with respect to network ground terminal. - 2. The driver shuts down at a junction temperature of approximately 160°C. To operate below this temperature, see the Dissipation Rating Table. - 3. GND and bus terminal ESD ratings are beyond readily available test equipment capabilities for MIL-STD-883C method 3015.3. #### **DISSIPATION RATING TABLE** | PACKAGE | $T_{\mbox{A}} \le 25^{\circ}\mbox{C}$ POWER RATING | ^ | | T <sub>A</sub> = 85°C<br>POWER RATING | | |---------|----------------------------------------------------|-----------|--------|---------------------------------------|--| | D | 725 mW | 5.8 mW/°C | 464 mW | 377 mW | | | Р | 1150 mW | 9.2 mW/°C | 736 mW | 598 mW | | #### recommended operating conditions | | | | MIN | TYP | MAX | UNIT | |------------------------------------------------|--------------------------------------------------------------------------------------------|--|-----------------|-----|------|------| | Supply voltage, V <sub>CC</sub> | | | 4.75 | 5 | 5.25 | V | | Voltage at any bus terminal (separately | Voltage at any bus terminal (separately or common mode), V <sub>I</sub> or V <sub>IC</sub> | | _7 <sup>‡</sup> | | 12 | V | | High-level input voltage, VIH | D, DE, and RE | | 2 | | | V | | Low-level input voltage, V <sub>IL</sub> | D, DE, and RE | | | | 0.8 | ٧ | | Differential input voltage, V <sub>ID</sub> | | | | | 12 | V | | High lovel cutout current lav | Driver | | | | -60 | mA | | High-level output current, IOH | Receiver | | | | -8 | mA | | Low level output ourrent lev | Driver | | | | 60 | mA | | Low-level output current, IOL | Receiver | | | | 4 | IIIA | | Operating free-air temperature, T <sub>A</sub> | SN75LBC184 | | 0 | | 70 | °C | | Operating nee-all temperature, 1A | SN65LBC184 | | -40‡ | | 85 | °C | <sup>&</sup>lt;sup>‡</sup> The algebraic convention, in which the less-positive (more-negative) limit is designated minimum, is used in this data sheet for input voltage, common-mode input voltage, common-mode output voltage, and free-air temperature levels only. SLLS236A - OCTOBER 1996 - REVISED MAY 1998 #### **DRIVER SECTION** ## electrical characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | ALTERNATE<br>SYMBOLS | TEST CONDITIONS | | MIN TYPT | MAX | UNIT | |-----------------------|-----------------------------------------------------------------------------------|-----------------------------------|------------------------|----------------------|-----------------------------|------|------| | | | | DE = RE = 5 V, | SN75LBC184 | 12 | 25 | mA | | | | | No Load | SN65LBC184 | 12 | 30 | IIIA | | Icc | Supply current | NA | DE = 0 V,<br>RE = 5 V. | SN75LBC184 | 175 | 300 | μA | | | | | No Load | SN65LBC184 | 175 | 300 | μΑ | | lіН | High-level input current (D, DE, RE) | NA | V <sub>I</sub> = 2.4 V | | | ±100 | μΑ | | I <sub>IL</sub> | Low-level input current (D, DE, RE) | NA | V <sub>I</sub> = 0.4 V | | | ±100 | μΑ | | | | | V <sub>O</sub> = -7 V | | -120 | -250 | | | los | Short-circuit output current (see Note 5) | NA $V_O = V_{CC}$ | | | | 250 | mA | | | (555 1155 2) | | V <sub>O</sub> = 12 V | | | 250 | | | loz | High-impedance output current | NA | | | See Receiver I <sub>I</sub> | | mA | | VO | Output voltage | V <sub>oa</sub> , V <sub>ob</sub> | I <sub>O</sub> = 0‡ | | 0 | 6 | V | | VOC(PP) | Peak-to-peak change in common-<br>mode output voltage during state<br>transitions | NA | See Figures 5 and 6 | | 0.8 | | V | | Voc | Common-mode output voltage | V <sub>os</sub> | See Figure 4 | | 1 | 3 | V | | ∆V <sub>OC</sub> (SS) | Magnitude of change, common-<br>mode steady-state output voltage | $ V_{OS} - \overline{V}_{OS} $ | See Figure 5 | | | 0.2 | V | | | | | IO = 0 | | 1.5 | 6 | V | | IVODI | Magnitude of differential output voltage VA – VB (see Note 4) | Vo | R <sub>L</sub> = 54 Ω, | $T_A \ge 0^{\circ}C$ | 1.5 | | V | | | See Figure 4 | See Figure 4 | T <sub>A</sub> < 0°C | 1 | | V | | | Δ V <sub>OD</sub> | Change in differential voltage mag-<br>nitude between logic states | $ V_t - \overline{V}_t $ | R <sub>L</sub> = 54 Ω | | | 0.2 | V | $<sup>^{\</sup>dagger}$ All typical values are measured with T<sub>A</sub> = 25°C and V<sub>CC</sub> = 5 V. 5. This parameter is measured with only one output being driven at a time. $<sup>\</sup>ddagger$ I<sub>O</sub> = I<sub>ia</sub>, I<sub>ib</sub>. I<sub>ia</sub> and I<sub>ib</sub> are alternate symbols for input voltage. NOTES: 4. The minimum V<sub>OD</sub> specification of the SN75LBC184 and the SN65LBC184 may not fully comply with ANSI RS-485 at operating temperature below 0°C. System designers should take the possibly lower output signal into account in determining the maximum signal-transmission distance. # SN65LBC184, SN75LBC184 **DIFFERENTIAL TRANSCEIVER** WITH TRANSIENT VOLTAGE SUPPRESSION SLLS236A - OCTOBER 1996 - REVISED MAY 1998 # **DRIVER SECTION (CONTINUED)** # switching characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | | TEST CONDITIONS | | | TYP | MAX | UNIT | |--------------------|--------------------------------------------------------------|------------------------|-------------------------|--------------|------|-----|-----|------| | <sup>t</sup> d(DH) | Differential output delay time, low-to-high-<br>level output | | | | | | 1.5 | μs | | <sup>t</sup> d(DL) | Differential-output delay time, high-to-low-level output | R <sub>L</sub> = 54 Ω, | See Figure 5 | | | | 1.5 | μs | | <sup>t</sup> PLH | Propagation delay time, low-to-high-level output | C <sub>L</sub> = 15 pF | | 0.5 | 1.5 | μs | | | | tPHL | Propagation delay time, high-to-low-level output | | | | | 0.5 | 1.5 | μs | | tsk(p) | Pulse skew $( t_{d(DH)} - t_{d(DL)} )$ | | | | | 75 | 225 | ns | | t <sub>r</sub> | Rise time, single ended | D 54.0 | C <sub>I</sub> = 15 pF, | See Figure 5 | 0.25 | | 1.8 | μs | | t <sub>f</sub> | Fall time, single ended | $R_L = 54 \Omega$ | C[ = 15 pr, | See Figure 5 | 0.25 | | 1.8 | μs | | <sup>t</sup> PZH | Output enable time to high level | $R_L = 110 \Omega$ , | See Figure 2 | | | | 3.5 | μs | | tPZL | Output enable time to low level | $R_L = 110 \Omega$ , | See Figure 3 | | | | 3.5 | μs | | <sup>t</sup> PHZ | Output disable time from high level | $R_L = 110 \Omega$ , | See Figure 2 | · | | | 2 | μs | | tPLZ | Output disable time from low level | $R_L = 110 \Omega$ , | See Figure 3 | | | | 2 | μs | SLLS236A - OCTOBER 1996 - REVISED MAY 1998 #### RECEIVER SECTION ## electrical characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | | MIN | TYP† | MAX | UNIT | |-------------------|----------------------------------------|-----------------------------------------|------------------------|--------------|-------|------|------|------| | | | DE = RE = 0 V, | No Load | | | | 3.9 | mA | | Icc | Supply current (total package) | RE = 5 V,<br>No Load | DE = 0 V, | | | | 300 | μА | | | Input current | | V <sub>I</sub> = 12 V | , | | | 500 | | | ŧι | | Other input = 0 V | V <sub>I</sub> = 12 V, | $V_{CC} = 0$ | | | 500 | ^ | | | | | V <sub>I</sub> = −7 V | | | | -400 | μΑ | | | | | $V_I = -7 V$ , | VCC = 0 | | | -400 | | | loz | High-impedance-state output current | $V_0 = 0.4 \text{ V to } 2.4 \text{ V}$ | | | | | ±100 | μΑ | | V <sub>hys</sub> | Input hysteresis voltage | | | | | 70 | | mV | | V <sub>IT+</sub> | Positive-going input threshold voltage | | | | | | 200 | mV | | V <sub>IT</sub> _ | Negative-going input threshold voltage | | | | -200‡ | | | mV | | Vон | High-level output voltage | I <sub>OH</sub> = -8 mA | Figure 7 | | 2.7 | | | V | | VOL | Low-level output voltage | I <sub>OL</sub> = 4 mA | Figure 7 | | | | 0.5 | V | <sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . ## switching characteristics over recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | | | | | | | |------------------|--------------------------------------------------|--------------------------------------|----------|----------|----------|--------|---------|--------|----|--------------|--|--|-----|----| | tPLH | Propagation delay time, low-to-high-level output | C: | C. 50 pF | C. 50 pF | C. 50 pF | 0 50-5 | 0 50 -5 | 0 50-5 | C: | Soo Eiguro 7 | | | 300 | ns | | t <sub>PHL</sub> | Propagation delay time, high-to-low-level output | C <sub>L</sub> = 50 pF, See Figure 7 | | | | 300 | ns | | | | | | | | | tsk(p) | Pulse skew ( tpHL - tpLH ) | | | | | 100 | ns | | | | | | | | | t <sub>r</sub> | Rise time, single ended | See Figure 7 | | | 20 | | ns | | | | | | | | | t <sub>f</sub> | Fall time, single ended | | | | 20 | | ns | | | | | | | | | <sup>t</sup> PZH | Output enable time to high level | | | | | 300 | ns | | | | | | | | | tpZL | Output enable time to low level | See Figure 8 | | | | 300 | ns | | | | | | | | | tPHZ | Output disable time from high level | | | | | 300 | ns | | | | | | | | | <sup>t</sup> PLZ | Output disable time from low level | | | | | 300 | ns | | | | | | | | <sup>&</sup>lt;sup>‡</sup> The algebraic convention, in which the less-positive (more-negative) limit is designated minimum, is used in this data sheet for input voltage, common-mode input voltage, common-mode output voltage and free-air temperature levels only. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR = 1.25 kHz, 50% duty cycle, $t_{\Gamma} \le 10$ ns, B. C<sub>I</sub> includes probe and jig capacitance. Figure 2. Driver tpzH and tpHZ Test Circuit and Voltage Waveforms NOTES: A. The input pulse is supplied by a generator having the following characteristics: PRR = 1.25 kHz, 50% duty cycle, $t_{\Gamma} \le 10$ ns, $t_{f} \le 10$ ns, $t_{O} = 50 \Omega$ . B. C<sub>L</sub> includes probe and jig capacitance. Figure 3. Driver tpzL and tpLZ Test Circuit and Voltage Waveforms NOTES: A. Resistance values are in ohms and are 1% tolerance. B. C<sub>L</sub> includes probe and jig capacitance. Figure 4. Driver Test Circuit, Voltage, and Current Definitions ## PARAMETER MEASUREMENT INFORMATION Figure 5. Driver Timing, Voltage and Current Waveforms #### PARAMETER MEASUREMENT INFORMATION NOTES: A. Resistance values are in ohms and are 1% tolerance. B. $C_L$ includes probe and jig capacitance ( $\pm$ 10%). Figure 6. Driver V<sub>OC(PP)</sub> Test Circuit and Waveforms NOTE A: This value includes probe and jig capacitance ( $\pm$ 10%). Figure 7. Receiver $t_{\text{PLH}}$ and $t_{\text{PHL}}$ Test Circuit and Voltage Waveforms #### PARAMETER MEASUREMENT INFORMATION NOTE A: This value includes probe and jig capacitance (± 10%). Figure 8. Receiver tpzL, tpLZ, tpZH, and tpHZ Test Circuit and Voltage Waveforms #### APPLICATION INFORMATION ## 'LBC184 test description The 'LBC184 is tested against the CEI IEC 1000–4–5 recommended transient identified as the combination wave. The combination wave provides a 1.2-/50- $\mu$ s open-circuit voltage waveform and a 8-/20- $\mu$ s short-circuit current waveform shown in Figure 9. The testing is performed with a combination/hybrid pulse generator with an effective output impedance of 2 $\Omega$ . The setup for the overvoltage stress is shown in Figure 10 with all testing performed with power applied to the 'LBC184 circuit. #### NOTE High voltage transient testing is done on a sampling basis. **Figure 9. Short-Circuit Current Waveforms** The 'LBC184 is tested and evaluated for both maximum (single pulse) as well as life test (multiple pulse) capabilities. The 'LBC184 is evaluated against transients of both positive and negative polarity and all testing is performed with the worst-case transient polarity. Transient pulses are applied to the bus pins (A & B) across ground as shown in Figure 10. Figure 10. Overvoltage-Stress Test Circuit An example waveform as seen by the 'LBC184 is shown in Figure 11. The bottom trace is current, the middle trace shows the clamping voltage of the device and the top trace is power as calculated from the voltage and current waveforms. This example shows a peak clamping voltage of 16 V, peak current of 33.6 A yielding an absorbed peak power of 538 W. #### **NOTE** A circuit reset may be required to ensure normal data communications following a transient noise pulse of greater than 250 W peak. ## **APPLICATION INFORMATION** Figure 11. Typical Surge Waveform Measured At Terminals 5 and 7 #### **MECHANICAL INFORMATION** # D (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE PACKAGE #### 14 PIN SHOWN NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0.006 (0,15). - D. Four center pins are connected to die mount pad. - E. Falls within JEDEC MS-012 SLLS236A - OCTOBER 1996 - REVISED MAY 1998 #### **MECHANICAL INFORMATION** ## P (R-PDIP-T8) #### PLASTIC DUAL-IN-LINE PACKAGE NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated