Data sheet acquired from Harris Semiconductor SCHS174B February 1998 - Revised May 2003 # 捷多邦,专业PCB打样工厂,24小时加急出货 # CD54HC273, CD74HC273, CD54HCT273 # High-Speed CMOS Logic Octal D-Type Flip-Flop with Reset #### Features - Common Clock and Asynchronous Master Reset - · Positive Edge Triggering - Buffered Inputs - Fanout (Over Temperature Range) - Wide Operating Temperature Range . . . -55°C to 125°C - Balanced Propagation Delay and Transition Times - Significant Power Reduction Compared to LSTTL Logic ICs - HC Types - 2V to 6V Operation - High Noise Immunity: N<sub>IL</sub> = 30%, N<sub>IH</sub> = 30% of V<sub>CC</sub> at V<sub>CC</sub> = 5V - HCT Types - 4.5V to 5.5V Operation - Direct LSTTL Input Logic Compatibility, V<sub>IL</sub>= 0.8V (Max), V<sub>IH</sub> = 2V (Min) - CMOS Input Compatibility, II $\leq$ 1 $\mu\text{A}$ at VOL, VOH # Description The 'HC273 and 'HCT273 high speed octal D-Type flip-flops with a direct clear input are manufactured with silicon-gate CMOS technology. They possess the low power consumption of standard CMOS integrated circuits. Information at the D inputis transferred to the Q outputs on the positive-going edge of the clock pulse. All eight flip-flops are controlled by a common clock (CP) and a common reset $(\overline{MR})$ . Resetting is accomplished by a low voltage level independent of the clock. All eight Q outputs are reset to a logic 0. # Ordering Information | PART NUMBER | TEMP. RANGE (°C) | PACKAGE | |---------------|------------------|--------------| | CD54HC273F3A | -55 to 125 | 20 Ld CERDIP | | CD74HC273E | -55 to 125 | 20 Ld PDIP | | CD74HC273M | -55 to 125 | 20 Ld SOIC | | CD74HC273M96 | -55 to 125 | 20 Ld SOIC | | CD54HCT273F3A | -55 to 125 | 20 Ld CERDIP | | CD74HCT273E | -55 to 125 | 20 Ld PDIP | | CD74HCT273M | -55 to 125 | 20 Ld SOIC | | CD74HCT273M96 | -55 to 125 | 20 Ld SOIC | NOTE: When ordering, use the entire part number. The suffix 96 denotes tape and reel. #### **Pinout** CD54HC273, CD54HCT273 (CERDIP) CD74HC273, CD74HCT273 (PDIP, SOIC) TOP VIEW | MR 1 | | 20 V <sub>CC</sub> | |--------|-----|--------------------| | Q0 2 | | 19 Q7 | | D0 3 | | 18 D7 | | D1 4 | s.A | 17 D6 | | Q1 5 | | 16 Q6 | | Q2 6 | 1 | 15 Q5 | | D2 7 | 1 | 14 D5 | | D3 8 | 1 | 13 D4 | | Q3 9 | 1 | 12 Q4 | | GND 10 | | 11 CP | | | | | # Functional Diagram TRUTH TABLE | | INPUTS | | | | | | | | | |------------|----------|---------------------|-------|--|--|--|--|--|--| | RESET (MR) | CLOCK CP | DATA D <sub>n</sub> | Q | | | | | | | | L | Х | Х | L | | | | | | | | Н | 1 | Н | Н | | | | | | | | Н | 1 | L | L | | | | | | | | Н | L | Х | $Q_0$ | | | | | | | # **Absolute Maximum Ratings** # DC Supply Voltage, $V_{CC}$ ... -0.5V to 7V DC Input Diode Current, $I_{IK}$ For $V_I < -0.5$ V or $V_I > V_{CC} + 0.5$ V ... $\pm 20$ mA DC Output Diode Current, $I_{OK}$ For $V_O < -0.5$ V or $V_O > V_{CC} + 0.5$ V ... $\pm 20$ mA DC Drain Current, per Output, $I_O$ For -0.5V < $V_O < V_{CC} + 0.5$ V ... $\pm 25$ mA DC Output Source or Sink Current per Output Pin, $I_O$ For $V_O > -0.5$ V or $V_O < V_{CC} + 0.5$ V ... $\pm 25$ mA DC $V_{CC} = 0.5$ V or $V_O < V_{CC} = 0.5$ V ... $\pm 25$ mA DC $V_{CC} = 0.5$ V or $V_O < V_{CC} = 0.5$ V ... $\pm 25$ mA #### **Thermal Information** | Thermal Resistance (Typical, Note 1) | θ <sub>JC</sub> ( <sup>o</sup> C/W) | |------------------------------------------|-------------------------------------| | E (PDIP) Package | 69 | | M (SOIC) Package | 58 | | Maximum Junction Temperature | 150 <sup>o</sup> C | | Maximum Storage Temperature Range | -65°C to 150°C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (SOIC - Lead Tips Only) | | | | | #### **Operating Conditions** | Temperature Range, T <sub>A</sub> 55°C to 125°C Supply Voltage Range, V <sub>CC</sub> | |---------------------------------------------------------------------------------------| | HC Types2V to 6V | | HCT Types | | DC Input or Output Voltage, $V_I, V_O \dots 0V$ to $V_{CC}$ | | Input Rise and Fall Time | | 2V | | 4.5V 500ns (Max) | | 6V | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. The package thermal impedance is calculated in accordance with JESD 51-7. # **DC Electrical Specifications** | | | COND | ST<br>ITIONS | | | 25°C | | -40°C T | O 85°C | -55°C T | O 125°C | | |-----------------------------|-----------------|---------------------------|---------------------|---------------------|------|------|------|---------|--------|---------|---------|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | | | | | | | | | | | High Level Input | V <sub>IH</sub> | - | - | 2 | 1.5 | - | - | 1.5 | - | 1.5 | - | V | | Voltage | | | | 4.5 | 3.15 | - | - | 3.15 | - | 3.15 | - | V | | | | | | 6 | 4.2 | - | - | 4.2 | - | 4.2 | - | V | | Low Level Input | V <sub>IL</sub> | - | - | 2 | - | - | 0.5 | - | 0.5 | - | 0.5 | V | | Voltage | | | | 4.5 | - | - | 1.35 | - | 1.35 | - | 1.35 | V | | | | | | 6 | - | - | 1.8 | - | 1.8 | - | 1.8 | V | | High Level Output | V <sub>OH</sub> | V <sub>IH</sub> or | -0.02 | 2 | 1.9 | - | - | 1.9 | - | 1.9 | - | V | | Voltage<br>CMOS Loads | | V <sub>IL</sub> | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | | | | -0.02 | 6 | 5.9 | - | - | 5.9 | - | 5.9 | - | V | | High Level Output | | | -4 | 4.5 | 3.98 | 1 | - | 3.84 | - | 3.7 | - | V | | Voltage<br>TTL Loads | | | -5.2 | 6 | 5.48 | - | - | 5.34 | - | 5.2 | - | V | | Low Level Output | V <sub>OL</sub> | V <sub>IH</sub> or | 0.02 | 2 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Voltage<br>CMOS Loads | | $V_{IL}$ | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | 5 <b>5 2</b> 5445 | | | 0.02 | 6 | ı | - | 0.1 | i | 0.1 | - | 0.1 | V | | Low Level Output | | | 4 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Voltage<br>TTL Loads | | | 5.2 | 6 | ı | ı | 0.26 | ı | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | Ι <sub>Ι</sub> | V <sub>CC</sub> or<br>GND | - | 6 | - | - | ±0.1 | - | ±1 | - | ±1 | μА | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 6 | ı | ı | 8 | - | 80 | - | 160 | μА | # DC Electrical Specifications (Continued) | | | | ST<br>ITIONS | | | 25°C | | -40°C T | O 85°C | -55°C T | O 125°C | | |----------------------------------------------------------------------|------------------------------|---------------------------------------|---------------------|---------------------|------|------|------|---------|--------|---------|---------|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HCT TYPES | | | | | | | | | | | - | | | High Level Input<br>Voltage | V <sub>IH</sub> | - | - | 4.5 to<br>5.5 | 2 | - | - | 2 | - | 2 | - | V | | Low Level Input<br>Voltage | V <sub>IL</sub> | - | - | 4.5 to<br>5.5 | - | - | 0.8 | - | 0.8 | - | 0.8 | V | | High Level Output<br>Voltage<br>CMOS Loads | V <sub>OH</sub> | V <sub>IH</sub> or<br>V <sub>IL</sub> | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | High Level Output<br>Voltage<br>TTL Loads | | | -4 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | Low Level Output<br>Voltage<br>CMOS Loads | V <sub>OL</sub> | V <sub>IH</sub> or<br>V <sub>IL</sub> | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output<br>Voltage<br>TTL Loads | | | 4 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | I <sub>I</sub> | V <sub>CC</sub> to<br>GND | 0 | 5.5 | - | - | ±0.1 | - | ±1 | - | ±1 | μА | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 5.5 | - | - | 8 | - | 80 | - | 160 | μА | | Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load | ΔI <sub>CC</sub><br>(Note 2) | V <sub>CC</sub><br>-2.1 | - | 4.5 to<br>5.5 | - | 100 | 360 | - | 450 | - | 490 | μА | #### NOTE: # **HCT Input Loading Table** | INPUT | UNIT LOADS | |-------|------------| | MR | 1.5 | | Data | 0.4 | | СР | 1.5 | NOTE: Unit Load is $\Delta I_{CC}$ limit specified in DC Electrical Specifications table, e.g., 360 $\mu$ A max at 25 $^{o}$ C. # **Prerequisite For Switching Specifications** | | | TEST | v <sub>cc</sub> | 25°C | | | -40°C TO 85°C | | -55°C TO 125°C | | | |------------------------------|------------------|------------|-----------------|------|-----|-----|---------------|-----|----------------|-----|-------| | PARAMETER | | CONDITIONS | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | | | | | | | | | | Maximum Clock Frequency | f <sub>MAX</sub> | - | 2 | 6 | - | - | 5 | - | 4 | - | MHz | | (Figure 1) | | | 4.5 | 30 | - | - | 25 | - | 20 | - | MHz | | | | | 6 | 35 | - | - | 29 | - | 23 | - | MHz | | MR Pulse Width<br>(Figure 1) | t <sub>W</sub> | - | 2 | 60 | - | - | 75 | - | 90 | - | ns | | | | | 4.5 | 12 | - | - | 15 | - | 18 | - | ns | | | | | 6 | 10 | - | - | 13 | - | 15 | - | ns | <sup>2.</sup> For dual-supply systems theoretical worst case ( $V_I$ = 2.4V, $V_{CC}$ = 5.5V) specification is 1.8mA. # Prerequisite For Switching Specifications (Continued) | | | TEST | vcc | | 25°C | 25°C | | O 85°C | -55°C TO 125°C | | | |-----------------------------------------|------------------|------------|-----|-----|------|------|-----|--------|----------------|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | Clock Pulse Width (Figure 1) | t <sub>W</sub> | - | 2 | 80 | - | - | 100 | - | 120 | - | ns | | | | | 4.5 | 16 | - | - | 20 | - | 24 | - | ns | | | | | 6 | 14 | - | - | 17 | - | 20 | - | ns | | Set-up Time Data to Clock<br>(Figure 5) | tsu | - | 2 | 60 | - | - | 75 | - | 70 | - | ns | | | | | 4.5 | 12 | - | - | 15 | - | 18 | - | ns | | | | | 6 | 10 | - | - | 13 | - | 15 | - | ns | | Hold Time, Data to Clock<br>(Figure 5) | t <sub>H</sub> | - | 2 | 3 | - | - | 3 | - | 3 | - | ns | | | | | 4.5 | 3 | - | - | 3 | - | 3 | - | ns | | | | | 6 | 3 | - | - | 3 | - | 3 | - | ns | | Removal Time, MR to Clock | t <sub>REM</sub> | - | 2 | 50 | - | - | 65 | - | 75 | - | ns | | | | | 4.5 | 10 | - | - | 13 | - | 15 | - | ns | | | | | 6 | 9 | - | - | 11 | - | 13 | - | ns | | HCT TYPES | | | | | | | | | | | | | Maximum Clock Frequency (Figure 2) | f <sub>MAX</sub> | - | 4.5 | 25 | - | - | 20 | - | 16 | - | MHz | | MR Pulse Width<br>(Figure 2) | t <sub>w</sub> | - | 4.5 | 12 | - | - | 15 | - | 18 | - | ns | | Clock Pulse Width (Figure 2) | t <sub>w</sub> | - | 4.5 | 20 | - | - | 25 | - | 30 | - | ns | | Set-up Time Data to Clock<br>(Figure 6) | t <sub>SU</sub> | - | 4.5 | 12 | - | - | 15 | - | 18 | - | ns | | Hold Time, Data to Clock (Figure 6) | t <sub>H</sub> | - | 4.5 | 3 | - | - | 3 | - | 3 | - | ns | | Removal Time, MR to Clock | tREM | - | 4.5 | 10 | - | - | 13 | - | 15 | - | ns | # **Switching Specifications** Input $t_{\rm f},\,t_{\rm f}=6{\rm ns}$ | | | TEST | | 25 <sup>o</sup> C | | -40°C TO 85°C | -55°C TO<br>125°C | | |-----------------------------------------------------|-------------------------------------|-----------------------|---------------------|-------------------|-----|---------------|-------------------|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | TYP | MAX | MAX | MAX | UNITS | | HC TYPES | | | | | | | | | | Propagation Delay,<br>Clock to Output<br>(Figure 3) | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | 150 | 190 | 225 | ns | | | | | 4.5 | - | 30 | 38 | 45 | ns | | | | | 6 | - | 26 | 30 | 38 | ns | | | | C <sub>L</sub> = 15pF | 5 | 12 | - | - | - | ns | | Propagation Delay, | t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | 150 | 190 | 225 | ns | | MR to Output (Figure 3) | | | 4.5 | - | 30 | 38 | 45 | ns | | | | | 6 | - | 26 | 30 | 38 | ns | | Output Transition Time | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 2 | - | 75 | 95 | 110 | ns | | (Figure 3) | | | 4.5 | - | 15 | 19 | 22 | ns | | | | | 6 | - | 13 | 16 | 19 | ns | | Input Capacitance | C <sub>I</sub> | - | - | - | 10 | 10 | 10 | pF | | Maximum Clock Frequency | f <sub>MAX</sub> | C <sub>L</sub> = 15pF | 5 | 60 | - | - | - | MHz | #### Switching Specifications Input $t_p$ , $t_f = 6ns$ (Continued) | | | TEST | | 25°C | | -40°C TO 85°C | -55 <sup>o</sup> C TO<br>125 <sup>o</sup> C | | |--------------------------------------------------|-------------------------------------|-----------------------|---------------------|------|-----|---------------|---------------------------------------------|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | TYP | MAX | MAX | MAX | UNITS | | Power Dissipation<br>Capacitance<br>(Notes 3, 4) | C <sub>PD</sub> | - | 5 | 25 | - | - | - | pF | | HCT TYPES | | | | | | | | | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 30 | 38 | 45 | ns | | Clock to Output (Figure 4) | | C <sub>L</sub> = 15pF | 5 | 12 | - | - | - | ns | | Propagation Delay, MR to Output (Figure 4) | t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 32 | 40 | 48 | ns | | Output Transition Time | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 15 | 19 | 22 | ns | | Input Capacitance | C <sub>IN</sub> | - | - | - | 10 | 10 | 10 | pF | | Maximum Clock Frequency | f <sub>MAX</sub> | C <sub>L</sub> = 15pF | 5 | 50 | - | - | - | MHz | | Power Dissipation<br>Capacitance<br>(Notes 3, 4) | C <sub>PD</sub> | - | 5 | 25 | - | - | - | pF | #### NOTES: - 3. $\ensuremath{\text{C}_{\text{PD}}}$ is used to determine the dynamic power consumption, per flip-flop. - 4. $P_D = C_{PD} \ V_{CC}^2 \ f_i + \sum (C_L \ V_{CC}^2 + f_O)$ where $f_i$ = Input Frequency, $f_O$ = Output Frequency, $C_L$ = Output Load Capacitance, $V_{CC}$ = Supply Voltage. # Test Circuits and Waveforms NOTE: Outputs should be switching from 10% $V_{CC}$ to 90% $V_{CC}$ in accordance with device truth table. For $f_{MAX}$ , input duty cycle = 50%. FIGURE 1. HC CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH FIGURE 3. HC AND HCU TRANSITION TIMES AND PROPAGA-TION DELAY TIMES, COMBINATION LOGIC NOTE: Outputs should be switching from 10% V $_{CC}$ to 90% V $_{CC}$ in accordance with device truth table. For f $_{MAX}$ , input duty cycle = 50%. FIGURE 2. HCT CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH FIGURE 4. HCT TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC # Test Circuits and Waveforms (Continued) FIGURE 5. HC SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS FIGURE 6. HCT SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS # PACKAGE OPTION ADDENDUM 18-Mar-2005 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan (2) | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------|------------------|--------------------------------------------| | 5962-8772501RA | ACTIVE | CDIP | J | 20 | 1 | TBD | Call TI | Level-NC-NC-NC | | CD54HC273F | ACTIVE | CDIP | J | 20 | 1 | TBD | Call TI | Level-NC-NC-NC | | CD54HC273F3A | ACTIVE | CDIP | J | 20 | 1 | TBD | Call TI | Level-NC-NC-NC | | CD54HCT273F | ACTIVE | CDIP | J | 20 | 1 | TBD | Call TI | Level-NC-NC-NC | | CD54HCT273F3A | ACTIVE | CDIP | J | 20 | 1 | TBD | Call TI | Level-NC-NC-NC | | CD74HC273E | ACTIVE | PDIP | N | 20 | 20 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | CD74HC273M | ACTIVE | SOIC | DW | 20 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-250C-1 YEAR/<br>Level-1-235C-UNLIM | | CD74HC273M96 | ACTIVE | SOIC | DW | 20 | 2000 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-250C-1 YEAR/<br>Level-1-235C-UNLIM | | CD74HC273SM | OBSOLETE | SSOP | DB | 20 | | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM | | CD74HCT273E | ACTIVE | PDIP | N | 20 | 20 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-NC-NC-NC | | CD74HCT273M | ACTIVE | SOIC | DW | 20 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-250C-1 YEAR/<br>Level-1-235C-UNLIM | | CD74HCT273M96 | ACTIVE | SOIC | DW | 20 | 2000 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-2-250C-1 YEAR/<br>Level-1-235C-UNLIM | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. # DW (R-PDSO-G20) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AC. # DB (R-PDSO-G\*\*) #### **PLASTIC SMALL-OUTLINE** #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. - D. Falls within JEDEC MO-150 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265