CY7C1329 # 64K x 32 Synchronous-Pipelined Cache RAM #### **Features** - Supports 133-MHz bus for Pentium® and PowerPC™ operations with zero wait states - Fully registered inputs and outputs for pipelined operation - 64K x 32 common I/O architecture - Single 3.3V power supply - Fast clock-to-output times - -4.2 ns (for 133-MHz device) - -5.5 ns (for 100-MHz device) - 7.0 ns (for 75-MHz device - User-selectable burst counter supporting Intel® Pentium interleaved or linear burst sequences - Separate processor and controller address strobes - · Synchronous self-timed writes - · Asynchronous output enable - JEDEC-standard 100 TQFP pinout - "ZZ" Sleep Mode option and Stop Clock option ## **Functional Description** The CY7C1329 is a 3.3V, 64K by 32 synchronous-pipelined cache SRAM designed to support zero wait state secondary cache with minimal glue logic. All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise is 4.2 ns (133-MHz device). The CY7C1329 supports either the interleaved burst sequence used by the Intel Pentium processor or a linear burst sequence used by processors such as the PowerPC. The burst sequence is selected through the MODE pin. Accesses can be initiated by asserting either the Processor Address Strobe (ADSP) or the Controller Address Strobe (ADSC) at clock rise. Address advancement through the burst sequence is controlled by the ADV input. A 2-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access. Byte write operations are qualified with the four Byte Write Select $(\overline{BW}_{[3:0]})$ inputs. A Global Write Enable $(\overline{GW})$ overrides all byte write inputs and writes data to all four bytes. All writes are conducted with on-chip synchronous self-timed write circuitry. Three synchronous Chip Selects ( $\overline{CE}_1$ , $\overline{CE}_2$ , $\overline{CE}_3$ ) and an asynchronous Output Enable ( $\overline{OE}$ ) provide for easy bank selection and output three-state control. In order to provide proper data during depth expansion, $\overline{OE}$ is masked during the first clock of a read cycle when emerging from a deselected state. Intel and Pentium are registered trademarks of Intel Corporation. Power PC is a trademark of IBM Corporation. lf.dzsc.com ## **Pin Configuration** ## **Selection Guide** | | | 7C1329-133 | 7C1329-100 | 7C1329-75 | |-----------------------------------|------------|------------|------------|-----------| | Maximum Access Time (ns) | | 4.2 | 5.5 | 7.0 | | Maximum Operating Current (mA) | Commercial | 325 | 310 | 260 | | Maximum CMOS Standby Current (mA) | Commercial | 5 | 5 | 5 | ## **Pin Definitions** | Pin Number | Name | I/O | Description | |-------------------------------------------------------------------------------------------------------|----------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 49–44, 81,82,<br>99, 100,<br>32–37 | A <sub>[15:0]</sub> | Input-<br>Synchronous | Address Inputs used to select one of the 64K address locations. Sampled at the rising edge of the CLK if $\overline{ADSP}$ or $\overline{ADSC}$ is active LOW, and $\overline{CE}_1$ , $\overline{CE}_2$ , and $\overline{CE}_3$ are sampled active. $A_{[1:0]}$ feed the 2-bit counter. | | 96–93 | BW <sub>[3:0]</sub> | Input-<br>Synchronous | Byte Write Select Inputs, active LOW. Qualified with BWE to conduct byte writes to the SRAM. Sampled on the rising edge of CLK. | | 88 | GW | Input-<br>Synchronous | Global Write Enable Input, active LOW. When asserted LOW on the rising edge of $CLK$ , a global write is conducted (ALL bytes are written, regardless of the values on $\overline{BW}_{[3:0]}$ and $\overline{BWE}$ ). | | 87 | BWE | Input-<br>Synchronous | Byte Write Enable Input, active LOW. Sampled on the rising edge of CLK. This signal must be asserted LOW to conduct a byte write. | | 89 | CLK | Input-Clock | Clock input. Used to capture all synchronous inputs to the device. Also used to increment the burst counter when $\overline{ADV}$ is asserted LOW, during a burst operation. | | 98 | CE <sub>1</sub> | Input-<br>Synchronous | Chip Enable 1 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $CE_2$ and $\overline{CE}_3$ to select/deselect the device. $\overline{ADSP}$ is ignored if $\overline{CE}_1$ is HIGH. | | 97 | CE <sub>2</sub> | Input-<br>Synchronous | Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_3$ to select/deselect the device. | | 92 | CE <sub>3</sub> | Input-<br>Synchronous | Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\overline{\text{CE}}_1$ and $\overline{\text{CE}}_2$ to select/deselect the device. | | 86 | ŌĒ | Input-<br>Asynchronous | Output Enable, asynchronous input, active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins behave as outputs. When deasserted HIGH, I/O pins are three-stated, and act as input data pins. OE is masked during the first clock of a read cycle when emerging from a deselected state. | | 83 | ADV | Input-<br>Synchronous | Advance Input signal, sampled on the rising edge of CLK. When asserted, it automatically increments the address in a burst cycle. | | 84 | ADSP | Input-<br>Synchronous | Address Strobe from Processor, sampled on the rising edge of CLK. When asserted LOW, $A_{[15:0]}$ is captured in the <u>address</u> registers. $A_{[1:0]}$ are <u>also loaded</u> into the <u>burst counter.</u> When $\overline{ADSP}$ and $\overline{ADSC}$ are both asserted, only $\overline{ADSP}$ is recognized. $\overline{ASDP}$ is ignored when $\overline{CE}_1$ is deasserted HIGH. | | 85 | ADSC | Input-<br>Synchronous | Address Strobe from Controller, sampled on the rising edge of CLK. When asserted LOW, $A_{[15:0]}$ is captured in the address registers. $A_{[1:0]}$ are also loaded into the burst counter. When ADSP and ADSC are both asserted, only ADSP is recognized. | | 64 | ZZ | Input-<br>Asynchronous | ZZ "sleep" Input. This active HIGH input places the device in a non-time critical "sleep" condition with data integrity preserved. | | 29, 28,<br>25–22, 19,<br>18,13,12,<br>9–6, 3, 2, 79,<br>78, 75–72,<br>69, 68, 63, 62<br>59–56, 53, 52 | DQ <sub>[31:0]</sub> | I/O-<br>Synchronous | Bidirectional Data I/O lines. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by $A_{[15:0]}$ during the previous clock rise of the read cycle. The direction of the pins is controlled by $\overline{\text{OE}}$ . When $\overline{\text{OE}}$ is asserted LOW, the pins behave as outputs. When HIGH, $\text{DQ}_{[31:0]}$ are placed in a three-state condition. | | 15, 41, 65, 91 | $V_{DD}$ | Power Supply | Power supply inputs to the core of the device. Should be connected to 3.3V power supply. | | 17, 40, 67, 90 | V <sub>SS</sub> | Ground | Ground for the core of the device. Should be connected to ground of the system. | | 4, 11, 20, 27,<br>54, 61, 70, 77 | $V_{DDQ}$ | I/O Power<br>Supply | Power supply for the I/O circuitry. Should be connected to a 3.3V power supply. | | 5, 10, 21, 26,<br>55, 60, 71, 76 | $V_{SSQ}$ | I/O Ground | Ground for the I/O circuitry. Should be connected to ground of the system. | | 31 | MODE | Input-<br>Static | Selects burst order. When tied to GND selects linear burst sequence. When tied to $V_{DDQ}$ or left floating selects interleaved burst sequence. This is a strap pin and should remain static during device operation. | | 1, 14, 16, 30,<br>38, 39, 42, 43,<br>50, 51, 66, 80 | NC | - | No Connects. | #### Introduction #### **Functional Overview** All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise ( $t_{CO}$ ) is 4.2 ns (133-MHz device). The CY7C1329 supports secondary cache in systems utilizing either a linear or interleaved burst sequence. The interleaved burst order supports Pentium and i486 processors. The linear burst sequence is suited for processors that utilize a linear burst sequence. The burst order is user selectable, and is determined by sampling the MODE input. Accesses can be initiated with either the Processor Address Strobe (ADSP) or the Controller Address Strobe (ADSC). Address advancement through the burst sequence is controlled by the ADV input. A two-bit on-chip wraparound burst counter captures the first address in a burst sequence and automatically increments the address for the rest of the burst access. Byte write operations are qualified with the Byte Write Enable $(\overline{BWE})$ and Byte Write Select $(\overline{BW}_{[3:0]})$ inputs. A Global Write Enable $(\overline{GW})$ overrides all byte write inputs and writes data to all four bytes. All writes are simplified with on-chip synchronous self-timed write circuitry. Three synchronous Chip Selects ( $\overline{CE}_1$ , $\overline{CE}_2$ , $\overline{CE}_3$ ) and an asynchronous Output Enable ( $\overline{OE}$ ) provide for easy bank selection and output three-state control. $\overline{ADSP}$ is ignored if $\overline{CE}_1$ is HIGH. #### Single Read Accesses This access is initiated when the following conditions are satisfied at clock rise: (1) ADSP or ADSC is asserted LOW, (2) $\overline{CE}_1$ , $\overline{CE}_2$ , $\overline{CE}_3$ are all asserted active, and (3) the write signals (GW, BWE) are all deasserted HIGH. ADSP is ignored if CE<sub>1</sub> is HIGH. The address presented to the address inputs (A<sub>[15:0]</sub>) is stored into the address advancement logic and the Address Register while being presented to the memory core. The corresponding data is allowed to propagate to the input of the Output Registers. At the rising edge of the next clock the data is allowed to propagate through the output register and onto the data bus within 4.2 ns (133-MHz device) if $\overline{OE}$ is active LOW. The only exception occurs when the SRAM is emerging from a deselected state to a selected state, its outputs are always three-stated during the first cycle of the access. After the first cycle of the access, the outputs are controlled by the OE signal. Consecutive single read cycles are supported. Once the SRAM is deselected at clock rise by the chip select and either ADSP or ADSC signals, its output will three-state immediately. #### Single Write Accesses Initiated by ADSP This access is initiated when <u>both</u> of the following conditions <u>are satisfied</u> at clock rise: (1) $\overline{ADSP}$ is asserted LOW, and (2) $\overline{CE}_1$ , $\overline{CE}_2$ , $\overline{CE}_3$ are all asserted active. The address presented to $A_{[15:0]}$ is loaded into the address register and the address advancement logic while being delivered to the RAM core. The write signals ( $\overline{GW}$ , $\overline{BWE}$ , and $\overline{BW}_0$ – $\overline{BW}_3$ ) and $\overline{ADV}$ inputs are ignored during this first cycle. $\overline{\text{ADSP}}$ triggered write accesses require two clock cycles to complete. If $\overline{\text{GW}}$ is asserted LOW on the second clock rise, the data presented to the DQ<sub>[31:0]</sub> inputs is written into the corre- sponding address location in the RAM core. If $\overline{GW}$ is HIGH, then the write operation is controlled by $\overline{BWE}$ and $\overline{BW}_{[3:0]}$ signals. The CY7C1329 provides byte write capability that is described in the Write Cycle Description table. Asserting the Byte Write Enable input ( $\overline{BWE}$ ) with the selected Byte Write ( $\overline{BW}_{[3:0]}$ ) input will selectively write to only the desired bytes. Bytes not selected during a byte write operation will remain unaltered. A synchronous self-timed write mechanism has been provided to simplify the write operations. Because the CY7C1329 is a common I/O device, the Output Enable ( $\overline{OE}$ ) must be deasserted HIGH before presenting data to the DQ<sub>[31:0]</sub> inputs. Doing so will three-state the output drivers. As a safety precaution, DQ<sub>[31:0]</sub> are automatically three-stated whenever a write cycle is detected, regardless of the state of $\overline{OE}$ . #### Single Write Accesses Initiated by ADSC $\overline{\text{ADSC}}$ write accesses are initiated when the following conditions are satisfied: (1) $\overline{\text{ADSC}}$ is asserted LOW, (2) $\overline{\text{ADSP}}$ is deasserted HIGH, (3) $\overline{\text{CE}}_1$ , $\text{CE}_2$ , $\overline{\text{CE}}_3$ are all asserted active, and (4) the appropriate combination of the write inputs ( $\overline{\text{GW}}$ , $\overline{\text{BWE}}$ , and $\overline{\text{BW}}_{[3:0]}$ ) are asserted active to conduct a write to the desired byte(s). $\overline{\text{ADSC}}$ triggered write accesses require a single clock cycle to complete. The address presented to $A_{[15:0]}$ is loaded into the address register and the address advancement logic while being delivered to the RAM core. The $\overline{\text{ADV}}$ input is ignored during this cycle. If a global write is conducted, the data presented to the DQ\_{[31:0]} is written into the corresponding address location in the RAM core. If a byte write is conducted, only the selected bytes are written. Bytes not selected during a byte write operation will remain unaltered. A Synchronous self-timed write mechanism has been provided to simplify the write operations. Because the CY7C1329 is a common I/O device, the Output Enable ( $\overline{OE}$ ) must be deasserted HIGH before presenting data to the DQ<sub>[31:0]</sub> inputs. Doing so will three-state the output drivers. As a safety precaution, DQ<sub>[31:0]</sub> are automatically three-stated whenever a write cycle is detected, regardless of the state of $\overline{OE}$ . #### **Burst Sequences** The CY7C1329 provides a two-bit wraparound counter, fed by $A_{[1:0]}$ , that implements either an interleaved or linear burst sequence. The interleaved burst sequence is designed specifically to support Intel Pentium applications. The linear burst sequence is designed to support processors that follow a linear burst sequence. The burst sequence is user selectable through the MODE input. Asserting $\overline{\text{ADV}}$ LOW at clock rise will automatically increment the burst counter to the next address in the burst sequence. Both read and write burst operations are supported. #### **Interleaved Burst Sequence** | First<br>Address | Second<br>Address | Third<br>Address | Fourth<br>Address | |--------------------|--------------------|--------------------|--------------------| | A <sub>[1:0]</sub> | A <sub>[1:0]</sub> | A <sub>[1:0]</sub> | A <sub>[1:0]</sub> | | 00 | 01 | 10 | 11 | | 01 | 00 | 11 | 10 | | 10 | 11 | 00 | 01 | | 11 | 10 | 01 | 00 | ## **Linear Burst Sequence** | First<br>Address | Second<br>Address | Third<br>Address | Fourth<br>Address | |--------------------|--------------------|--------------------|--------------------| | A <sub>[1:0]</sub> | A <sub>[1:0]</sub> | A <sub>[1:0]</sub> | A <sub>[1:0]</sub> | | 00 | 01 | 10 | 11 | | 01 | 10 | 11 | 00 | | 10 | 11 | 00 | 01 | | 11 | 00 | 01 | 10 | #### Sleep Mode The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. $\overline{\text{CE}}_1, \, \text{CE}_2, \, \overline{\text{CE}}_3, \, \overline{\text{ADSP}}, \, \text{and } \overline{\text{ADSC}}$ must remain inactive for the duration of t<sub>ZZREC</sub> after the ZZ input returns LOW. #### **ZZ Mode Electrical Characteristics** | Parameter | Description | Test Conditions | Min | Max | Unit | |--------------------|-----------------------------|---------------------------------------|-------------------|-------------------|------| | I <sub>DDZZ</sub> | Snooze mode standby current | $ZZ \ge V_{DD} - 0.2V$ | | 3 | mA | | t <sub>ZZS</sub> | Device operation to ZZ | ZZ <u>&gt;</u> V <sub>DD</sub> − 0.2V | | 2t <sub>CYC</sub> | ns | | t <sub>ZZREC</sub> | ZZ recovery time | ZZ <u>&lt; </u> 0.2V | 2t <sub>CYC</sub> | | ns | ## **Cycle Descriptions**<sup>[1,2,3]</sup> | Next Cycle | Add. Used | ZZ | CE <sub>3</sub> | CE <sub>2</sub> | CE <sub>1</sub> | ADSP | ADSC | ADV | OE | DQ | Write | |----------------|-----------|----|-----------------|-----------------|-----------------|------|------|-----|----|------|-------| | Unselected | None | L | Х | Х | 1 | Х | 0 | Х | Х | Hi-Z | Х | | Unselected | None | L | 1 | Х | 0 | 0 | Х | Х | Х | Hi-Z | Х | | Unselected | None | L | Х | 0 | 0 | 0 | Х | Х | Х | Hi-Z | Х | | Unselected | None | L | 1 | Х | 0 | 1 | 0 | Х | Х | Hi-Z | Х | | Unselected | None | L | Х | 0 | 0 | 1 | 0 | Х | Х | Hi-Z | Х | | Begin Read | External | L | 0 | 1 | 0 | 0 | Х | Х | Х | Hi-Z | Х | | Begin Read | External | L | 0 | 1 | 0 | 1 | 0 | Х | Х | Hi-Z | read | | Continue Read | Next | L | Х | Х | Х | 1 | 1 | 0 | 1 | Hi-Z | read | | Continue Read | Next | L | Х | Х | Х | 1 | 1 | 0 | 0 | DQ | read | | Continue Read | Next | L | Х | Х | 1 | Х | 1 | 0 | 1 | Hi-Z | read | | Continue Read | Next | L | Х | Х | 1 | Х | 1 | 0 | 0 | DQ | read | | Suspend Read | Current | L | Х | Х | Х | 1 | 1 | 1 | 1 | Hi-Z | read | | Suspend Read | Current | L | Х | Х | Х | 1 | 1 | 1 | 0 | DQ | read | | Suspend Read | Current | L | Х | Х | 1 | Х | 1 | 1 | 1 | Hi-Z | read | | Suspend Read | Current | L | Х | Х | 1 | Х | 1 | 1 | 0 | DQ | read | | Begin Write | Current | L | Х | Х | Х | 1 | 1 | 1 | Х | Hi-Z | write | | Begin Write | Current | L | Х | Х | 1 | Х | 1 | 1 | Х | Hi-Z | write | | Begin Write | External | L | 0 | 1 | 0 | 1 | 0 | Х | Х | Hi-Z | write | | Continue Write | Next | L | Х | Х | Х | 1 | 1 | 0 | Х | Hi-Z | write | | Continue Write | Next | L | Х | Х | 1 | Х | 1 | 0 | Х | Hi-Z | write | | Suspend Write | Current | L | Х | Х | Х | 1 | 1 | 1 | Χ | Hi-Z | write | | Suspend Write | Current | L | Х | Х | 1 | Х | 1 | 1 | Х | Hi-Z | write | | ZZ "sleep" | None | Н | Х | Х | Х | Х | Х | Χ | Х | Hi-Z | Х | - X="Don't Care", 1=<u>HIGH, 0=LOW.</u> Write is defined by <u>BWE</u>, <u>BW</u>[3:0], and <u>GW</u>. See Write C<u>ycle</u> Descri<u>ptions</u> table. The DQ pins are controlled by the current cycle and the <u>OE</u> signal. <u>OE</u> is asynchronous and is not sampled with the clock. ## Write Cycle Descriptions<sup>[4,5,6]</sup> | Function | GW | BWE | BW <sub>3</sub> | BW <sub>2</sub> | BW <sub>1</sub> | BW <sub>0</sub> | |--------------------------------------|----|-----|-----------------|-----------------|-----------------|-----------------| | Read | 1 | 1 | Х | Х | Х | Х | | Read | 1 | 0 | 1 | 1 | 1 | 1 | | Write Byte 0 - DQ <sub>[7:0]</sub> | 1 | 0 | 1 | 1 | 1 | 0 | | Write Byte 1 - DQ <sub>[15:8]</sub> | 1 | 0 | 1 | 1 | 0 | 1 | | Write Bytes 1, 0 | 1 | 0 | 1 | 1 | 0 | 0 | | Write Byte 2 - DQ <sub>[23:16]</sub> | 1 | 0 | 1 | 0 | 1 | 1 | | Write Bytes 2, 0 | 1 | 0 | 1 | 0 | 1 | 0 | | Write Bytes 2, 1 | 1 | 0 | 1 | 0 | 0 | 1 | | Write Bytes 2, 1, 0 | 1 | 0 | 1 | 0 | 0 | 0 | | Write Byte 3 - DQ <sub>[31:24]</sub> | 1 | 0 | 0 | 1 | 1 | 1 | | Write Bytes 3, 0 | 1 | 0 | 0 | 1 | 1 | 0 | | Write Bytes 3, 1 | 1 | 0 | 0 | 1 | 0 | 1 | | Write Bytes 3, 1, 0 | 1 | 0 | 0 | 1 | 0 | 0 | | Write Bytes 3, 2 | 1 | 0 | 0 | 0 | 1 | 1 | | Write Bytes 3, 2, 0 | 1 | 0 | 0 | 0 | 1 | 0 | | Write Bytes 3, 2, 1 | 1 | 0 | 0 | 0 | 0 | 1 | | Write All Bytes | 1 | 0 | 0 | 0 | 0 | 0 | | Write All Bytes | 0 | Х | Х | Х | Х | Х | ## **Maximum Ratings** (Above which the useful life may be impaired. For user guidelines, not tested.) Storage Temperature .....-65°C to +150°C Ambient Temperature with Power Applied ...... -55°C to +125°C Supply Voltage on $\rm V_{DD}$ Relative to GND ......-0.5V to +4.6V DC Input Voltage<sup>[7]</sup>.....-0.5V to V<sub>DDQ</sub> + 0.5V | Current into Outputs (LOW) | 20 mA | |--------------------------------|---------| | Static Discharge Voltage | >2001V | | (per MIL-STD-883, Method 3015) | | | Latch-Up Current | >200 mA | ## **Operating Range** | Range | Ambient<br>Temperature <sup>[8]</sup> | V <sub>DD</sub> | V <sub>DDQ</sub> | |-------|---------------------------------------|------------------|------------------| | Com'l | 0°C to +70°C | 3.3V<br>-5%/+10% | 3.3V<br>-5%/+10% | #### Notes: X="Don't Care", 1=Logic HIGH, 0=Logic LOW. The SRAM always initiates a read cycle when ADSP asserted, regardless of the state of GW, BWE, or BW<sub>[3:0]</sub>. Writes may occur only on subsequent clocks after the ADSP or with the assertion of ADSC. As a result, OE must be driven HIGH prior to the start of the write cycle to allow the outputs to three-state. OE is a "don't care" for the remainder of the write cycle. OE is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle DQ=High-Z when OE is inactive or when the device is deselected, and DQ=data when OE is active. Minimum voltage equals -2.0V for pulse durations of less than 20 ns. T<sub>A</sub> is the case temperature. ## **Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Conditions | | | Max. | Unit | |------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------|-------------------------|------| | V <sub>DD</sub> | Power Supply Voltage | 3.3V -5%/+10% | | | 3.6 | V | | $V_{DDQ}$ | I/O Supply Voltage | 3.3V -5%/+10% | | | 3.6 | V | | V <sub>OH</sub> | Output HIGH Voltage | $V_{DD} = Min., I_{OH} = -4.0 \text{ mA}$ | | 2.4 | | V | | V <sub>OL</sub> | Output LOW Voltage | V <sub>DD</sub> = Min., I <sub>OL</sub> = 8.0 mA | | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.0 | V <sub>DDQ</sub> + 0.3V | V | | V <sub>IL</sub> | Input LOW Voltage[7] | | | -0.3 | 0.8 | V | | I <sub>X</sub> | Input Load Current except ZZ and MODE | $GND \le V_I \le V_{DDQ}$ | | | 5 | μΑ | | | Input Current of MODE | Input = V <sub>SS</sub> | Input = V <sub>SS</sub> | | | μΑ | | | | Input = V <sub>DDQ</sub> | | | 5 | μΑ | | | Input Current of ZZ | Input = V <sub>SS</sub> | | <b>-</b> 5 | | μΑ | | | | Input = V <sub>DDQ</sub> | | | 30 | μΑ | | I <sub>OZ</sub> | Output Leakage<br>Current | $GND \le V_1 \le V_{DDQ}$ , Output Disableo | d | <b>-</b> 5 | 5 | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> Operating Supply | upply $V_{DD} = Max.$ , $I_{OUT} = 0 mA$ ,<br>$f = f_{MAX} = 1/t_{CYC}$ | 7.5-ns cycle, 133 MHz | | 325 | mΑ | | | Current | | 10-ns cycle, 100 MHz | | 260 | mA | | | | | 13.3-ns cycle, 75 MHz | | 260 | mA | | I <sub>SB1</sub> | Automatic CS | Max. V <sub>DD</sub> , Device Deselected, | 7.5-ns cycle, 133 MHz | | 60 | mA | | | Power-Down Current—TTL Inputs | $V_{IN} \ge V_{IH} \text{ or } V_{IN} \le V_{IL}$<br>$f = f_{MAX} = 1/t_{CYC}$ | 10-ns cycle, 100 MHz | | 50 | mA | | | | IVIAX INSCITE | 13.3-ns cycle, 75 MHz | | 50 | mA | | I <sub>SB2</sub> | Automatic CS<br>Power-Down<br>Current—CMOS Inputs | $\begin{aligned} &\text{Max. V}_{DD}, \text{Device Deselected, V}_{IN} \\ &\leq 0.3 \text{V or V}_{IN} \geq \text{V}_{DDQ} - 0.3 \text{V, f} = 0 \end{aligned}$ | All speeds | | 5 | mA | | I <sub>SB3</sub> | Automatic CS | Max. V <sub>DD</sub> , Device Deselected, or | 7.5-ns cycle, 133 MHz | | 40 | mA | | | Power-Down Current—CMOS Inputs | $V_{IN} \le 0.3V$ or $V_{IN} \ge V_{DDQ} - 0.3V$<br>$f = f_{MAX} = 1/t_{CYC}$ | 10-ns cycle, 100 MHz | | 30 | mA | | | - Canada mpato | - IVIAA = 1760 | 13.3-ns cycle, 75 MHz | | 30 | mA | | I <sub>SB4</sub> | Automatic CS<br>Power-Down<br>Current—TTL Inputs | Max. $V_{DD}$ , Device Deselected, $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , $f = 0$ | | | 25 | mA | ## Capacitance<sup>[9]</sup> | Parameter | Description | Test Conditions | Max. | Unit | |------------------|--------------------------|-----------------------------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 4 | pF | | C <sub>CLK</sub> | Clock Input Capacitance | $V_{DD} = 3.3V,$<br>$V_{DDQ} = 3.3V$ | 4 | pF | | C <sub>I/O</sub> | Input/Output Capacitance | - DDQ elet | 4 | pF | Note: 9. Tested initially and after any design or process changes that may affect these parameters. ## **AC Test Loads and Waveforms** ## Switching Characteristics Over the Operating Range<sup>[11,12,13]</sup> | | | -1 | 33 | -1 | 00 | -75 | | | |-------------------|----------------------------------------------|------|------|------|------|------|------|------| | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | t <sub>CYC</sub> | Clock Cycle Time | 7.5 | | 10 | | 13.3 | | ns | | t <sub>CH</sub> | Clock HIGH | 1.9 | | 3.2 | | 5.0 | | ns | | t <sub>CL</sub> | Clock LOW | 1.9 | | 3.2 | | 5.0 | | ns | | t <sub>AS</sub> | Address Set-Up Before CLK Rise | 2.5 | | 2.5 | | 2.5 | | ns | | t <sub>AH</sub> | Address Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>CO</sub> | Data Output Valid After CLK Rise | | 4.2 | | 5.0 | | 7.0 | ns | | t <sub>DOH</sub> | Data Output Hold After CLK Rise | 1.5 | | 1.5 | | 2.0 | | ns | | t <sub>ADS</sub> | ADSP, ADSC Set-Up Before CLK Rise | 2.5 | | 2.5 | | 2.5 | | ns | | t <sub>ADH</sub> | ADSP, ADSC Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>WES</sub> | BWE, GW, BW[3:0] Set-Up Before CLK Rise | 2.5 | | 2.5 | | 2.5 | | ns | | t <sub>WEH</sub> | BWE, GW, BW[3:0] Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>ADVS</sub> | ADV Set-Up Before CLK Rise | 2.5 | | 2.5 | | 2.5 | | ns | | t <sub>ADVH</sub> | ADV Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>DS</sub> | Data Input Set-Up Before CLK Rise | 2.5 | | 2.5 | | 2.5 | | ns | | t <sub>DH</sub> | Data Input Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>CES</sub> | Chip Select Set-Up | 2.5 | | 2.5 | | 2.5 | | ns | | t <sub>CEH</sub> | Chip Select Hold After CLK Rise | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>CHZ</sub> | Clock to High-Z <sup>[12]</sup> | 1.5 | 3.5 | 1.5 | 5 | 2 | 6 | ns | | t <sub>CLZ</sub> | Clock to Low-Z <sup>[12]</sup> | 0 | | 0 | | 0 | | ns | | t <sub>EOHZ</sub> | OE HIGH to Output High-Z <sup>[12, 13]</sup> | | 3.5 | | 5.5 | | 6 | ns | | t <sub>EOLZ</sub> | OE LOW to Output Low-Z <sup>[12, 13]</sup> | 0 | | 0 | | 0 | | ns | | t <sub>EOV</sub> | OE LOW to Output Valid <sup>[12]</sup> | | 4.2 | | 5.0 | | 6 | ns | <sup>10.</sup> Input waveform should have a slew rate of 1V/ns. Unless otherwise noted, test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and load capacitance. Shown in (a) and (b) of AC Test Loads. t<sub>CHZ</sub>, t<sub>CLZ</sub>, t<sub>EOU</sub>, t<sub>EOLZ</sub>, and t<sub>EOHZ</sub> are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ± 200 mV from steady-state voltage. At any given voltage and temperature, t<sub>EOHZ</sub> is less than t<sub>EOLZ</sub> and t<sub>CHZ</sub> is less than t<sub>CLZ</sub>. ## **Switching Waveforms** Write Cycle Timing<sup>[14, 15]</sup> <sup>14.</sup> WE is the combination of BWE, BW[3:0] and GW to define a write cycle (see Write Cycle Descriptions table). 15. WDx stands for Write Data to Address X. Read Cycle Timing<sup>[14, 16]</sup> ## Note: 16. RDx stands for Read Data from Address X. Read/Write Cycle Timing<sup>[14,15,16, 17]</sup> <sup>17.</sup> Data bus is driven by SRAM, but data is not guaranteed. ## Pipeline Timing<sup>[18,19]</sup> Device originally deselected. $\overline{\text{CE}}$ is the combination of $\overline{\text{CE}}_2$ and $\overline{\overline{\text{CE}}}_3$ . All chip selects need to be active in order to select the device. ## **ZZ Mode Timing**<sup>[20, 21]</sup> <sup>20.</sup> Device must be deselected when entering ZZ mode. See Cycle Description table for all possible signal conditions to deselect the device. 21. I/Os are in three-state when exiting ZZ sleep mode. ## **Ordering Information** | Speed<br>(MHz) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |----------------|----------------|-----------------|------------------------------|--------------------| | 133 | CY7C1329-133AC | A101 | 100-Lead Thin Quad Flat Pack | Commercial | | 100 | CY7C1329-100AC | A101 | 100-Lead Thin Quad Flat Pack | | | 75 | CY7C1329-75AC | A101 | 100-Lead Thin Quad Flat Pack | | Document #: 38-00561-A ## **Package Diagram** ## 100-Pin Thin Plastic Quad Flatpack (14 x 20 x 1.4 mm) A101 DIMENSIONS ARE IN MILLIMETERS. 51-85050-A