SBAS260B - MAY 2002 - REVISED OCTOBER 2004 # 8-Channel, 24-Bit ANALOG-TO-DIGITAL CONVERTER ## **FEATURES** - 24 BITS NO MISSING CODES - INL: 0.0012% of FSR (max) - FULL-SCALE INPUT: ±2VREF - PGA FROM 1 TO 128 - 22 BITS EFFECTIVE RESOLUTION (PGA = 1), 19 BITS (PGA = 128) - SINGLE CYCLE SETTLING MODE - PROGRAMMABLE DATA OUTPUT RATES UP TO 1kHz - ON-CHIP 1.25V/2.5V REFERENCE - ON-CHIP CALIBRATION - SPI COMPATIBLE - POWER SUPPLY: 2.7V to 5.25V - < 1mW POWER CONSUMPTION, V<sub>DD</sub> = 3V ## **APPLICATIONS** - INDUSTRIAL PROCESS CONTROL - LIQUID/GAS CHROMATOGRAPHY - BLOOD ANALYSIS - SMART TRANSMITTERS - PORTABLE INSTRUMENTATION - WEIGH SCALES - PRESSURE TRANSDUCERS ## DESCRIPTION The ADS1217 is a precision, wide dynamic range, delta-sigma, Analog-to-Digital (A/D) converter with 24-bit resolution operating from 2.7V to 5.25V supplies. The delta-sigma, A/D converter provides up to 24 bits of no missing code performance and effective resolution of 22 bits. The eight input channels are multiplexed. Internal buffering can be selected to provide a very high input impedance for direct connection to transducers or low-level voltage signals. Burnout current sources are provided that allow for the detection of an open or shorted sensor. An 8-bit Digital-to-Analog Converter (DAC) provides an offset correction with a range of 50% of the FSR (Full-Scale Range). The PGA (Programmable Gain Amplifier) provides selectable gains of 1 to 128 with an effective resolution of 19 bits at a gain of 128. The A/D conversion is accomplished with a 2nd-order, delta-sigma modulator and programmable sinc filter. The reference input is differential and can be used for ratiometric measurements. The onboard current DACs operate independently with the maximum current set by an external resistor. The serial interface is SPI compatible. Eight bits of digital I/O are also provided that can be used for input or output. The ADS1217 is designed for high-resolution measurement applications in smart transmitters, industrial process control, weigh scales, chromatography, and portable instrumentation. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Il trademarks are the property of their respective owners. ## ABSOLUTE MAXIMUM RATINGS(1) | AV <sub>DD</sub> to AGND | -0.3V to +6V | |----------------------------------------------------------------|----------------| | Operating Temperature Range | –40°C to +85°C | | Storage Temperature Range<br>Lead Temperature (soldering, 10s) | | NOTE: (1) Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability. # ELECTROSTATIC DISCHARGE SENSITIVITY This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### PACKAGE/ORDERING INFORMATION(1) | PRODUCT | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY | |---------|--------------|-----------------------|-----------------------------------|--------------------|------------------------------|-------------------------------------------| | ADS1217 | TQFP-48 | PFB<br>" | -40°C to +85°C | ADS1217 | ADS1217IPFBT<br>ADS1217IPFBR | Tape and Reel, 250<br>Tape and Reel, 2000 | NOTE: (1) For the most current package and ordering information, see the Package Option Addendum located at the end of this data sheet. ## **ELECTRICAL CHARACTERISTICS:** AV<sub>DD</sub> = 5V All specifications at $-40^{\circ}$ C to +85°C, AV<sub>DD</sub> = +5V, DV<sub>DD</sub> = +2.7V to 5.25V, $f_{MOD}$ = 19.2kHz, PGA = 1, Buffer ON, $R_{DAC}$ = 150k $\Omega$ , $f_{DATA}$ = 10Hz, and $V_{REF}$ = +2.5V, unless otherwise specified. | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | |---------------------------------------------------------------------------|-----------------------------------------------------------|-------------|--------------------------|------------------------|-------------------------|--| | ANALOG INPUT (A <sub>IN</sub> 0 – A <sub>IN</sub> 7, A <sub>INCOM</sub> ) | | | | | | | | Full-Scale Input Voltage | $(A_{IN+}) - (A_{IN-})$ | | ±2V <sub>REF</sub> /PGA | | V | | | Analog Input Voltage | Buffer OFF | AGND - 0.1 | | AV <sub>DD</sub> + 0.1 | V | | | | Buffer ON | AGND + 0.05 | | AV <sub>DD</sub> – 1.5 | V | | | Differential Input Impedance | Buffer OFF | | 10/PGA | | MΩ | | | Input Current | Buffer ON | | 0.5 | | nA | | | Bandwidth | | | | | | | | Fast Settling Filter | −3dB | | 0.469f <sub>DATA</sub> | | Hz | | | Sinc <sup>2</sup> Filter | −3dB | | 0.318f <sub>DATA</sub> | | Hz | | | Sinc <sup>3</sup> Filter | −3dB | | 0.262f <sub>DATA</sub> | | Hz | | | Programmable Gain Amplifier | User Selectable Gain Ranges | 1 | | 128 | | | | Burnout Current Sources | | | 2 | | μΑ | | | OFFSET DAC | | | | | | | | Offset DAC Range | | | ±V <sub>REF</sub> /(PGA) | | V | | | Offset DAC Monotonicity | | 8 | | | Bits | | | Offset DAC Gain Error | | | ±1 | | % | | | Offset DAC Gain Error Drift | | | 1 | | ppm/°C | | | SYSTEM PERFORMANCE | | | | | | | | Resolution | | 24 | | | Bits | | | No Missing Codes | Sinc <sup>3</sup> Filter | | | 24 | Bits | | | Integral Nonlinearity | End Point Fit, Differential Input, | | 0.0003 | 0.0012 | % of FSR <sup>(1)</sup> | | | | Buffer Off | | | | | | | Offset Error | Before Calibration | | 7.5 | | ppm of FSR | | | Offset Drift | | | 0.02 | | ppm of FSR/°C | | | Gain Error | Before Calibration | | 0.005 | | % | | | Gain Error Drift | | | 0.5 | | ppm/°C | | | Common-Mode Rejection | at DC | 100 | | | dB | | | | $f_{CM} = 60Hz$ , $f_{DATA} = 10Hz$ | | 130 | | dB | | | | $f_{CM} = 50Hz$ , $f_{DATA} = 50Hz$ | | 120 | | dB | | | | $f_{CM} = 60Hz$ , $f_{DATA} = 60Hz$ | | 120 | | dB | | | Normal-Mode Rejection | $f_{SIG} = 50Hz$ , $f_{DATA} = 50Hz$ | | 100 | | dB | | | | $f_{SIG} = 60Hz$ , $f_{DATA} = 60Hz$ | | 100 | | dB | | | Output Noise | | | Typical Characteri | stics | | | | Power-Supply Rejection | at DC, dB = $-20\log(\Delta V_{OUT}/\Delta V_{DD})^{(2)}$ | 80 | 95 | | dB | | NOTES: (1) FSR is Full-Scale Range. (2) $\Delta V_{OUT}$ is change in digital result. (3) 12pF switched capacitor at $f_{SAMP}$ clock frequency. . - - . . . - ## ELECTRICAL CHARACTERISTICS: AV<sub>DD</sub> = 5V (Cont.) All specifications at $-40^{\circ}$ C to $+85^{\circ}$ C, $AV_{DD} = +5$ V, $DV_{DD} = +2.7$ V to 5.25V, $f_{MOD} = 19.2$ kHz, PGA = 1, Buffer ON, $R_{DAC} = 150$ k $\Omega$ , $f_{DATA} = 10$ Hz, and $V_{REF} = +2.5$ V, unless otherwise specified. | | | | ADS1217 | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------|-------------------------------------------------------------|--------------------------------------------------|--| | PARAMETER | CONDITIONS | MIN TYP | | MAX | UNITS | | | VOLTAGE REFERENCE INPUT Reference Input (V <sub>REF</sub> ) Negative Reference Input (V <sub>REF</sub> -) Positive Reference Input (V <sub>REF+</sub> ) Common-Mode Rejection Common-Mode Rejection Bias Current <sup>(3)</sup> | $V_{REF} \equiv (V_{REF+}) - (V_{REF-})$ at DC $f_{VREFCM} = 60Hz, f_{DATA} = 60Hz$ $V_{REF} = 2.5V, PGA = 1$ | 0.1<br>AGND - 0.1<br>(V <sub>REF-</sub> ) + 0.1 | 2.5<br>120<br>120<br>1.3 | 2.6<br>(V <sub>REF+</sub> ) - 0.1<br>AV <sub>DD</sub> + 0.1 | V<br>V<br>V<br>dB<br>dB<br>µA | | | ON-CHIP VOLTAGE REFERENCE Output Voltage Short-Circuit Current Source Short-Circuit Current Sink Drift Noise Output Impedance Startup Time | REF HI = 1<br>REF HI = 0<br>V <sub>RCAP</sub> = 0.1μF, BW = 0.1Hz to 100Hz<br>Sourcing 100μA | 2.4 | 2.5<br>1.25<br>8<br>50<br>15<br>10<br>3<br>5 | 2.6 | V<br>V<br>mA<br>μA<br>ppm/°C<br>μVrms<br>Ω<br>ms | | | Full-Scale Output Current Current Setting Resistance (R <sub>DAC</sub> ) | $R_{DAC}$ = 150kΩ, Range = 1<br>$R_{DAC}$ = 150kΩ, Range = 2<br>$R_{DAC}$ = 150kΩ, Range = 3<br>$R_{DAC}$ = 15kΩ, Range = 3 | 10 | 0.5<br>1<br>2<br>20 | | mA<br>mA<br>mA<br>mA<br>kΩ | | | Monotonicity Compliance Voltage Output Impedance PSRR Gain Error Gain Error Drift Gain Error Mismatch Gain Error Mismatch | R <sub>DAC</sub> = 150kΩ $V_{OUT} = AV_{DD}/2, \text{ Code} > 16$ Individual IDAC Individual IDAC Between IDACs, Same Range and Code Between IDACs, Same Range and Code | 8<br>0<br>See | Typical Characteri<br>400<br>5<br>75<br>0.25 | AV <sub>DD</sub> – 1 | Bits<br>V<br>ppm/V<br>%<br>ppm/°C<br>%<br>ppm/°C | | | POWER-SUPPLY REQUIREMENTS Power-Supply Voltage Analog Current (I <sub>ADC</sub> + I <sub>VREF</sub> + I <sub>IDAC</sub> ) A/D Converter Current (I <sub>ADC</sub> ) V <sub>REF</sub> Current (I <sub>VREF</sub> ) | AV <sub>DD</sub> PDWN = 0, or SLEEP PGA = 1, Buffer OFF PGA = 128, Buffer OFF PGA = 1, Buffer ON PGA = 128, Buffer ON | 4.75 | 1<br>175<br>500<br>250<br>900<br>250 | 5.25<br>275<br>750<br>350<br>1375<br>375 | V<br>пА<br>µА<br>µА<br>µА<br>µА | | | I <sub>IDAC</sub> Current (I <sub>IDAC</sub> ) Digital Current | Excludes Load Current Normal Mode, $DV_{DD} = 5V$ SLEEP Mode, $DV_{DD} = 5V$ Read Data Continuous Mode, $DV_{DD} = 5V$ $\overline{PDWN} = 0$ | | 480<br>180<br>150<br>230<br>1 | 675<br>275 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>nA | | | Power Dissipation | PGA = 1, Buffer OFF, REFEN = 0,<br>IDACs OFF, DV <sub>DD</sub> = 5V | | 1.8 | 2.8 | mW | | NOTES: (1) FSR is Full-Scale Range. (2) $\Delta V_{OUT}$ is change in digital result. (3) 12pF switched capacitor at $f_{SAMP}$ clock frequency. ## ELECTRICAL CHARACTERISTICS: $AV_{DD} = 3V$ All specifications at $-40^{\circ}$ C to $+85^{\circ}$ C, $AV_{DD} = +3V$ , $DV_{DD} = +2.7V$ to 5.25V, $f_{MOD} = 19.2$ kHz, PGA = 1, Buffer ON, $R_{DAC} = 75$ k $\Omega$ , $f_{DATA} = 10$ Hz, and $V_{REF} = +1.25V$ , unless otherwise specified. | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------------| | ANALOG INPUT (A <sub>IN</sub> 0 - A <sub>IN</sub> 7, A <sub>INCOM</sub> ) Full-Scale Input Voltage Analog Input Range Input Impedance Input Current | (A <sub>IN+</sub> ) – (A <sub>IN</sub> )<br>Buffer OFF<br>Buffer ON<br>Buffer OFF<br>Buffer ON | AGND - 0.1<br>AGND + 0.05 | ±2V <sub>REF</sub> /PGA<br>10/PGA<br>0.5 | AV <sub>DD</sub> + 0.1<br>AV <sub>DD</sub> – 1.5 | V<br>V<br>V<br>MΩ<br>nA | | Bandwidth Fast Settling Filter Sinc <sup>2</sup> Filter Sinc <sup>3</sup> Filter Programmable Gain Amplifier Burnout Current Sources | −3dB<br>−3dB<br>−3dB<br>User Selectable Gain Ranges | 1 | 0.469f <sub>DATA</sub> 0.318f <sub>DATA</sub> 0.262f <sub>DATA</sub> | 128 | Hz<br>Hz<br>Hz<br>μA | | OFFSET DAC Offset DAC Range Offset DAC Monotonicity Offset DAC Gain Error Offset DAC Gain Error Drift | | 8 | ±V <sub>REF</sub> /(PGA)<br>±1<br>2 | | V<br>Bits<br>%<br>ppm/°C | | SYSTEM PERFORMANCE Resolution | | 24 | | | Bits | | No Missing Codes<br>Integral Nonlinearity | Sinc <sup>3</sup> Filter End Point Fit, Differential Input, Buffer Off, T = 25°C | | 0.0003 | 24<br>0.0012 | Bits<br>% of FSR <sup>(1)</sup> | | Offset Error Offset Drift Gain Error Gain Error Drift | Before Calibration Before Calibration | | 15<br>0.04<br>0.010<br>1.0 | | ppm of FSR<br>ppm of FSR/°(<br>%<br>ppm/°C | | Common-Mode Rejection | at DC<br>$f_{CM} = 60Hz$ , $f_{DATA} = 10Hz$<br>$f_{CM} = 50Hz$ , $f_{DATA} = 50Hz$<br>$f_{CM} = 60Hz$ , $f_{DATA} = 60Hz$ | 100 | 130<br>120<br>120 | | dB<br>dB<br>dB<br>dB<br>dB | | Normal-Mode Rejection | $f_{SIG}$ = 50Hz, $f_{DATA}$ = 50Hz<br>$f_{SIG}$ = 60Hz, $f_{DATA}$ = 60Hz | | 100 | | dB<br>dB | | Output Noise<br>Power-Supply Rejection | at DC, dB = $-20 \log(\Delta V_{OUT}/\Delta V_{DD})^{(2)}$ | 75 | Typical Characteri | Stics | dB | | VOLTAGE REFERENCE INPUT Reference Input (V <sub>REF</sub> ) Negative Reference Input (V <sub>REF</sub> -) Positive Reference Input (V <sub>REF+</sub> ) Common-Mode Rejection Common-Mode Rejection | $V_{REF} \equiv (V_{REF+}) - (V_{REF-})$ at DC $f_{VREFCM} = 60Hz$ , $f_{DATA} = 60Hz$ | 0.1<br>AGND - 0.1<br>(V <sub>REF-</sub> ) + 0.1 | 1.25<br>120<br>120 | 1.3<br>(V <sub>REF+</sub> ) - 0.1<br>AV <sub>DD</sub> + 0.1 | V<br>V<br>V<br>dB<br>dB | | Bias Current <sup>(3)</sup> ON-CHIP VOLTAGE REFERENCE | V <sub>REF</sub> = 1.25V | | 0.65 | | μΑ | | Output Voltage Short-Circuit Current Source Short-Circuit Current Sink Drift Noise Output Impedance Startup Time | REF HI = 0 $V_{RCAP} = 0.1 \mu F, BW = 0.1 Hz to 100 Hz$ Sourcing 100 μA | 1.2 | 1.25<br>3<br>50<br>15<br>10<br>3<br>5 | 1.3 | V<br>mA<br>μA<br>ppm/°C<br>μVrms<br>Ω<br>ms | | IDAC<br>Full-Scale Output Current | $R_{DAC}$ = 75k $\Omega$ , Range = 1<br>$R_{DAC}$ = 75k $\Omega$ , Range = 2<br>$R_{DAC}$ = 75k $\Omega$ , Range = 3<br>$R_{DAC}$ = 15k $\Omega$ , Range = 3 | | 0.5<br>1<br>2<br>20 | | mA<br>mA<br>mA<br>mA | | Current Setting Resistance (R <sub>DAC</sub> ) Monotonicity Compliance Voltage Output Impedance PSRR Gain Error Gain Error Drift Gain Error Mismatch | $R_{DAC} = 75k\Omega$ $V_{OUT} = AV_{DD}/2, \ \text{Code} > 16$ Individual IDAC Individual IDAC Between IDACs, Same Range and Code | 10<br>8<br>0<br>See | Typical Characteri<br>600<br>5<br>75<br>0.25 | AV <sub>DD</sub> – 1 | kΩ<br>Bits<br>V<br>ppm/V<br>%<br>ppm/°C<br>%<br>ppm/°C | NOTES: (1) FSR is Full-Scale Range. (2) $\Delta V_{OUT}$ is change in digital result. (3) 12pF switched capacitor at $f_{SAMP}$ clock frequency. ## ELECTRICAL CHARACTERISTICS: AV<sub>DD</sub> = 3V (Cont.) All specifications at $-40^{\circ}$ C to $+85^{\circ}$ C, $AV_{DD} = +3V$ , $DV_{DD} = +2.7V$ to 5.25V, $f_{MOD} = 19.2$ kHz, PGA = 1, Buffer ON, $R_{DAC} = 75$ k $\Omega$ , $f_{DATA} = 10$ Hz, and $V_{REF} = +1.25$ V, unless otherwise specified. | | | | ADS1217 | | | |----------------------------------------------------------------------------|--------------------------------------------------|-----|---------|------|-------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | POWER-SUPPLY REQUIREMENTS | | | | | | | Power-Supply Voltage | $AV_DD$ | 2.7 | | 3.3 | V | | Analog Current (I <sub>ADC</sub> + I <sub>VREF</sub> + I <sub>IDAC</sub> ) | $\overline{PDWN} = 0$ , or SLEEP | | 1 | | nA | | A/D Converter Current (I <sub>ADC</sub> ) | PGA = 1, Buffer OFF | | 160 | 250 | μΑ | | | PGA = 128, Buffer OFF | | 450 | 700 | μΑ | | | PGA = 1, Buffer ON | | 230 | 325 | μΑ | | | PGA = 128, Buffer ON | | 850 | 1325 | μΑ | | V <sub>REF</sub> Current (I <sub>VREF</sub> ) | | | 250 | 375 | μΑ | | I <sub>IDAC</sub> Current (I <sub>IDAC</sub> ) | Excludes Load Current | | 480 | 675 | μΑ | | Digital Current | Normal Mode, DV <sub>DD</sub> = 3V | | 90 | 200 | μΑ | | | SLEEP Mode, DV <sub>DD</sub> = 3V | | 75 | | μΑ | | | Read Data Continuous Mode, DV <sub>DD</sub> = 3V | | 113 | | μΑ | | | $\overline{PDWN} = 0$ | | 1 | | nA | | Power Dissipation | PGA = 1, Buffer OFF, REFEN = 0, | | 0.8 | 1.4 | mW | | | IDACs OFF, DV <sub>DD</sub> = 3V | | | | | NOTES: (1) FSR is Full-Scale Range. (2) $\Delta V_{OUT}$ is change in digital result. (3) 12pF switched capacitor at $f_{SAMP}$ clock frequency. ## **ELECTRICAL CHARACTERISTICS: Digital** All specifications at $-40^{\circ}$ C to $+85^{\circ}$ C, and DV<sub>DD</sub> = +2.7V to 5.25V. | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------|----------------------------------------------|------------------------|-----|----------------------|-------| | INPUT/OUTPUT | | | | | | | Logic Level | | | | | | | $V_{IH}$ | | $0.8 \times DV_{DD}$ | | DV <sub>DD</sub> | V | | V <sub>II</sub> (1) | | DGND | | $0.2 \times DV_{DD}$ | V | | $V_{ m IH}$ $V_{ m IL}^{(1)}$ $V_{ m OH}$ | I <sub>OH</sub> = 1mA | DV <sub>DD</sub> - 0.4 | | | V | | V <sub>OL</sub> | $I_{OL} = 1 \text{mA}$ | DGND | | DGND + 0.4 | V | | Input Leakage: I <sub>IN</sub> | $I_{OL} = 1 \text{mA}$ $0 < V_{I} < DV_{DD}$ | -10 | | 10 | μΑ | | CLOCK RATES | | | | | | | Master Clock Rate: f <sub>OSC</sub> | | 1 | | 8 | MHz | | Master Clock Period: t <sub>OSC</sub> | 1/f <sub>OSC</sub> | 125 | | 1000 | ns | NOTE: (1) Maximum $V_{IL}$ for $X_{IN}$ is DGND + 0.05V. ## **PIN CONFIGURATION** ## **PIN DESCRIPTIONS** | PIN<br>NUMBER | NAME | DESCRIPTION | PIN<br>NUMBER | NAME | DESCRIPTION | |---------------|--------------------|------------------------------------------|---------------|---------------------|-----------------------------------------------| | 1 | $AV_{DD}$ | Analog Power Supply | 25 | X <sub>IN</sub> | Clock Input | | 2 | AGND | Analog Ground | 26 | X <sub>OUT</sub> | Clock Output, used with crystal or resonator. | | 3 | A <sub>IN</sub> 0 | Analog Input 0 | 27 | PDWN | Active LOW. Power Down. The power-down | | 4 | A <sub>IN</sub> 1 | Analog Input 1 | | | function shuts down the analog and digital | | 5 | A <sub>IN</sub> 2 | Analog Input 2 | | | circuits. | | 6 | A <sub>IN</sub> 3 | Analog Input 3 | 28 | POL | Serial Clock Polarity Input | | 7 | A <sub>IN</sub> 4 | Analog Input 4 | 29 | DSYNC | Active LOW, Synchronization Control Input | | 8 | A <sub>IN</sub> 5 | Analog Input 5 | 30 | DGND | Digital Ground | | 9 | A <sub>IN</sub> 6 | Analog Input 6 | 31 | $DV_DD$ | Digital Power Supply | | 10 | A <sub>IN</sub> 7 | Analog Input 7 | 32 | DRDY | Active LOW, Data Ready Output | | 11 | A <sub>INCOM</sub> | Analog Input Common | 33 | CS | Active LOW, Chip Select Input | | 12 | AGND | Analog Ground | 34 | SCLK | Serial Clock, Schmitt Trigger | | 13 | AV <sub>DD</sub> | Analog Ground Analog Power Supply | 35 | D <sub>IN</sub> | Serial Data Input, Schmitt Trigger | | 14 | V <sub>RCAP</sub> | V <sub>REFOUT</sub> Bypass Capacitor | 36 | D <sub>OUT</sub> | Serial Data Output | | 15 | V RCAP<br>IDAC1 | Current DAC1 Output | 37-44 | D0-D7 | Digital I/O 0-7 | | 16 | IDAC1 | · | 45 | AGND | Analog Ground | | 17 | - | Current DAC2 Output Current DAC Resistor | 46 | V <sub>REFOUT</sub> | Voltage Reference Output | | | R <sub>DAC</sub> | | 47 | V <sub>REF+</sub> | Positive Differential Reference Input | | 18-22 | DGND | Digital Ground | 48 | V <sub>REF</sub> | Negative Differential Reference Input | | 23 | BUFEN | Buffer Enable Input | | KEI - | | | 24 | RESET | Active LOW, resets the entire chip. | | | | . - - . . . - ## **TIMING DIAGRAMS** ## **TIMING CHARACTERISTICS** | SPEC | DESCRIPTION | MIN | MAX | UNITS | |-------------------------------|------------------------------------------------------------------------------------------|-------------|------|----------------------------------------| | t <sub>1</sub> | SCLK Period | 4 | | t <sub>OSC</sub> Periods | | | | | 3 | DRDY Periods | | $t_2$ | SCLK Pulse Width, HIGH and LOW | 200 | | ns | | t <sub>3</sub> | CS LOW to First SCLK Edge; Setup Time <sup>(1)</sup> | 0 | | ns | | t <sub>4</sub> | D <sub>IN</sub> Valid to SCLK Edge; Setup Time | 50 | | ns | | $t_5$ | Valid D <sub>IN</sub> to SCLK Edge; Hold Time | 50 | | ns | | t <sub>6</sub> | Delay Between Last SCLK Edge for D <sub>IN</sub> and First SCLK | | | | | | Edge for D <sub>OUT</sub> : | | | | | | RDATA, RDATAC, RREG, WREG, RRAM, WRAM | 50 | | t <sub>OSC</sub> Periods | | | CSREG, CSRAMX, CSRAM | 200 | | t <sub>OSC</sub> Periods | | | CSARAM, CSARAMX | 1100 | | t <sub>OSC</sub> Periods | | t <sub>7</sub> <sup>(2)</sup> | SCLK Edge to Valid New D <sub>OUT</sub> | | 50 | ns | | t <sub>8</sub> <sup>(2)</sup> | SCLK Edge to D <sub>OUT</sub> , Hold Time | 0 | | ns | | t <sub>9</sub> | Last SCLK Edge to D <sub>OUT</sub> Tri-State | 6 | 10 | t <sub>OSC</sub> Periods | | | NOTE: D <sub>OUT</sub> goes tri-state immediately when $\overline{\text{CS}}$ goes HIGH. | | | | | t <sub>10</sub> | CS LOW Time After Final SCLK Edge | 0 | | ns | | t <sub>11</sub> | Final SCLK Edge of One Op Code Until First Edge SCLK | | | | | | of Next Command: | | | | | | RREG, WREG, RRAM, WRAM, CSRAMX, CSARAMX, | | | t <sub>OSC</sub> Periods | | | CSRAM, CSARAM, CSREG, DSYNC, SLEEP, RDATA, | | | | | | RDATAC, STOPC | 4 | | t <sub>OSC</sub> Periods | | | CREG, CRAM<br>CREGA | 220<br>1600 | | t <sub>OSC</sub> Periods | | | SELFGCAL, SELFOCAL, SYSOCAL, SYSGCAL | 7 | | t <sub>OSC</sub> Periods DRDY Periods | | | SELFCAL | 14 | | DRDY Periods | | | RESET (Input pin, command, or SCLK pattern) | 16 | | t <sub>OSC</sub> Periods | | t <sub>12</sub> | (input pin, command, or count patient) | 300 | 500 | t <sub>osc</sub> Periods | | t <sub>13</sub> | | 5 | | t <sub>OSC</sub> Periods | | t <sub>13</sub> | | 550 | 750 | t <sub>OSC</sub> Periods | | | | 1050 | 1250 | t <sub>OSC</sub> Periods | | t <sub>15</sub> | Pulse Width | 4 | 1200 | t <sub>OSC</sub> Periods | | t <sub>16</sub> | Data Not Valid | 4 | | | | t <sub>17</sub> | Data NOT Valid | 4 | l | t <sub>OSC</sub> Periods | NOTES: (1) $\overline{\text{CS}}$ may be tied LOW. (2) Load = 20pF. ## TYPICAL CHARACTERISTICS $AV_{DD} = +5V, \ DV_{DD} = +5V, \ f_{OSC} = 2.4576MHz, \ PGA = 1, \ R_{DAC} = 150k\Omega, \ f_{DATA} = 10Hz, \ and \ V_{REF} = +2.5V, \ unless \ otherwise \ specified.$ . - - . . . - ## **TYPICAL CHARACTERISTICS (Cont.)** $AV_{DD} = +5V, \ DV_{DD} = +5V, \ f_{OSC} = 2.4576MHz, \ PGA = 1, \ R_{DAC} = 150k\Omega, \ f_{DATA} = 10Hz, \ and \ V_{REF} = +2.5V, \ unless \ otherwise \ specified.$ . - - . - . - ## **TYPICAL CHARACTERISTICS (Cont.)** $AV_{DD} = +5V, \ DV_{DD} = +5V, \ f_{OSC} = 2.4576 \\ MHz, \ PGA = 1, \ R_{DAC} = 150 \\ k\Omega, \ f_{DATA} = 10 \\ Hz, \ and \ V_{REF} = +2.5V, \ unless \ otherwise \ specified.$ ## **TYPICAL CHARACTERISTICS (Cont.)** $AV_{DD} = +5V, \ DV_{DD} = +5V, \ f_{OSC} = 2.4576MHz, \ PGA = 1, \ R_{DAC} = 150k\Omega, \ f_{DATA} = 10Hz, \ and \ V_{REF} = +2.5V, \ unless \ otherwise \ specified.$ ## **OVERVIEW** #### **INPUT MULTIPLEXER** The input multiplexer (mux) provides for any combination of differential inputs to be selected on any of the input channels, as shown in Figure 1. If channel 1 is selected as the positive differential input channel, any other channel can be selected as the negative differential input channel. With this method, it is possible to have up to eight fully differential input channels. In addition, current sources are supplied that will source or sink current to detect open or short circuits on the pins. FIGURE 1. Input Multiplexer Configuration. ## **TEMPERATURE SENSOR** An on-chip diode provides temperature sensing capability. When the configuration register for the input MUX is set to all 1s, the diode is connected to the input of the A/D converter. All other channels are open. The anode of the diode is connected to the positive input of the A/D converter, and the cathode of the diode is connected to negative input of the A/D converter. The output of IDAC1 is connected to the anode to bias the diode and the cathode of the diode is also connected to ground to complete the circuit. In this mode, the output of IDAC1 is also connected to the output pin, so some current may flow into an external load from IDAC1, rather than the diode. See Application Report *Measuring Temperature with the ADS1216, ADS1217, or ADS1218* (SBAA073) for more information. #### **BURNOUT CURRENT SOURCES** When the Burnout bit is set in the ACR configuration register, two current sources are enabled. The current source on the positive input channel sources approximately $2\mu A$ of current. The current source on the negative input channel sinks approximately $2\mu A$ . This allows for the detection of an open circuit (full-scale reading) or short circuit (0V differential reading) on the selected input differential pair. #### INPUT BUFFER The input impedance of the ADS1217 without the buffer is $10M\Omega/PGA$ . With the buffer enabled, the input voltage range is reduced and the analog power-supply current is higher. The buffer is controlled by ANDing the state of the buffer pin with the state of the BUFFER bit in the ACR register. See Application Report *Input Currents for High-Resolution ADCs* (SBAA090) for more information. #### **IDAC1 AND IDAC2** The ADS1217 has two 8-bit current output DACs that can be controlled independently. The output current is set with $R_{DAC}$ , the range select bits in the ACR register, and the 8-bit digital value in the IDAC register. The output current = $(V_{REF}/8R_{DAC})\ (2^{RANGE-1})\ (DAC\ CODE).$ With $V_{REFOUT}=2.5V$ and $R_{DAC}=150k\Omega$ , the full-scale output can be selected to be 0.5, 1, or 2mA. The compliance voltage range is AGND to within 1V of AV $_{DD}$ . When the internal voltage reference of the ADS1217 is used, it is the reference for the IDAC. An external reference may be used for the IDACs by disabling the internal reference and tying the external reference input to the $V_{REFOUT}$ pin. #### **PGA** The PGA can be set to gains of 1, 2, 4, 8, 16, 32, 64, or 128. Using the PGA can improve the effective resolution of the A/D converter. For instance, with a PGA of 1 on a 10V full-scale range, the A/D converter can resolve to $2\mu V$ . With a PGA of 128 on a 80mV full-scale range, the A/D converter can resolve to 150nV. #### **PGA OFFSET DAC** The input to the PGA can be shifted by half the full-scale input range of the PGA by using the ODAC register. The ODAC (Offset DAC) register is an 8-bit value; the MSB is the sign and the seven LSBs provide the magnitude of the offset. Using the ODAC does not reduce the performance of the A/D converter. See Application Report *The Offset DAC* (SBAA077) for more information. ## **MODULATOR** The modulator is a single-loop, 2nd-order system. The modulator runs at a clock speed ( $f_{MOD}$ ) that is derived from the external clock ( $f_{OSC}$ ). The frequency division is determined by the SPEED bit in the setup register. | SPEED BIT | f <sub>MOD</sub> | |-----------|-----------------------| | 0 | f <sub>OSC</sub> /128 | | 1 | f <sub>OSC</sub> /256 | #### **VOLTAGE REFERENCE INPUT** The ADS1217 uses a differential voltage reference input. The input signal is measured against the differential voltage $V_{REF} \equiv (V_{REF+}) - (V_{REF-})$ . For $AV_{DD} = 5V$ , $V_{REF}$ is typically 2.5V. For $AV_{DD} = 3V$ , $V_{REF}$ is typically 1.25V. Due to the sampling nature of the modulator, the reference input current increases with higher modulator clock frequency ( $f_{MOD}$ ) and higher PGA settings. #### **ON-CHIP VOLTAGE REFERENCE** A selectable voltage reference (1.25V or 2.5V) is available for supplying the voltage reference input. To use, connect $V_{REF-}$ to AGND and $V_{REF+}$ to $V_{REFOUT}.$ The enabling and voltage selection are controlled through bits REF EN and REF HI in the setup register. The 2.5V reference requires $AV_{DD}=5V.$ When using the on-chip voltage reference, the $V_{REFOUT}$ pin should be bypassed with a $0.1\mu F$ capacitor to AGND. ## VRCAP PIN This pin provides a bypass cap for noise filtering on internal $V_{REF}$ circuitry only. As this is a sensitive pin, place the capacitor as close as possible and avoid any resistive loading. The recommended capacitor is a $0.001\mu F$ ceramic cap. If an external $V_{REF}$ is used, this pin can be left unconnected. #### **CLOCK GENERATOR** The clock source for the ADS1217 can be provided from a crystal, oscillator, or external clock. When the clock source is a crystal, external capacitors must be provided to ensure startup and a stable clock frequency; see Figure 2 and Table I. FIGURE 2. Crystal Connection. | CLOCK<br>SOURCE | FREQUENCY | C₁ | C <sub>2</sub> | PART<br>NUMBER | |-----------------|-----------|--------|----------------|---------------------| | Crystal | 2.4576 | 0-20pF | 0-20pF | ECS, ECSD 2.45 - 32 | | Crystal | 4.9152 | 0-20pF | 0-20pF | ECS, ECSL 4.91 | | Crystal | 4.9152 | 0-20pF | 0-20pF | ECS, ECSD 4.91 | | Crystal | 4.9152 | 0-20pF | 0-20pF | CTS, MP 042 4M9182 | TABLE I. Typical Clock Sources. ## **CALIBRATION** The offset and gain errors in the ADS1217, or the complete system, can be reduced with calibration. Internal calibration of the ADS1217 is called self calibration. This is handled with three commands. One command does both offset and gain calibration. There is also a gain calibration command and an offset calibration command. Each calibration process takes seven t<sub>DATA</sub> periods to complete. It takes 14 t<sub>DATA</sub> periods to complete both an offset and gain calibration. Self-gain calibration is optimized for PGA gains less than 8. When using higher gains, system gain calibration is recommended. For system calibration, the appropriate signal must be applied to the inputs. The system offset command requires a "zero" differential input signal. It then computes an offset that will nullify offset in the system. The system gain command requires a positive "full-scale" differential input signal. It then computes a value to nullify gain errors in the system. Each of these calibrations will take seven $t_{\text{DATA}}$ periods to complete. Calibration must be performed after power on, a change in decimation ratio, or a change of the PGA. For operation with a reference voltage greater than $(AV_{DD}-1.5V)$ , the buffer must also be turned off during calibration. At the completion of calibration, the $\overline{DRDY}$ signal goes LOW, which indicates the calibration is finished and valid data is available. See Application Report Calibration Routine and Register Value Generation for the ADS121x Series (SBAA099) for more information. #### **DIGITAL FILTER** The Digital Filter can use either the fast settling, sinc<sup>2</sup>, or sinc<sup>3</sup> filter, as shown in Figure 3. In addition, the Auto mode changes the sinc filter after the input channel or PGA is changed. When switching to a new channel, it will use the fast settling filter; It will then use the sinc<sup>2</sup> followed by the sinc<sup>3</sup> filter. This combines the low-noise advantage of the sinc<sup>3</sup> filter with the quick response of the fast settling time filter. See Figure 4 for the frequency response of each filter. When using the fast setting filter, select a decimation value set by the DEC0 and M/DEC1 registers that is evenly divisible by four for the best gain accuracy. For example, choose 260 rather than 261. FIGURE 3. Filter Step Responses. FIGURE 4. Filter Frequency Responses. #### **DIGITAL I/O INTERFACE** The ADS1217 has eight pins dedicated for digital I/O. The default power-up condition for the digital I/O pins are as inputs. All of the digital I/O pins are individually configurable as inputs or outputs. They are configured through the DIR control register. The DIR register defines whether the pin is an input or output, and the DIO register defines the state of the digital output. When the digital I/O are configured as inputs, DIO is used to read the state of the pin. If the digital I/O are not used, either 1) configure as outputs; or, 2) leave as inputs and tie to ground, this prevents excess power dissipation. ### SERIAL PERIPHERAL INTERFACE The Serial Peripheral Interface (SPI) allows a controller to communicate synchronously with the ADS1217. The ADS1217 operates in slave only mode. ## Chip Select (CS) The chip select $(\overline{CS})$ input of the ADS1217 must be externally asserted before a master device can exchange data with the ADS1217. $\overline{CS}$ must be LOW for the duration of the transaction. $\overline{CS}$ can be tied low. #### Serial Clock (SCLK) SCLK, a Schmitt Trigger input, clocks data transfer on the $D_{IN}$ input and $D_{OUT}$ output. When transferring data to or from the ADS1217, multiple bits of data may be transferred back-to- back with no delay in SCLKs or toggling of $\overline{CS}$ . Make sure to avoid glitches on SCLK as they can cause extra shifting of the data. ## Polarity (POL) The serial clock polarity is specified by the POL input. When SCLK is active HIGH, set POL HIGH. When SCLK is active LOW, set POL LOW. #### **DATA READY** The $\overline{\mathsf{DRDY}}$ output is used as a status signal to indicate when data is ready to be read from the ADS1217. $\overline{\mathsf{DRDY}}$ goes LOW when new data is available. It is reset HIGH when a read operation from the data register is complete. It also goes HIGH prior to the updating of the output register to indicate when not to read from the device to ensure that a data read is not attempted while the register is being updated. ### **DSYNC OPERATION** DSYNC is used to provide for synchronization of the A/D conversion with an external event. Synchronization can be achieved either through the $\overline{\text{DSYNC}}$ pin or the DSYNC command. When the $\overline{\text{DSYNC}}$ pin is used, the filter counter is reset on the falling edge of $\overline{\text{DSYNC}}$ . The modulator is held in reset until $\overline{\text{DSYNC}}$ is taken HIGH. Synchronization occurs on the next rising edge of the system clock after $\overline{\text{DSYNC}}$ is taken HIGH. When the DSYNC command is sent, the filter counter is reset on the edge of the last SCLK on the DSYNC command. The modulator is held in reset until the next edge of SCLK is detected. Synchronization occurs on the next rising edge of the system clock after the first SCLK after the DSYNC command. After a DSYNC operation, $\overline{DRDY}$ is held HIGH until valid data is ready. #### **RESET** There are three methods to reset the ADS1217: the RESET input, the RESET command, and a special SCLK input pattern. When using the RESET input, take it LOW to force a reset. Make sure to follow the minimum pulse width timing specifications before taking the RESET input back high. Also, avoid glitches on the RESET input as these may cause accidental resets. The RESET command takes effect after all 8 bits have been shifted into DIN. Afterwards, the reset releases automatically. The ADS1217 can also be reset with a special pattern on SCLK, see the Timing Diagram. Reset occurs on the falling edge of the last SCLK edge in the pattern (for POL = 0). Afterwards, the reset releases automatically. #### POWER-UP—SUPPLY VOLTAGE RAMP RATE The power-on reset circuitry was designed to accommodate digital supply ramp rates as slow as 1V/10ms. To ensure proper operation, the power supply should ramp monotonically. #### **MEMORY** Two types of memory are used on the ADS1217: registers and RAM. 16 registers directly control the various functions (PGA, DAC value, Decimation Ratio, etc.) and can be directly read or written. Collectively, the registers contain all the information needed to configure the part, such as data format, mux settings, calibration settings, decimation ratio, etc. Additional registers, such as output data, are accessed through dedicated instructions. ## **REGISTER BANK TOPOLOGY** The operation of the device is set up through individual registers. The set of the 16 registers required to configure the device is referred to as a Register Bank, as shown in Figure 5. Reads and Writes to Registers and RAM occur on a byte basis. However, copies between registers and RAM occurs on a bank basis. The RAM is independent of the Registers; that is, the RAM can be used as general-purpose RAM. The ADS1217 supports any combination of eight analog inputs. With this flexibility, the device could easily support eight unique configurations—one per input channel. In order to facilitate this type of usage, eight separate register banks are available. Therefore, each configuration could be written once and recalled as needed without having to serially retransmit all the configuration data. Checksum commands are also included, which can be used to verify the integrity of RAM. FIGURE 5. Memory Organization. The RAM provides eight "banks", with a bank consisting of 16 bytes. The total size of the RAM is 128 bytes. Copies between the registers and RAM are performed on a bank basis. Also, the RAM can be directly read or written through the serial interface on power-up. The banks allow separate storage of settings for each input. The RAM address space is linear, therefore accessing RAM is done using an auto-incrementing pointer. Access to RAM in the entire memory map can be done consecutively without having to address each bank individually. For example, if you were currently accessing bank 0 at offset 0F $_{\rm H}$ (the last location of bank 0), the next access would be bank 1 and offset 00 $_{\rm H}$ . Any access after bank 7 and offset 0F $_{\rm H}$ will wrap around to bank 0 and Offset 00 $_{\rm H}$ . Although the Register Bank memory is linear, the concept of addressing the device can also be thought of in terms of bank and offset addressing. Looking at linear and bank addressing syntax, we have the following comparison: in the linear memory map, the address 14<sub>H</sub> is equivalent to bank 1 and offset 04<sub>H</sub>. Simply stated, the most significant four bits represent the bank, and the least significant four bits represent the offset. The offset is equivalent to the register address for that bank of memory. ## **REGISTER MAP** | ADDRESS | REGISTER | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |-----------------|----------|---------|---------|---------|---------|----------|---------|---------|-----------| | 00 <sub>H</sub> | SETUP | ID | ID | ID | SPEED | REF EN | REF HI | BUF EN | BIT ORDER | | 01 <sub>H</sub> | MUX | PSEL3 | PSEL2 | PSEL1 | PSEL0 | NSEL3 | NSEL2 | NSEL1 | NSEL0 | | 02 <sub>H</sub> | ACR | BOCS | IDAC2R1 | IDAC2R0 | IDAC1R1 | IDAC1R0 | PGA2 | PGA1 | PGA0 | | 03 <sub>H</sub> | IDAC1 | IDAC1_7 | IDAC1_6 | IDAC1_5 | IDAC1_4 | IDAC1_3 | IDAC1_2 | IDAC1_1 | IDAC1_0 | | 04 <sub>H</sub> | IDAC2 | IDAC2_7 | IDAC2_6 | IDAC2_5 | IDAC2_4 | IDAC2_3 | IDAC2_2 | IDAC2_1 | IDAC2_0 | | 05 <sub>H</sub> | ODAC | SIGN | OSET_6 | OSET_5 | OSET_4 | OSET_3 | OSET_2 | OSET_1 | OSET_0 | | 06 <sub>H</sub> | DIO | DIO_7 | DIO_6 | DIO_5 | DIO_4 | DIO_3 | DIO_2 | DIO_1 | DIO_0 | | 07 <sub>H</sub> | DIR | DIR_7 | DIR_6 | DIR_5 | DIR_4 | DIR_3 | DIR_2 | DIR_1 | DIR_0 | | 08 <sub>H</sub> | DEC0 | DEC07 | DEC06 | DEC05 | DEC04 | DEC03 | DEC02 | DEC01 | DEC00 | | 09 <sub>H</sub> | M/DEC1 | DRDY | U/B | SMODE1 | SMODE0 | Reserved | DEC10 | DEC09 | DEC08 | | 0A <sub>H</sub> | OCR0 | OCR07 | OCR06 | OCR05 | OCR04 | OCR03 | OCR02 | OCR01 | OCR00 | | 0B <sub>H</sub> | OCR1 | OCR15 | OCR14 | OCR13 | OCR12 | OCR11 | OCR10 | OCR09 | OCR08 | | 0C <sub>H</sub> | OCR2 | OCR23 | OCR22 | OCR21 | OCR20 | OCR19 | OCR18 | OCR17 | OCR16 | | 0D <sub>H</sub> | FSR0 | FSR07 | FSR06 | FSR05 | FSR04 | FSR03 | FSR02 | FSR01 | FSR00 | | 0E <sub>H</sub> | FSR1 | FSR15 | FSR14 | FSR13 | FSR12 | FSR11 | FSR10 | FSR09 | FSR08 | | 0F <sub>H</sub> | FSR2 | FSR23 | FSR22 | FSR21 | FSR20 | FSR19 | FSR18 | FSR17 | FSR16 | TABLE II. Registers. ## **DETAILED REGISTER DEFINITIONS** **SETUP** (Address 00<sub>H</sub>) Setup Register Reset Value = iii01110 | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | |-------|-------|-------|-------|--------|--------|--------|-----------| | ID | ID | ID | SPEED | REF EN | REF HI | BUF EN | BIT ORDER | bit 7-5 Factory Programmed Bits bit 4 SPEED: Modulator Clock Speed $0: f_{MOD} = f_{OSC}/128$ (default) 1: $f_{MOD} = f_{OSC}/256$ bit 3 REF EN: Internal Voltage Reference Enable 0 = Internal Voltage Reference Disabled 1 = Internal Voltage Reference Enabled (default) bit 2 REF HI: Internal Reference Voltage Select 0 = Internal Reference Voltage = 1.25V 1 = Internal Reference Voltage = 2.5V (default) bit 1 BUF EN: Buffer Enable 0 = Buffer Disabled 1 = Buffer Enabled (default) bit 0 BIT ORDER: Set Order Bits are Transmitted 0 = Most Significant Bit Transmitted First (default) 1 = Least Significant Bit Transmitted First Data is always shifted into the part most significant bit first. Data is always shifted out of the part most significant byte first. This configuration bit only controls the bit order within the byte of data that is shifted out. ${f MUX}$ (Address ${f 01}_{H}$ ) Multiplexer Control Register Reset Value = 01<sub>H</sub> | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | PSEL3 | PSEL2 | PSEL1 | PSEL0 | NSEL3 | NSEL2 | NSEL1 | NSEL0 | bit 7-4 PSEL3: PSEL2: PSEL1: PSEL0: Positive Channel Select 0000 = AIN0 (default) 0001 = AIN1 0010 = AIN2 0011 = AIN3 0100 = AIN4 0101 = AIN5 0110 = AIN6 0111 = AIN7 1xxx = AINCOM (except when all bits are 1s) 1111 = Temperature Sensor Diode bit 3-0 NSEL3: NSEL2: NSEL1: NSEL0: Negative Channel Select 0000 = AIN0 0001 = AIN1 (default) 0010 = AIN2 0011 = AIN3 0100 = AIN4 0101 = AIN5 0110 = AIN6 0111 = AIN7 1xxx = AINCOM (except when all bits are 1s) 1111 = Temperature Sensor Diode TEXAS **ACR** (Address $02_{H}$ ) Analog Control Register Reset Value = $00_{H}$ | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | |-------|---------|---------|---------|---------|-------|-------|-------| | BOCS | IDAC2R1 | IDAC2R0 | IDAC1R1 | IDAC1R0 | PGA2 | PGA1 | PGA0 | bit 7 BOCS: Burnout Current Source 0 = Disabled (default) 1 = Enabled IDAC Current = $$\left(\frac{V_{REF}}{8R_{DAC}}\right) (2^{RANGE-1}) (DAC Code)$$ bit 6-5 IDAC2R1: IDAC2R0: Full-Scale Range Select for IDAC2 00 = Off (default) 01 = Range 1 10 = Range 2 11 = Range 3 bit 4-3 IDAC1R1: IDAC1R0: Full-Scale Range Select for IDAC1 00 = Off (default) 01 = Range 1 10 = Range 2 11 = Range 3 bit 2-0 PGA2: PGA1: PGA0: Programmable Gain Amplifier Gain Selection 000 = 1 (default) 001 = 2 010 = 4 011 = 8 100 = 16 101 = 32 110 = 64 111 = 128 ## IDAC1 (Address 03<sub>H</sub>) Current DAC 1 Reset Value = 00<sub>H</sub> | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | IDAC1_7 | IDAC1_6 | IDAC1_5 | IDAC1_4 | IDAC1_3 | IDAC1_2 | IDAC1_1 | IDAC1_0 | The DAC code bits set the output of DAC1 from 0 to full-scale. The value of the full-scale current is set by this Byte, $V_{REF}$ , $R_{DAC}$ , and the DAC1 range bits in the ACR register. ### IDAC2 (Address 04<sub>H</sub>) Current DAC 2 Reset Value = 00<sub>H</sub> | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | |---------|---------|---------|---------|---------|---------|---------|---------| | IDAC2_7 | IDAC2_6 | IDAC2_5 | IDAC2_4 | IDAC1_3 | IDAC1_2 | IDAC1_1 | IDAC1_0 | The DAC code bits set the output of DAC2 from 0 to full-scale. The value of the full-scale current is set by this Byte, $V_{REF}$ , $R_{DAC}$ , and the DAC2 range bits in the ACR register. ## ODAC (Address 05<sub>H</sub>) Offset DAC Setting Reset Value = 00<sub>H</sub> | | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | |---|-------|-------|-------|-------|-------|-------|-------|-------| | ı | SIGN | OSET6 | OSET5 | OSET4 | OSET3 | OSET2 | OSET1 | OSET0 | bit 7 Offset Sign 0 = Positive 1 = Negative bit 6-0 Offset = $$\frac{V_{REF}}{PGA} \cdot \left(\frac{Code}{127}\right)$$ NOTE: The offset must be used after calibration or the calibration will notify the effects. DIO (Address 06<sub>H</sub>) Digital I/O Reset Value = 00<sub>H</sub> | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | DIO7 | DIO6 | DIO5 | DIO4 | DIO3 | DIO2 | DIO1 | DIO0 | A value written to this register will appear on the digital I/O pins if the pin is configured as an output in the DIR register. Reading this register will return the value of the digital I/O pins. $\boldsymbol{\mathsf{DIR}}$ (Address $\mathsf{07}_\mathsf{H})$ Direction control for digital I/O Reset Value = FF<sub>H</sub> | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | DIR7 | DIR6 | DIR5 | DIR4 | DIR3 | DIR2 | DIR1 | DIR0 | Each bit controls whether the Digital I/O pin is an output (= 0) or input (= 1). The default power-up state is as inputs. ## **DEC0** (Address 08<sub>H</sub>) Decimation Register (Least Significant 8 bits) Reset Value = 80<sub>H</sub> | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | DEC07 | DEC06 | DEC05 | DEC04 | DEC03 | DEC02 | DEC01 | DEC00 | The decimation value is defined with 11 bits for a range of 20 to 2047. This register is the least significant 8 bits. The 3 most significant bits are contained in the M/DEC1 register. The default data rate is 10Hz with a 2.4576MHz crystal. **M/DEC1** (Address $09_H$ ) Mode and Decimation Register Reset Value = $07_H$ | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | |-------|-------|--------|--------|----------|-------|-------|-------| | DRDY | U/B | SMODE1 | SMODE0 | Reserved | DEC10 | DEC09 | DEC08 | bit 7 DRDY: Data Ready (Read Only) This bit duplicates the state of the DRDY pin. bit 6 U/B: Data Format 0 = Bipolar (default) 1 = Unipolar | U/B | ANALOG INPUT | DIGITAL OUTPUT | |-----|--------------|----------------| | | +FS | 0x7FFFFF | | 0 | Zero | 0x000000 | | | -FS | 0x800000 | | | +FS | 0xFFFFFF | | 1 | Zero | 0x000000 | | | –FS | 0x000000 | bit 5-4 SMODE1: SMODE0: Settling Mode 00 = Auto (default) 01 = Fast Settling filter $10 = Sinc^2$ filter $11 = Sinc^3$ filter bit 2-0 DEC10: DEC09: DEC08: Most Significant Bits of the Decimation Value OCR0 (Address $0A_{\text{H}})$ Offset Calibration Coefficient (Least Significant Byte) Reset Value = 00<sub>H</sub> | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | OCR07 | OCR06 | OCR05 | OCR04 | OCR03 | OCR02 | OCR01 | OCR00 | **OCR1** (Address 0B<sub>H</sub>) Offset Calibration Coefficient (Middle Byte) Reset Value = 00<sub>H</sub> | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | OCR15 | OCR14 | OCR13 | OCR12 | OCR11 | OCR10 | OCR09 | OCR08 | **OCR2** (Address 0C<sub>H</sub>) Offset Calibration Coefficient (Most Significant Byte) Reset Value = 00<sub>H</sub> | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | |-------|-------|-------|-------|-------|-------|-------|-------| | OCR23 | OCR22 | OCR21 | OCR20 | OCR19 | OCR18 | OCR17 | OCR16 | FSR0 (Address 0D<sub>H</sub>) Full-Scale Register (Least Significant Byte) Reset Value = 24<sub>H</sub> | _ | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | |---|-------|-------|-------|-------|-------|-------|-------|-------| | | FSR07 | FSR06 | FSR05 | FSR04 | FSR03 | FSR02 | FSR01 | FSR00 | FSR1 (Address 0E<sub>H</sub>) Full-Scale Register (Middle Byte) Reset Value = 90<sub>H</sub> | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | |-------|-------|-------|-------|--------|-------|-------|-------| | FSR15 | FSR14 | FSR13 | FSR12 | FSR011 | FSR10 | FSR09 | FSR08 | FSR2 (Address $0F_H$ ) Full-Scale Register (Most Significant Byte) Reset Value = 67<sub>H</sub> | bit 7 | bit 6 | bit 5 | bit 4 | bit 3 | bit 2 | bit 1 | bit 0 | |-------|-------|-------|-------|--------|-------|-------|-------| | FSR23 | FSR22 | FSR21 | FSR20 | FSR019 | FSR18 | FSR17 | FSR16 | TEXAS ## **COMMAND DEFINITIONS** The commands listed below control the operation of the ADS1217. Some of the commands are stand-alone commands (e.g., RESET) while others require additional bytes (e.g., WREG requires command, count, and the data bytes). Commands that output data require a minimum of four $f_{OSC}$ cycles before the data is ready (e.g., RDATA). ### Operands: n = count (0 to 127) r = register (0 to 15) x = don't care a = RAM bank address (0 to 7) | COMMANDS | DESCRIPTION | COMMAND BYTE | 2ND COMMAND BYTE | |----------|-----------------------------|------------------------------|--------------------------| | RDATA | Read Data | 0000 0001 (01 <sub>H</sub> ) | _ | | RDATAC | Read Data Continuously | 0000 0011 (03 <sub>H</sub> ) | _ | | STOPC | Stop Read Data Continuously | 0000 1111 (0F <sub>H</sub> ) | _ | | RREG | Read from REG Bank rrrr | 0001 rrrr (1x <sub>H</sub> ) | xxxx_nnnn (# of reg-1) | | RRAM | Read from RAM Bank aaa | 0010 0aaa (2x <sub>H</sub> ) | xnnn_nnnn (# of bytes-1) | | CREG | Copy REGs to RAM Bank aaa | 0100 0aaa (4x <sub>H</sub> ) | | | CREGA | Copy REGS to all RAM Banks | 0100 1000 (48 <sub>H</sub> ) | _ | | WREG | Write to REG rrrr | 0101 rrrr (5x <sub>H</sub> ) | xxxx_nnnn (# of reg-1) | | WRAM | Write to RAM Bank aaa | 0110 0aaa (6x <sub>H</sub> ) | xnnn_nnnn (# of bytes-1) | | CRAM | Copy RAM Bank aaa to REG | 1100 0aaa (Cx <sub>H</sub> ) | | | CSRAMX | Calc RAM Bank aaa Checksum | 1101 0aaa (Dx <sub>H</sub> ) | _ | | CSARAMX | Calc all RAM Bank Checksum | 1101 1000 (D8 <sub>H</sub> ) | _ | | CSREG | Calc REG Checksum | 1101 1111 (DF <sub>H</sub> ) | _ | | CSRAM | Calc RAM Bank aaa Checksum | 1110 0aaa (Ex <sub>H</sub> ) | _ | | CSARAM | Calc all RAM Banks Checksum | 1110 1000 (E8 <sub>H</sub> ) | _ | | SELFCAL | Self Cal Offset and Gain | 1111 0000 (F0 <sub>H</sub> ) | _ | | SELFOCAL | Self Cal Offset | 1111 0001 (F1 <sub>H</sub> ) | _ | | SELFGCAL | Self Cal Gain | 1111 0010 (F2 <sub>H</sub> ) | _ | | SYSOCAL | Sys Cal Offset | 1111 0011 (F3 <sub>H</sub> ) | _ | | SYSGCAL | Sys Cal Gain | 1111 0100 (F4 <sub>H</sub> ) | _ | | WAKEUP | Wake Up From Sleep Mode | 1111 1011 (FB <sub>H</sub> ) | _ | | DSYNC | Sync DRDY | 1111 1100 (FC <sub>H</sub> ) | _ | | SLEEP | Put in Sleep Mode | 1111 1101 (FD <sub>H</sub> ) | _ | | RESET | Reset to Power-Up Values | 1111 1110 (FE <sub>H</sub> ) | _ | TABLE III. Command Summary. ## RDATA Read Data **Description:** Read a single 24-bit ADC conversion result. On completion of read back, $\overline{\mathsf{DRDY}}$ goes HIGH. Operands: None Bytes: 1 **Encoding:** 0000 0001 **Data Transfer Sequence:** ## RDATAC Read Data Continuous **Description:** Read Data Continuous mode enables the continuous output of new data on each $\overline{\text{DRDY}}$ . This command eliminates the need to send the Read Data Command on each $\overline{\text{DRDY}}$ . This mode may be terminated by either the STOP Read Continuous command or the RESET command. Operands: None Bytes: 1 **Encoding:** 0000 0011 **Data Transfer Sequence:** Command terminated when *uuuu uuuu* equals STOPC or RESET. NOTE: (1) For wait time, refer to timing specification. #### **STOPC** ## **Stop Continuous** Description: Ends the continuous data output mode. Operands: None Bytes: 1 **Encoding:** 0000 1111 **Data Transfer Sequence:** ## **RREG** ## Read from Registers **Description:** Output the data from up to 16 registers starting with the register address specified as part of the instruction. The number of registers read will be one plus the second byte. If the count exceeds the remaining registers, the addresses will wrap back to the beginning. Operands: r, n Bytes: 2 Encoding: 0001 rrrr xxxx nnnn **Data Transfer Sequence:** Read Two Registers Starting from Register 01<sub>H</sub> (MUX) ## **RRAM** ## Read from RAM **Description:** Up to 128 bytes can be read from RAM starting at the bank specified in the op code. All reads start at the address for the beginning of the RAM bank. The number of bytes to read will be one plus the value of the second byte. Operands: a, r Bytes: 2 Encoding: 0010 0aaa xnnn nnnn **Data Transfer Sequence:** Read Two RAM Locations Starting from 20<sub>H</sub> ### **CREG** ## Copy Registers to RAM Bank **Description:** Copy the 16 control registers to the RAM bank specified in the op code. Refer to timing specifications for command execution time. Operands: a Bytes: 1 **Encoding:** 0100 0aaa **Data Transfer Sequence:** Copy Register Values to RAM Bank 3 ## CREGA Copy Registers to All RAM Banks **Description:** Duplicate the 16 control registers to all the RAM banks. Refer to timing specifications for command execution time. Operands: None Bytes: 1 **Encoding:** 0100 1000 **Data Transfer Sequence:** ## **WREG** ## Write to Register **Description:** Write to the registers starting with the register specified as part of the instruction. The number of registers that will be written is one plus the value of the second byte. Operands: r, n Bytes: 2 Encoding: 0101 rrrr xxxx nnnn **Data Transfer Sequence:** Write Two Registers Starting from 06<sub>H</sub> (DIO) TEYAS ## **WRAM** ### Write to RAM **Description:** Write up to 128 RAM locations starting at the beginning of the RAM bank specified as part of the instruction. The number of bytes written is RAM is one plus the value of the second byte. **Operands:** a, n **Bytes:** 2 Encoding: 0110 0aaa xnnn nnnn **Data Transfer Sequence:** Write to Two RAM Locations starting from 10<sub>H</sub> ## CRAM Copy RAM Bank to Registers **Description:** Copy the selected RAM Bank to the Configuration Registers. This will overwrite all of the registers with the data from the RAM bank. Operands: a Bytes: 1 **Encoding:** 1100 0aaa **Data Transfer Sequence:** Copy RAM Bank 0 to the Registers ## CSRAMX Calculate RAM Bank Checksum **Description:** Calculate the checksum of the selected RAM Bank. The checksum is calculated as a sum of all the bytes with the carry ignored. The ID, $\overline{\text{DRDY}}$ , and DIO bits are masked so they are not included in the checksum. Operands: a Bytes: 1 **Encoding:** 1101 0aaa **Data Transfer Sequence:** Calculate Checksum for RAM Bank 3 ## CSARAMX ## Calculate the Checksum for all RAM Banks **Description:** Calculate the checksum of all RAM Banks. The checksum is calculated as a sum of all the bytes with the carry ignored. The ID, $\overline{DRDY}$ , and DIO bits are masked so they are not included in the checksum. Operands: None Bytes: 1 Encoding: 1101 1000 Data Transfer Sequence: ## **CSREG** ## Calculate the Checksum of Registers **Description:** Calculate the checksum of all the registers. The checksum is calculated as a sum of all the bytes with the carry ignored. The ID, $\overline{DRDY}$ and DIO bits are masked so they are not included in the checksum. Operands: None Bytes: 1 Encoding: 1101 1111 Data Transfer Sequence: ## CSRAM Calculate RAM Bank Checksum **Description:** Calculate the checksum of the selected RAM Bank. The checksum is calculated as a sum of all the bytes with the carry ignored. All bits are included in the checksum calculation, there is no masking of bits. Operands: a Bytes: 1 Encoding: 1110 0aaa Data Transfer Sequence: Calculate Checksum for RAM Bank 2 ## **CSARAM** ## Calculate Checksum for all RAM Banks **Description:** Calculate the checksum of all RAM Banks. The checksum is calculated as a sum of all the bytes with the carry ignored. All bits are included in the checksum calculation, there is no masking of bits. Operands: None Bytes: 1 Encoding: 1110 1000 Data Transfer Sequence: ## SELFCAL Offset and Gain Self Calibration **Description:** Starts the process of self calibration. The Offset Control Register (OCR) and the Full-Scale Register (FSR) are updated with new values after this operation. Operands: None Bytes: 1 Encoding: 1111 0000 Data Transfer Sequence: ## **SELFOCAL** ## Offset Self Calibration **Description:** Starts the process of self-calibration for offset. The Offset Control Register (OCR) is updated after this operation. Operands: None Bytes: 1 Encoding: 1111 0001 Data Transfer Sequence: ### **SELFGCAL** ## **Gain Self Calibration** **Description:** Starts the process of self-calibration for gain. The Full-Scale Register (FSR) is updated with new values after this operation. Operands: None Bytes: 1 Encoding: 1111 0010 Data Transfer Sequence: ## SYSOCAL System Offset Calibration **Description:** Starts the system offset calibration process. For a system offset calibration the input should be set to 0V differential, and the ADS1217 computes the OCR register value that will compensate for offset errors. The Offset Control Register (OCR) is updated after this operation. Operands: None Bytes: 1 Encoding: 1111 0011 Data Transfer Sequence: ## SYSGCAL ## **System Gain Calibration** **Description:** Starts the system gain calibration process. For a system gain calibration, the differential input should be set to the reference voltage and the ADS1217 computes the FSR register value that will compensate for gain errors. The FSR is updated after this operation. Operands: None Bytes: 1 Encoding: 1111 0100 Data Transfer Sequence: ## **DSYNC** ## Sync DRDY WAKEUP Wakeup From Sleep Mode **Description:** Synchronizes the ADS1217 to the serial clock edge. Operands: None Bytes: 1 Encoding: 1111 1100 Data Transfer Sequence: $\textbf{Description:} \ \textbf{Use this command to wake up from sleep mode}.$ Operands: None Bytes: 1 **Encoding:** 1111 1011 **Data Transfer Sequence:** ## **SLEEP** **Sleep Mode** **Description:** Puts the ADS1217 into a low power sleep mode. SCLK must be inactive while in sleep mode. To exit this mode, issue the WAKEUP command. Operands: None Bytes: 1 Encoding: 1111 1101 Data Transfer Sequence: ## **RESET** Reset to Power-Up Values **Description:** Restore the registers to their power-up values. This command will also stop the Read Continuous mode. It does not affect the contents of RAM. Operands: None Bytes: 1 Encoding: 1111 1110 Data Transfer Sequence: | | LSB | | | | | | | | | | | | | | | | |------|-------------|--------------|--------------|-------------|-------------|-------------|-------------|-------------|-------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | MSB | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1000 | 1001 | 1010 | 1011 | 1100 | 1101 | 1110 | 1111 | | 0000 | х | rdata | х | rdatac | х | х | х | х | х | х | х | х | х | х | х | stopc | | 0001 | rreg<br>0 | rreg<br>1 | rreg<br>2 | rreg<br>3 | rreg<br>4 | rreg<br>5 | rreg<br>6 | rreg<br>7 | rreg<br>8 | rreg<br>9 | rreg<br>A | rreg<br>B | rreg<br>C | rreg<br>D | rreg<br>E | rreg<br>F | | 0010 | rram<br>0 | rram<br>1 | rram<br>2 | rram<br>3 | rram<br>4 | rram<br>5 | rram<br>6 | rram<br>7 | х | х | х | х | х | х | х | х | | 0011 | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | | 0100 | creg<br>0 | creg<br>1 | creg<br>2 | creg<br>3 | creg<br>4 | creg<br>5 | creg<br>6 | creg<br>7 | crega | х | Х | х | х | х | Х | х | | 0101 | wreg<br>0 | wreg<br>1 | wreg<br>2 | wreg<br>3 | wreg<br>4 | wreg<br>5 | wreg<br>6 | wreg<br>7 | wreg<br>8 | wreg<br>9 | wreg<br>A | wreg<br>B | wreg<br>C | wreg<br>D | wreg<br>E | wreg<br>F | | 0110 | wram<br>0 | wram<br>1 | wram<br>2 | wram<br>3 | wram<br>4 | wram<br>5 | wram<br>6 | wram<br>7 | х | х | х | х | х | х | х | х | | 0111 | Х | Х | х | Х | Х | х | х | х | Х | Х | Х | х | х | х | Х | х | | 1000 | х | х | х | х | Х | х | х | х | х | Х | х | х | х | х | х | х | | 1001 | х | х | х | x | х | х | х | х | х | х | х | х | х | х | х | х | | 1010 | х | х | х | x | х | х | х | х | х | х | х | х | х | х | х | х | | 1011 | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | х | | 1100 | cram 0 | cram 1 | cram 2 | cram 3 | cram 4 | cram 5 | cram 6 | cram 7 | х | х | х | х | х | х | х | х | | 1101 | csramx<br>0 | csramx<br>1 | csramx<br>2 | csramx<br>3 | csramx<br>4 | csramx<br>5 | csramx<br>6 | csramx<br>7 | csa<br>ramx | х | х | х | Х | х | х | csreg | | 1110 | cs<br>ram 0 | cs<br>ram 1 | cs<br>ram2 | cs<br>ram 3 | cs<br>ram 4 | cs<br>ram 5 | cs<br>ram 6 | cs<br>ram 7 | csa<br>ram | Х | Х | х | х | Х | Х | х | | 1111 | self<br>cal | self<br>ocal | self<br>gcal | sys<br>ocal | sys<br>gcal | х | х | х | х | х | х | wakeup | dsync | sleep | reset | х | TABLE IV. Command Map. #### **DEFINITION OF TERMS** **Analog Input Voltage**—the voltage at any one analog input relative to AGND. **Analog Input Differential Voltage**—given by the following equation: $(A_{IN+}) - (A_{IN-})$ . Thus, a positive digital output is produced whenever the analog input differential voltage is positive, while a negative digital output is produced whenever the differential is negative. For example, when the converter is configured with a 2.5V reference and placed in a gain setting of 1, the positive full-scale output is produced when the analog input differential is $2 \cdot 2.5V$ . The negative full-scale output is produced when the differential is $2 \cdot (-2.5V)$ . In each case, the actual input voltages must remain within the AGND to AV<sub>DD</sub> range. **Conversion Cycle**—the term *conversion cycle* usually refers to a discrete A/D conversion operation, such as that performed by a successive approximation converter. As used here, a conversion cycle refers to the $t_{DATA}$ time period. However, each digital output is actually based on the modulator results from several $t_{DATA}$ time periods. | FILTER SETTING | MODULATOR RESULTS | |-------------------|---------------------------------| | Fast Settling | 1 t <sub>DATA</sub> Time Period | | Sinc <sup>2</sup> | 2 t <sub>DATA</sub> Time Period | | Sinc <sup>3</sup> | 3 t <sub>DATA</sub> Time Period | **Data Rate**—the rate at which conversions are completed. See definition for $f_{\text{DATA}}$ . **Decimation Ratio**—defines the ratio between the output of the modulator and the output Data Rate. Valid values for the Decimation Ratio are from 20 to 2047. Larger Decimation Ratios will have lower noise. **Effective Resolution**—the effective resolution of the ADS1217 in a particular configuration can be expressed in two different units: bits rms (referenced to output) and Vrms (referenced to input). Computed directly from the converter's output data, each is a statistical calculation. The conversion from one to the other is shown below. Effective number of bits (ENOB) or effective resolution is commonly used to define the usable resolution of the A/D converter. It is calculated from empirical data taken directly from the device. It is typically determined by applying a fixed known signal source to the analog input and computing the standard deviation of the data sample set. The rms noise defines the $\pm \sigma$ interval about the sample mean. The data from the A/D converter is output as codes, which then can be easily converted to other units, such as ppm or volts. The equations and table below show the relationship between bits or codes, ppm, and volts. $$ENOB = \frac{-20\log(ppm)}{6.02}$$ | BITS rms | BIPOLAR Vrms | UNIPOLAR Vrms | |----------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------| | | $\frac{\left(\frac{4V_{REF}}{PGA}\right)}{10^{\left(\frac{6.02 \cdot ENOB}{20}\right)}}$ | $\frac{\left(\frac{2V_{REF}}{PGA}\right)}{10^{\left(\frac{6.02 \cdot ENOB}{20}\right)}}$ | | 24 | 596nV | 298nV | | 22 | 2.38μV | 1.19μV | | 20 | 9.54μV | 4.77μV | | 18 | 38.1μV | 19.1μV | | 16 | 153μV | 76.4μV | | 14 | 610μV | 305μV | | 12 | 2.44mV | 1.22mV | $f_{DATA}$ —the frequency of the digital output data produced by the ADS1217, $f_{DATA}$ is also referred to as the Data Rate. $$f_{DATA} = \left(\frac{f_{MOD}}{\text{Decimation Ratio}}\right) = \left(\frac{f_{OSC}}{\text{mfactor} \bullet \text{Decimation Ratio}}\right)$$ $f_{MOD}$ —the frequency or speed at which the modulator of the ADS1217 is running. This depends on the SPEED bit as shown below: | f <sub>MOD</sub> | |------------------------------------------------| | f <sub>OSC</sub> /128<br>f <sub>OSC</sub> /256 | | | $\mathbf{f}_{\mathsf{OSC}}$ —the frequency of the crystal input signal at the $\mathbf{X}_{\mathsf{IN}}$ input of the ADS1217. $\mathbf{f}_{\mathsf{SAMP}}$ —the frequency, or switching speed, of the input sampling capacitor. The value is given by one of the following equations: | PGA SETTING | SAMPLING FREQUENCY | |-------------|----------------------------------------| | 1, 2, 4, 8 | $f_{SAMP} = \frac{f_{OSC}}{mfactor}$ | | 8 | $f_{SAMP} = \frac{2f_{OSC}}{mfactor}$ | | 16 | $f_{SAMP} = \frac{8f_{OSC}}{mfactor}$ | | 32 | $f_{SAMP} = \frac{16f_{OSC}}{mfactor}$ | | 64, 128 | $f_{SAMP} = \frac{16f_{OSC}}{mfactor}$ | **Filter Selection**—the ADS1217 uses a (sinx/x) filter or *sinc* filter. There are three different sinc filters that can be selected. A fast settling filter will settle in one $t_{DATA}$ cycle. The sinc<sup>2</sup> filter will settle in two cycles and have lower noise. The sinc<sup>3</sup> will achieve lowest noise and higher number of effective bits, but requires three cycles to settle. The ADS1217 will operate with any one of these filters, or it can operate in an auto mode, where it will first select the fast settling filter after a new channel is selected and will then switch to sinc<sup>2</sup> for one reading, followed by sinc<sup>3</sup> from then on. . - - . . . - **Full-Scale Range (FSR)**—as with most A/D converters, the full-scale range of the ADS1217 is defined as the "input", which produces the positive full-scale digital output minus the "input", which produces the negative full-scale digital output. The full-scale range changes with gain setting, see Table V. For example, when the converter is configured with a 2.5V reference and is placed in a gain setting of 2, the full-scale range is: $2 \cdot [1.25V \text{ (positive full-scale)}] = 5V$ . **Least Significant Bit (LSB) Weight**—this is the theoretical amount of voltage that the differential voltage at the analog input would have to change in order to observe a change in the output data of one least significant bit. It is computed as follows: $$LSB\ Weight = \frac{Full - Scale\ Range}{2^{N}}$$ where N is the number of bits in the digital output. $\mathbf{t}_{\text{DATA}}$ —the inverse of $\mathbf{f}_{\text{DATA}}$ , or the period between each data output. | | 5V : | SUPPLY ANALOG INPL | GENERAL EQUATIONS | | | | | |--------------|------------------|-----------------------------------------------|---------------------|--------------------------|-----------------------------------------------|--------------------|--| | GAIN SETTING | FULL-SCALE RANGE | DIFFERENTIAL<br>INPUT VOLTAGES <sup>(2)</sup> | PGA OFFSET<br>RANGE | FULL-SCALE<br>RANGE | DIFFERENTIAL<br>INPUT VOLTAGES <sup>(2)</sup> | PGA SHIFT<br>RANGE | | | 1 | 10V | ±5V | ±2.5 | 4V <sub>REF</sub> | ±2V <sub>REF</sub> | ±V <sub>REF</sub> | | | 2 | 5V | ±2.5V | ±1.25V | 4V <sub>REF</sub><br>PGA | PGA | PGA | | | 4 | 2.5V | ±1.25V | ±0.625V | | | | | | 8 | 1.25V | ±0.625V | ±312.5mV | | | | | | 16 | 0.625V | ±312.5mV | ±156.25mV | | | | | | 32 | 312.5mV | ±156.25mV | ±78.125mV | | | | | | 64 | 156.25mV | ±78.125mV | ±39.0625mV | | | | | | 128 | 78.125mV | ±39.0625mV | ±19.531mV | | | | | NOTES: (1) With a 2.5V reference. (2) The ADS1217 allows common-mode voltage as long as the absolute input voltage on $A_{IN_{-}}$ or $A_{IN_{-}}$ does not go below AGND or above $AV_{DD}$ . TABLE V. Full-Scale Range versus PGA Setting. ## **PACKAGE OPTION ADDENDUM** 11-Oct-2004 ## **PACKAGING INFORMATION** | ORDERABLE DEVICE | STATUS(1) | PACKAGE TYPE | PACKAGE DRAWING | PINS | PACKAGE QTY | |------------------|-----------|--------------|-----------------|------|-------------| | ADS1217IPFBR | ACTIVE | TQFP | PFB | 48 | 2000 | | ADS1217IPFBT | ACTIVE | TQFP | PFB | 48 | 250 | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. **LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. ## PFB (S-PQFP-G48) ## PLASTIC QUAD FLATPACK NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Falls within JEDEC MS-026 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265