SCCS029 - May 1994 - Revised March 2000 # CY54/74FCT540T CY54/74FCT541T # 8-Bit Buffers/Line Drivers #### **Features** - · Function, pinout, and drive compatible with FCT and F logic - FCT-C speed at 4.1 ns max. (Com'l) FCT-A speed at 4.8 ns max. (Com'l) - Reduced V<sub>OH</sub> (typically = 3.3V) versions of equivalent FCT functions - Edge-rate control circuitry for significantly improved noise characteristics - Power-off disable feature - ESD > 2000V - · Matched rise and fall times - Fully compatible with TTL input and output logic levels - 64 mA (Com'l), 48 mA (Mil) 32 mA (Com'l), 12 mA (Mil) Sink current Source current - Extended commercial range of -40°C to +85°C #### **Functional Description** The FCT540T inverting buffer/line driver and the FCT541T non-inverting buffer/line driver are designed to be employed as memory address drivers, clock drivers, and bus-oriented transmitters/receivers. The devices provide speed and drive capabilities equivalent to their fastest bipolar logic counterparts while reducing power dissipation. The input and output voltage levels allow direct interface with TTL, NMOS, and CMOS devices without external components. The outputs are designed with a power-off disable feature to allow for live insertion of boards. ## Logic Block Diagram—FCT540T # **Pin Configurations** #### Logic Block Diagram—FCT541T #### CERDIP/DIP/SOIC/QSOP #### Function Table FCT540T<sup>[1]</sup> | | Inputs | | | |-----|-----------------|---|--------| | OEA | OE <sub>B</sub> | D | Output | | L | L | L | Н | | L | L | Н | L | | H | H | X | Z | #### Function Table FCT541T<sup>[1]</sup> | | Inputs | | | |-----|-----------------|---|--------| | OEA | OE <sub>B</sub> | D | Output | | L | L | L | L | | L | L | Н | H | | Н | Н | Х | Z | ## Maximum Ratings<sup>[2, 3]</sup> (Above which the useful life may be impaired. For user guidelines, not tested.) | Storage Temperature65°C to +150°C | |---------------------------------------------------------------| | Ambient Temperature with Power Applied65°C to +135°C | | Supply Voltage to Ground Potential $-0.5V$ to +7.0V | | DC Input Voltage0.5V to +7.0V | | DC Output Voltage0.5V to +7.0V | | DC Output Current (Maximum Sink Current/Pin)120 mA | | Power Dissipation | | Static Discharge Voltage>2001V (per MIL-STD-883, Method 3015) | #### **Operating Range** | Range | Range | Ambient<br>Temperature | v <sub>cc</sub> | |-------------------------|-----------|------------------------|-----------------| | Commercial | T, AT, CT | –40°C to +85°C | 5V ± 5% | | Military <sup>[4]</sup> | All | –55°C to +125°C | 5V ± 10% | #### **Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Condition | Min. | <b>Typ</b> . <sup>[5]</sup> | Max. | Unit | | |------------------|---------------------------------------------|-------------------------------------------------|-------|-----------------------------|------|------|----| | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC} = Min., I_{OH} = -32 \text{ mA}$ | Com'l | 2.0 | | | V | | | | $V_{CC} = Min., I_{OH} = -15 \text{ mA}$ | Com'l | 2.4 | 3.3 | | V | | | | $V_{CC} = Min., I_{OH} = -12 \text{ mA}$ | Mil | 2.4 | 3.3 | | V | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> = Min., I <sub>OL</sub> = 64 mA | Com'l | | 0.3 | 0.55 | V | | | | V <sub>CC</sub> = Min., I <sub>OL</sub> = 48 mA | Mil | | 0.3 | 0.55 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.0 | | | V | | V <sub>IL</sub> | Input LOW Voltage | | | | | 0.8 | V | | V <sub>H</sub> | Hysteresis <sup>[6]</sup> | All inputs | | | 0.2 | | V | | V <sub>IK</sub> | Input Clamp Diode Voltage | $V_{CC} = Min., I_{IN} = -18 \text{ mA}$ | | | -0.7 | -1.2 | V | | I <sub>I</sub> | Input HIGH Current | $V_{CC} = Max., V_{IN} = V_{CC}$ | | | | 5 | μΑ | | I <sub>IH</sub> | Input HIGH Current | $V_{CC} = Max., V_{IN} = 2.7V$ | | | | ±1 | μΑ | | I <sub>IL</sub> | Input LOW Current | $V_{CC} = Max., V_{IN} = 0.5V$ | | | | ±1 | μΑ | | I <sub>OZH</sub> | Off State HIGH-Level Output Current | $V_{CC} = Max., V_{OUT} = 2.7V$ | | | | 10 | μΑ | | I <sub>OZL</sub> | Off State LOW-Level Output Current | $V_{CC} = Max., V_{OUT} = 0.5V$ | | | | -10 | μΑ | | I <sub>OS</sub> | Output Short Circuit Current <sup>[7]</sup> | $V_{CC} = Max, V_{OUT} = 0.0V$ | | -60 | -120 | -225 | mA | | I <sub>OFF</sub> | Power-Off Disable | V <sub>CC</sub> = 0V, V <sub>OUT</sub> = 4.5V | | | | ±1 | μΑ | #### Notes: - H = HIGH Voltage Level L = LOW Voltage Level X = Don't Care Z = High Impedance - Unless otherwise noted, these limits are over the operating free-air temperature range. Unused inputs must always be connected to an appropriate logic voltage level, preferably either V<sub>CC</sub> or ground. - T<sub>A</sub> is the "instant on" case temperature. - Typical values are at V<sub>CC</sub>=5.0V, T<sub>A</sub>=+25°C ambient. - This parameter is specified but not tested. Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus and/or sample and hold techniques are preferable in order to minimize internal chip heating and more accurately reflect operational values. Otherwise prolonged shorting of a high output may raise the chip temperature well above normal and thereby cause invalid readings in other parametric tests. In any sequence of parametric tests, I<sub>OS</sub> tests should be performed last. # Capacitance<sup>[6]</sup> | Parameter | Description | Test Conditions | Typ. <sup>[5]</sup> | Max. | Unit | |------------------|--------------------|-----------------|---------------------|------|------| | C <sub>IN</sub> | Input Capacitance | | 5 | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | | 9 | 12 | pF | #### **Power Supply Characteristics** | Parameter | Description | Test Conditions | <b>Typ.</b> <sup>[5]</sup> | Max. | Unit | |------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------|--------| | I <sub>CC</sub> | Quiescent Power Supply Current | $V_{CC}$ =Max., $V_{IN} \le 0.2V$ , $V_{IN} \ge V_{CC}$ -0.2V | 0.1 | 0.2 | mA | | Δl <sub>CC</sub> | Quiescent Power Supply Current (TTL inputs) | $V_{CC} = Max., V_{IN} = 3.4V, f_1 = 0, Outputs Open^{[8]}$ | 0.5 | 2.0 | mA | | ICCD | Dynamic Power Supply Current <sup>[9]</sup> | $\begin{array}{l} V_{CC} = \text{Max., } 50\% \text{ Duty Cycle, Outputs Open,} \\ \text{One Bit Toggling at } f_1 = 10 \text{ MHz,} \\ \overline{\text{OE}}_A = \overline{\text{OE}}_B = \text{GND, or } \overline{\text{OE}}_A = \text{GND, OE}_B = V_{CC,} \\ V_{IN} \leq 0.2 \text{V or } V_{IN} \geq V_{CC} - 0.2 \text{V} \end{array}$ | 0.06 | 0.12 | mA/MHz | | Ic | Total Power Supply Current <sup>[10]</sup> | $V_{CC}$ =Max., 50% Duty Cycle, Outputs Open,<br>One Bit Toggling at f <sub>1</sub> =10 MHz,<br>$\overline{OE}_A$ = $\overline{OE}_B$ =GND, or $\overline{OE}_A$ =GND, $OE_B$ = $V_{CC}$ ,<br>$V_{IN}$ ≤0.2V or $V_{IN}$ ≥ $V_{CC}$ -0.2V | 0.7 | 1.4 | mA | | | | $V_{CC}$ = Max., 50% Duty Cycle, Outputs Open,<br>One Bit Toggling at f <sub>1</sub> =10 MHz,<br>$\overline{OE}_A$ = $\overline{OE}_B$ =GND, or $\overline{OE}_A$ =GND, $OE_B$ = $V_{CC}$ ,<br>$V_{IN}$ = 3.4V or $V_{IN}$ = GND | 1.0 | 2.4 | mA | | | | $V_{CC}$ = Max., 50% Duty Cycle, Outputs Open,<br>Eight Bits Toggling at $f_1$ = 2.5 MHz,<br>$\overline{OE}_A$ = $\overline{OE}_B$ =GND, or $\overline{OE}_A$ =GND, $OE_B$ = $V_{CC}$ ,<br>$V_{IN} \le 0.2 V$ or $V_{IN} \ge V_{CC}$ =0.2 $V$ | 1.3 | 2.6 <sup>[11]</sup> | mA | | | | $V_{CC}$ = Max., 50% Duty Cycle, Outputs Open, Eight Bits Toggling at $f_1$ =2.5 MHz, $\overline{OE}_A$ = $\overline{OE}_B$ =GND, or $\overline{OE}_A$ =GND, $OE_B$ = $V_{CC}$ , $V_{IN}$ = 3.4V or $V_{IN}$ = GND | 3.3 | 10.6 <sup>[11]</sup> | mA | #### Notes: - 8. Per TTL driven input (V<sub>IN</sub>=3.4V); all other inputs at V<sub>CC</sub> or GND. 9. This parameter is not directly testable, but is derived for use in Total Power Supply calculations. - This parameter is not directly testable, but is derived for use in Total Power $I_C = I_{QUIESCENT} + I_{INPUTS} + I_{DYNAMIC}$ $I_C = I_{CC} + \Delta I_{CC} D_H N_T + I_{CCD} (f_0/2 + f_1 N_1)$ $I_{CC} = Quiescent Current with CMOS input levels <math>\Delta I_{CC} = Power Supply Current for a TTL HIGH input <math>(V_{IN}=3.4V)$ $D_H = Duty Cycle for TTL inputs HIGH N_T = Number of TTL inputs at <math>D_H = D_{CCD} =$ - Input signal frequency - = Number of inputs changing at f<sub>1</sub> - All currents are in milliamps and all frequencies are in megahertz. 11. Values for these conditions are examples of the I<sub>CC</sub> formula. These limits are specified but not tested. # Switching Characteristics Over the Operating Range<sup>[12]</sup> | | | FCT540T/FCT541T | | FCT540AT/FCT541AT | | | | |--------------------------------------|----------------------------------------------|-----------------|--------|-------------------|------|------|--------------------------| | | | Comme | ercial | Commercial | | | | | Parameter | Description | Min. | Max. | Min. | Max. | Unit | Fig. No. <sup>[13]</sup> | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>Data to Output (FCT540) | 1.5 | 8.5 | 1.5 | 4.8 | ns | 1, 2 | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>Data to Output (FCT541) | 1.5 | 8.0 | 1.5 | 4.8 | ns | 1, 3 | | t <sub>PZH</sub> t <sub>PZL</sub> | Output Enable Time | 1.5 | 10.0 | 1.5 | 6.2 | ns | 1, 7, 8 | | t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output Disable Time | 1.5 | 9.5 | 1.5 | 5.6 | ns | 1, 7, 8 | | | | | FCT540CT/FCT541CT | | | FCT540DT/<br>FCT541DT | | | | |--------------------------------------|----------------------------------------------|--------|-------------------|------|--------|-----------------------|--------|------|-----------------------------| | | | Milita | ary | Comm | ercial | Commo | ercial | | Fig | | Parameter | Description | Min. | Max. | Min. | Max. | Min. | Max. | Unit | Fig.<br>No. <sup>[13]</sup> | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>Data to Output (FCT540) | 1.5 | 4.7 | 1.5 | 4.1 | 1.5 | 3.8 | ns | 1, 2 | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>Data to Output (FCT541) | 1.5 | 4.6 | 1.5 | 4.1 | 1.5 | 3.8 | ns | 1, 3 | | t <sub>PZH</sub><br>t <sub>PZL</sub> | Output Enable Time | 1.5 | 6.5 | 1.5 | 5.8 | 1.5 | 5.2 | ns | 1, 7, 8 | | t <sub>PHZ</sub> | Output Disable Time | 1.5 | 5.7 | 1.5 | 5.2 | 1.5 | 5.0 | ns | 1, 7, 8 | Shaded areas contain preliminary information. Minimum limits are specified but not tested on Propagation Delays. See "Parameter Measurement Information" in the General Information section. # Ordering Information—FCT540T | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|-----------------|-----------------|--------------------------|--------------------| | 4.1 | CY74FCT540CTQCT | Q5 | 20-Lead (150-Mil) QSOP | Commercial | | 4.7 | CY54FCT540CTDMB | D6 | 20-Lead (300-Mil) CerDIP | Military | # **Ordering Information—FCT541T** | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|----------------------|-----------------|-------------------------------|--------------------| | 4.1 | CY74FCT541CTQCT | Q5 | 20-Lead (150-Mil) QSOP | Commercial | | | CY74FCT541CTSOC/SOCT | S5 | 20-Lead (300-Mil) Molded SOIC | 1 | | 4.6 | CY54FCT541CTDMB | D6 | 20-Lead (300-Mil) CerDIP | Military | | 4.8 | CY74FCT541ATPC | P5 | 20-Lead (300-Mil) Molded DIP | Commercial | | | CY74FCT541ATQCT | Q5 | 20-Lead (150-Mil) QSOP | 1 | | | CY74FCT541ATSOC/SOCT | S5 | 20-Lead (300-Mil) Molded SOIC | 1 | | 8.0 | CY74FCT541TSOC/SOCT | S5 | 20-Lead (300-Mil) Molded SOIC | Commercial | Document #: 38-00260-B # **Package Diagrams** # **20-Lead (300-Mil) CerDIP D6** MIL-STD-1835 D-8 Config.A ## Package Diagrams (continued) #### 20-Lead (300-Mil) Molded DIP P5 #### 20-Lead Quarter Size Outline Q5 DIMENSIONS IN INCHES $\frac{\text{MIN.}}{\text{MAX.}}$ LEAD COPLANARITY 0.004 MAX. # Package Diagrams (continued) #### 20-Lead (300-Mil) Molded SOIC S5 DIMENSIONS IN INCHES MIN. MAX. LEAD COPLANARITY 0.004 MAX. #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 2000, Texas Instruments Incorporated