Low Skew, 1-To-5 ## DIFFERENTIAL-TO-HSTL ZERO DELAY BUFFER ### GENERAL DESCRIPTION The ICS8624 is a high performance, 1-to-5 Differential-to-HSTL zero delay buffer and a member of the HiPerClockS™ family of High Performance Clock Solutions from ICS. The ICS8624 has two selectable clock input pairs. The CLK0, nCLK0 and CLK1, nCLK1 pair can accept most standard differential input levels. The VCO operates at a frequency range of 250MHz to 700MHz. Utilizing one of the outputs as feedback to the PLL, output frequencies up to 700MHz can be regenerated with zero delay with respect to the input. Dual reference clock inputs support redundant clock or multiple reference applications. #### **F**EATURES - Fully integrated PLL - 5 differential HSTL outputs - Selectable differential CLKx, nCLKx input pairs - CLKx, nCLKx pairs can accept the following differential input levels: LVPECL, LVDS, HSTL, SSTL, HCSL - Output frequency range: 31.25MHz to 700MHz - Input frequency range: 31.25MHz to 700MHz - VCO range: 250MHz to 700MHz - External feedback for "zero delay" clock regeneration - Cycle-to-cycle jitter: 25ps (maximum) - Output skew: 25ps (maximum) - Static phase offset: ±100ps - 3.3V core, 1.8V output operating supply - 0°C to 70°C ambient operating temperature - Lead-Free package available - Industrial temperature information available upon request ### BLOCK DIAGRAM ## PIN ASSIGNMENT 32-Lead LQFP 7mm x 7mm x 1.4mm body package Y Package Top View ## ICS8624 Low Skew, 1-to-5 Differential-to-HSTL Zero Delay Buffer #### TABLE 1. PIN DESCRIPTIONS | Number | Name | Т | уре | Description | |-------------------|------------------------------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SEL0 | Input | Pulldown | Determines the input and output frequency range noted in Table 3. LVCMOS / LVTTL interface levels. | | 2 | SEL1 | Input | Pulldown | Determines the input and output frequency range noted in Table 3. LVCMOS / LVTTL interface levels. | | 3 | CLK0 | Input | Pulldown | Non-inverting differential clock input. | | 4 | nCLK0 | Input | Pullup | Inverting differential clock input. | | 5 | CLK1 | Input | Pulldown | Non-inverting differential clock input. | | 6 | nCLK1 | Input | Pullup | Inverting differential clock input. | | 7 | CLK_SEL | Input | Pulldown | Clock select input. When LOW, selects CLK0, nCLK0. When HIGH, selects CLK1, nCLK1 inputs. LVCMOS / LVTTL interface levels. | | 8 | MR | Input | Pulldown | Active HIGH Master Reset. When logic HIGH, the internal dividers are reset causing the true outputs Qx to go low and the inverted outputs nQx to go high. When logic LOW, the internal dividers and the outputs are enabled. LVCMOS / LVTTL interface levels. | | 9, 32 | $V_{_{\mathrm{DD}}}$ | Power | | Core supply pins. | | 10 | nFB_IN | Input | Pullup | Feedback input to phase detector for regenerating clocks with "zero delay". | | 11 | FB_IN | Input | Pulldown | Feedback input to phase detector for regenerating clocks with "zero delay". | | 12, 13<br>28, 29 | GND | Power | | Power supply ground. | | 14, 15 | nQ0, Q0 | Output | | Differential clock outputs. $50\Omega$ typical output impedance. HSTL interface levels. | | 16, 17,<br>24, 25 | $V_{\scriptscriptstyle DDO}$ | Power | | Output supply pins. | | 18, 19 | nQ1, Q1 | Output | | Differential clock outputs. $50\Omega$ typical output impedance. HSTL interface levels. | | 20, 21 | nQ2, Q2 | Output | | Differential clock outputs. $50\Omega$ typical output impedance. HSTL interface levels. | | 22, 23 | nQ3, Q3 | Output | | Differential clock outputs. $50\Omega$ typical output impedance. HSTL interface levels. | | 26, 27 | nQ4, Q4 | Output | | Differential clock outputs. $50\Omega$ typical output impedance. HSTL interface levels. | | 30 | $V_{\scriptscriptstyle DDA}$ | Power | | Analog supply pin. | | 31 | PLL_SEL | Input | Pullup | Selects between the PLL and clock as the input to the dividers. When HIGH, selects PLL. When LOW, selects reference clock. LVCMOS / LVTTL interface levels. | NOTE 1: Pullup and Pulldown refer to internal input resistors. See Table 2, Pin Characteristics, for typical values. #### TABLE 2. PIN CHARACTERISTICS | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------------|-------------------------|-----------------|---------|---------|---------|-------| | C <sub>IN</sub> | Input Capacitance | | | 4 | | pF | | R <sub>PULLUP</sub> | Input Pullup Resistor | | | 51 | | ΚΩ | | R <sub>PULLDOWN</sub> | Input Pulldown Resistor | | | 51 | | ΚΩ | TABLE 3A. CONTROL INPUT FUNCTION TABLE | | | Outputs<br>PLL_SEL = 1<br>PLL Enable Mode | | |------|------|-------------------------------------------|----------------| | SEL1 | SEL0 | Reference Frequency Range (MHz)* | Q0:Q4, nQ0:nQ4 | | 0 | 0 | 250 - 700 | ÷ 1 | | 0 | 1 | 125 - 350 | ÷ 1 | | 1 | 0 | 62.5 - 175 | ÷ 1 | | 1 | 1 | 31.25 - 87.5 | ÷ 1 | <sup>\*</sup>NOTE: VCO frequency range for all configurations above is 250MHz to 700MHz. TABLE 3B. PLL BYPASS FUNCTION TABLE | Inp | outs | Outputs<br>PLL_SEL = 0<br>PLL Bypass Mode | |------|------|-------------------------------------------| | SEL1 | SEL0 | Q0:Q4, nQ0:nQ4 | | 0 | 0 | ÷ 4 | | 0 | 1 | ÷ 4 | | 1 | 0 | ÷ 4 | | 1 | 1 | ÷ 8 | Low Skew, 1-to-5 DIFFERENTIAL-TO-HSTL ZERO DELAY BUFFER #### ABSOLUTE MAXIMUM RATINGS Supply Voltage, V<sub>DD</sub> 4.6V Inputs, $V_{l}$ -0.5V to $V_{DD}$ + 0.5V Outputs, I Continuous Current 50mA Surge Current 100mA Package Thermal Impedance, $\theta_{_{JA}} - 47.9^{\circ}\text{C/W}$ (0 lfpm) Storage Temperature, T<sub>STG</sub> -65°C to 150°C NOTE: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics* or *AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. Table 4A. Power Supply DC Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , Ta = 0°C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|-----------------------|-----------------|---------|---------|---------|-------| | V <sub>DD</sub> | Core Supply Voltage | | 3.135 | 3.3 | 3.465 | ٧ | | $V_{DDA}$ | Analog Supply Voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>DDO</sub> | Output Supply Voltage | | 1.6 | 1.8 | 2.0 | V | | I <sub>DD</sub> | Power Supply Current | | | | 120 | mA | | I <sub>DDA</sub> | Analog Supply Current | | | | 15 | mA | | I <sub>DDO</sub> | Output Supply Current | No Load | | 0 | | mA | Table 4B. LVCMOS / LVTTL DC Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , Ta = 0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|--------------------|----------------------------|--------------------------------|---------|---------|----------------|-------| | V <sub>IH</sub> | Input High Voltage | | | 2 | | $V_{DD} + 0.3$ | V | | V <sub>IL</sub> | Input Low Voltage | | | -0.3 | | 0.8 | V | | I <sub>IH</sub> | Input High Current | SEL0, SEL1,<br>CLK_SEL, MR | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μA | | I IH | J 3 | PLL_SEL | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μA | | I <sub>IL</sub> | Input Low Current | SEL0, SEL1,<br>CLK_SEL, MR | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5 | | | μA | | IL. | | PLL_SEL | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | Table 4C. Differential DC Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , Ta = 0°C to 70°C | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------------|-----------------------|--------------------------------|---------|---------|------------------------|-------| | | Input High Current | CLK0, CLK1, FB_IN | $V_{DD} = V_{IN} = 3.465V$ | | | 150 | μΑ | | <b>'</b> ін | Imput High Current | nCLK0, nCLK1, nFB_IN | $V_{DD} = V_{IN} = 3.465V$ | | | 5 | μΑ | | | Input Low Current | CLK0, CLK1, FB_IN | $V_{DD} = 3.465V, V_{IN} = 0V$ | -5 | | | μΑ | | ' <sub>IL</sub> | Imput Low Current | nCLK0, nCLK1, nFB_IN | $V_{DD} = 3.465V, V_{IN} = 0V$ | -150 | | | μΑ | | V <sub>PP</sub> | Peak-to-Peak Input Voltage | | | 0.1 | | 1.3 | V | | V <sub>CMR</sub> | Common Mode Inp | ut Voltage; NOTE 1, 2 | | 0.5 | | V <sub>DD</sub> - 0.85 | V | NOTE 1: For single ended applications, the maximum input voltage for CLKx, nCLKx is V<sub>pp</sub> + 0.3V. NOTE 2: Common mode voltage is defined as $V_{\mbox{\tiny IH}}$ . ## **Table 4D. HSTL DC Characteristics,** $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|-----------------------------------|-----------------|---------|---------|---------|-------| | V <sub>OH</sub> | Output High Voltage; NOTE 1 | | 1.0 | | 1.4 | V | | V <sub>OL</sub> | Output Low Voltage; NOTE 1 | | 0 | | 0.4 | V | | V <sub>ox</sub> | Output Crossover Voltage; NOTE 2 | | 40 | | 60 | % | | V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing | | 0.6 | | 1.1 | V | NOTE 1: Outputs terminated with $50\Omega$ to ground. NOTE 2: Defined with respect to output voltage swing at a given condition. Table 5. Input Frequency Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$ | Symbol | Parameter | | Test Conditions | Minimum | Typical | Maximum | Units | |--------|-----------------|--------------|-----------------|---------|---------|---------|-------| | f | Input Frequency | CLK0, nCLK0, | PLL_SEL = 1 | 31.25 | | 700 | MHz | | In | input Frequency | CLK1, nCLK1 | PLL_SEL = 0 | | | 700 | MHz | **Table 6A. AC Characteristics,** $V_{DD} = V_{DDA} = 3.3V \pm 5\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , $TA = 0^{\circ}C$ to $70^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|----------------------------------|--------------------|---------------|----------|---------------|-------| | f <sub>MAX</sub> | Output Frequency | | | | 700 | MHz | | t <sub>PD</sub> | Propagation Delay; NOTE 1 | <i>f</i> ≤ 700MHz | 3.4 | 3.9 | 4.4 | ns | | t(Ø) | Static Phase Offset; NOTE 2, 5 | PLL_SEL = 3.3V | -100 | | 100 | ps | | tsk(o) | Output Skew; NOTE 3, 5 | | | | 25 | ps | | tjit(cc) | Cycle-to-Cycle Jitter; NOTE 5, 6 | | | | 25 | ps | | tjit(Ø) | Phase Jitter; NOTE 4, 5, 6 | | | | ±50 | ps | | t_ | PLL Lock Time | | | | 1 | ms | | t <sub>R</sub> | Output Rise Time | 20% to 80% @ 50MHz | 300 | | 700 | ps | | t <sub>F</sub> | Output Fall Time | 20% to 80% @ 50MHz | 300 | | 700 | ps | | t <sub>PW</sub> | Output Pulse Width | | tcycle/2 - 85 | tcycle/2 | tcycle/2 + 85 | ps | All parameters measured at $f_{\text{MAX}}$ unless noted otherwise. NOTE 1: Measured from the differential input crossing point to the differential output crossing point. NOTE 2: Defined as the time difference between the input reference clock and the averaged feedback input signal across all conditions, when the PLL is locked and the input reference frequency is stable. NOTE 3: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at output differential cross points. NOTE 4: Phase jitter is dependent on the input source used. NOTE 5: This parameter is defined in accordance with JEDEC Standard 65. NOTE 6: Characterized at VCO frequency of 622MHz. Table 6B. AC Characteristics, $V_{DD} = V_{DDA} = 3.3V \pm 10\%$ , $V_{DDO} = 1.8V \pm 0.2V$ , $T_A = 0$ °C to 70°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |----------|-------------------------------|-----------------|---------|---------|---------|-------| | tjit(cc) | Cycle-to-Cycle Jitter; NOTE 1 | | | | 35 | ps | NOTE 1: This parameter is defined in accordance with JEDEC Standard 65. Low Skew, 1-to-5 DIFFERENTIAL-TO-HSTL ZERO DELAY BUFFER ## PARAMETER MEASUREMENT INFORMATION #### 3.3V CORE/1.8V OUTPUT LOAD AC TEST CIRCUIT #### DIFFERENTIAL INPUT LEVEL #### Phase Jitter and Static Phase Offset ## OUTPUT PULSE WIDTH/PERIOD ## CYCLE-TO-CYCLE JITTER #### **OUTPUT RISE/FALL TIME** #### PROPAGATION DELAY ## **APPLICATION INFORMATION** #### Power Supply Filtering Techniques As in any high speed analog circuitry, the power supply pins are vulnerable to random noise. The ICS8624 provides separate power supplies to isolate any high switching noise from the outputs to the internal PLL. $V_{\rm DD}, V_{\rm DDA},$ and $V_{\rm DDO}$ should be individually connected to the power supply plane through vias, and bypass capacitors should be used for each pin. To achieve optimum jitter performance, power supply isolation is required. Figure 1 illustrates how a $10\Omega$ resistor along with a $10\mu F$ and a $.01\mu F$ bypass capacitor should be connected to each $V_{\rm DDA}$ pin. FIGURE 1. POWER SUPPLY FILTERING #### WIRING THE DIFFERENTIAL INPUT TO ACCEPT SINGLE ENDED LEVELS Figure 2 shows how the differential input can be wired to accept single ended levels. The reference voltage $V_REF = V_{DD}/2$ is generated by the bias resistors R1, R2 and C1. This bias circuit should be located as close as possible to the input pin. The ratio of R1 and R2 might need to be adjusted to position the V\_REF in the center of the input voltage swing. For example, if the input clock swing is only 2.5V and $V_{\rm DD}$ = 3.3V, V\_REF should be 1.25V and R2/R1 = 0.609. #### DIFFERENTIAL CLOCK INPUT INTERFACE The CLK /nCLK accepts LVDS, LVPECL, LVHSTL, SSTL, HCSL and other differential signals. Both $V_{\scriptscriptstyle SWING}$ and $V_{\scriptscriptstyle OH}$ must meet the $V_{\scriptscriptstyle PP}$ and $V_{\scriptscriptstyle CMR}$ input requirements. Figures 3A to 3E show interface examples for the HiPerClockS CLK/nCLK input driven by the most common driver types. The input interfaces suggested here are examples only. Please consult with the vendor of the driver component to confirm the driver termination requirements. For example in *Figure 3A*, the input termination applies for ICS HiPerClockS LVHSTL drivers. If you are using an LVHSTL driver from another vendor, use their termination recommendation. FIGURE 3A. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY ICS HIPERCLOCKS LVHSTL DRIVER FIGURE 3B. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 3C. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVPECL DRIVER FIGURE 3D. HIPERCLOCKS CLK/nCLK INPUT DRIVEN BY 3.3V LVDS DRIVER #### LAYOUT GUIDELINE The schematic of the ICS8624 layout example is shown in *Figure 4A*. The ICS8624 recommended PCB board layout for this example is shown in *Figure 4B*. This layout example is used as a general guideline. The layout in the actual system will depend on the selected component types, the density of the components, the density of the traces, and the stack up of the P.C. board. FIGURE 4A. ICS8624 HSTL ZERO DELAY BUFFER SCHEMATIC EXAMPLE ## Low Skew, 1-to-5 DIFFERENTIAL-TO-HSTL ZERO DELAY BUFFER The following component footprints are used in this layout example: All the resistors and capacitors are size 0603. #### POWER AND GROUNDING Place the decoupling capacitors C1, C6, C2, C4, and C5, as close as possible to the power pins. If space allows, placement of the decoupling capacitor on the component side is preferred. This can reduce unwanted inductance between the decoupling capacitor and the power pin caused by the via. Maximize the power and ground pad sizes and number of vias capacitors. This can reduce the inductance between the power and ground planes and the component power and ground pins. The RC filter consisting of R7, C11, and C16 should be placed as close to the $V_{\tiny DDA}$ pin as possible. #### **CLOCK TRACES AND TERMINATION** Poor signal integrity can degrade the system performance or cause system failure. In synchronous high-speed digital systems, the clock signal is less tolerant to poor signal integrity than other signals. Any ringing on the rising or falling edge or excessive ring back can cause system failure. The shape of the trace and the trace delay might be restricted by the available space on the board and the component location. While routing the traces, the clock signal traces should be routed first and should be locked prior to routing other signal traces. - The differential $50\Omega$ output traces should have same length. - Avoid sharp angles on the clock trace. Sharp angle turns cause the characteristic impedance to change on the transmission lines. - Keep the clock traces on the same layer. Whenever possible, avoid placing vias on the clock traces. Placement of vias on the traces can affect the trace characteristic impedance and hence degrade signal integrity. - To prevent cross talk, avoid routing other signal traces in parallel with the clock traces. If running parallel traces is unavoidable, allow a separation of at least three trace widths between the differential clock trace and the other signal trace. - Make sure no other signal traces are routed between the clock trace pair. - The matching termination resistors should be located as close to the receiver input pins as possible. FIGURE 4B. PCB BOARD LAYOUT FOR ICS8624 ## POWER CONSIDERATIONS This section provides information on power dissipation and junction temperature for the ICS8624. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS8624 is the sum of the core power plus the power dissipated in the load(s). The following is the power dissipation for $V_{DD} = 3.3V + 5\% = 3.465V$ , which gives worst case results. **NOTE:** Please refer to Section 3 for details on calculating power dissipated in the load. - Power (core)<sub>MAX</sub> = V<sub>DD MAX</sub> \* I<sub>DD MAX</sub> = 3.465V \* 120mA = 416mW - Power (outputs)<sub>MAX</sub> = 32.8mW/Loaded Output pair If all outputs are loaded, the total power is 5 \* 32.8mW = 164mW Total Power MAX (3.465V, with all outputs switching) = 416mW + 164mW = 580mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad and directly affects the reliability of the device. The maximum recommended junction temperature for HiPerClockS $^{TM}$ devices is 125 $^{\circ}$ C. The equation for Tj is as follows: Tj = $\theta_{IA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{1\Delta}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) $T_A = Ambient Temperature$ In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming a moderate air flow of 200 linear feet per minute and a multi-layer board, the appropriate value is 42.1°C/W per Table 7 below. Therefore, Tj for an ambient temperature of 70°C with all outputs switching is: $70^{\circ}\text{C} + 0.580\text{W} * 42.1^{\circ}\text{C/W} = 94.4^{\circ}\text{C}$ . This is well below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow, and the type of board (single layer or multi-layer). Table 7. Thermal Resistance $\theta_{JA}$ for 32-pin LQFP, Forced Convection ## $\boldsymbol{\theta}_{_{JA}}$ by Velocity (Linear Feet per Minute) O 200 500 Single-Layer PCB, JEDEC Standard Test Boards 67.8°C/W 55.9°C/W 50.1°C/W Multi-Layer PCB, JEDEC Standard Test Boards 47.9°C/W 42.1°C/W 39.4°C/W NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### 3. Calculations and Equations. The purpose of this section is to derive the power dissipated into the load. HSTL output driver circuit and termination are shown in Figure 5. To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load. Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$\begin{split} & Pd\_H = (V_{OH\_MIN}/R_{_L}) \ ^* (V_{_{DD\_MAX}} - V_{_{OH\_MIN}}) \\ & Pd\_L = (V_{_{OL\_MAX}}/R_{_L}) \ ^* (V_{_{DD\_MAX}} - V_{_{OL\_MAX}}) \end{split}$$ $$\begin{aligned} \text{Pd\_H} &= (1\text{V}/50\Omega) * (2\text{V - 1V}) = \textbf{20mW} \\ \text{Pd\_L} &= (0.4\text{V}/50\Omega) * (2\text{V - 0.4V}) = \textbf{12.8mW} \end{aligned}$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 32.8mW ## **RELIABILITY INFORMATION** ### Table 8. $\theta_{\text{JA}} \text{vs. Air Flow Table for 32 Lead LQFP}$ ## $\theta_{JA}$ by Velocity (Linear Feet per Minute) | | 0 | 200 | 500 | |----------------------------------------------|----------|----------|----------| | Single-Layer PCB, JEDEC Standard Test Boards | 67.8°C/W | 55.9°C/W | 50.1°C/W | | Multi-Layer PCB, JEDEC Standard Test Boards | 47.9°C/W | 42.1°C/W | 39.4°C/W | NOTE: Most modern PCB designs use multi-layered boards. The data in the second row pertains to most designs. #### TRANSISTOR COUNT The transistor count for ICS8624 is: 1565 #### PACKAGE OUTLINE - Y SUFFIX FOR 32 LEADD LQFP TABLE 9. PACKAGE DIMENISIONS | JEDEC VARIATION | | | | | | | | |-----------------|-----------------------------------|------------|---------|--|--|--|--| | | ALL DIMENSIONS IN MILLIMETERS BBA | | | | | | | | SYMBOL | MINIMUM | NOMINAL | MAXIMUM | | | | | | N | 32 | | | | | | | | Α | | | 1.60 | | | | | | A1 | 0.05 | | 0.15 | | | | | | A2 | 1.35 | 1.40 | 1.45 | | | | | | b | 0.30 | 0.37 | 0.45 | | | | | | С | 0.09 | | 0.20 | | | | | | D | | 9.00 BASIC | | | | | | | D1 | | 7.00 BASIC | | | | | | | D2 | | 5.60 | | | | | | | E | | 9.00 BASIC | | | | | | | E1 | | 7.00 BASIC | | | | | | | E2 | | 5.60 | | | | | | | е | | 0.80 BASIC | | | | | | | L | 0.45 | 0.60 | 0.75 | | | | | | θ | 0° | | 7° | | | | | | ccc | | | 0.10 | | | | | Reference Document: JEDEC Publication 95, MS-026 ## ICS8624 Low Skew, 1-to-5 DIFFERENTIAL-TO-HSTL ZERO DELAY BUFFER #### TABLE 10. ORDERING INFORMATION | Part/Order Number | Marking | Package | Count | Temperature | |-------------------|-------------|-------------------------------------------|--------------|-------------| | ICS8624BY | ICS8624BY | 32 Lead LQFP | 250 per tray | 0°C to 70°C | | ICS8624BYT | ICS8624BY | 32 Lead LQFP on Tape and Reel | 1000 | 0°C to 70°C | | ICS8624BYLF | ICS8624BYLF | 32 Lead "Lead Free" LQFP | 250 per tray | 0°C to 70°C | | ICS8624BYLFT | ICS8624BYLF | 32 Lead "Lead Free" LQFP on Tape and Reel | 1000 | 0°C to 70°C | ## Low Skew, 1-to-5 DIFFERENTIAL-TO-HSTL ZERO DELAY BUFFER | REVISION HISTORY SHEET | | | | | | | |------------------------|-------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------|--|--| | Rev | Table | Page | Description of Change | | | | | Α | | 8<br>10 | Switched labels on Figure 8, odc & t <sub>PERIOD</sub> diagram. Revised label on Figure 11 to read ICS8624 LVHSTL from ICS8634 LVDS | | | | | Α | | 1 | Revised Block Diagram | 10/31/01 | | | | А | | 7 - 8<br>11 - 12 | Updated Phase Jitter Diagram and Output Rise & Fall Time Diagram. Revised Figures 3A & 3B. | 8/13/02 | | | | | T1 | 2 | Pin Description table - revised MR & V <sub>DD</sub> descriptions. | | | | | | T4A | 4 | Power Supply table - revised $V_{\tiny DD}$ parameter description to correspond with the Pin Description table. | | | | | В | T4C | 4 | Differential DC Charc. table - changed $V_{\rm pp}$ limit from 0.15V minimum to 0.1V minimum. | 2/12/03 | | | | | | 9 | Revised Single Ended Signal diagram. | | | | | | | | Updated format. | | | | | T2 | | 3 | Pin Characteristics Table - changed C <sub>IN</sub> 4pF max. to 4pF typical. | | | | | | | 4 | Absolute Maximum Ratings - updated Output rating. | | | | | С | T4D | 5 | HSTL DC Characteristics Table - changed $V_{\rm ox}$ to 40% min 60% max. and added note. | 2/19/04 | | | | | T6B | 5 | Added Table 6B AC Characteristics Table with $V_{\rm DD} = V_{\rm DDA} = 3.3V \pm 10\%$ . Changed LVHSTL to HSTL throughout the data sheet. | | | | | С | T10 | 8<br>14 | Added Differential Clock Input Interface section. Added "Lead Free" part number to Ordering Information table. | 6/15/04 | | |