**Data Sheet** #### **FEATURES:** - Organized as 64K x8 / 128K x8 - Single 5.0V Read and Write Operations - Superior Reliability - Endurance: 100,000 Cycles (typical) - Greater than 100 years Data Retention - Low Power Consumption: - Active Current: 20 mA (typical) - Standby Current: 10 μA (typical) - Sector-Erase Capability - Uniform 4 KByte sectors - Fast Read Access Time: - 70 ns - 90 ns - Latched Address and Data #### Fast Erase and Byte-Program: - Sector-Erase Time: 7 ms (typical) - Chip-Erase Time: 15 ms (typical) - Byte-Program Time: 20 µs (typical) - Chip Rewrite Time: - 2 seconds (typical) for SST39SF512 3 seconds (typical) for SST39SF010 - Automatic Write Timing - Internal V<sub>PP</sub> Generation - End-of-Write Detection - Togale Bit - Data# Polling - TTL I/O Compatibility - JEDEC Standard - Flash EEPROM Pinouts and command sets - Packages Available - 32-pin PLCC - 32-pin TSOP (8mm x 14mm) - 32-pin PDIP #### PRODUCT DESCRIPTION The SST39SF512/010 are CMOS Multi-Purpose Flash (MPF) manufactured with SST's proprietary, high performance CMOS SuperFlash technology. The split-gate cell design and thick oxide tunneling injector attain better reliability and manufacturability compared with alternate approaches. The SST39SF512/010 devices write (Program or Erase) with a 5.0V-only power supply. The SST39SF512/010 device conforms to JEDEC standard pinouts for x8 memories. Featuring high performance Byte-Program, the SST39SF512/010 devices provide a maximum Byte-Program time of 30 µsec. These devices use Toggle Bit or Data# Polling to indicate the completion of Program operation. To protect against inadvertent write, they have on-chip hardware and Software Data Protection schemes. Designed, manufactured, and tested for a wide spectrum of applications, these devices are offered with a guaranteed endurance of 10,000 cycles. Data retention is rated at greater than 100 years. The SST39SF512/010 devices are suited for applications that require convenient and economical updating of program, configuration, or data memory. For all system applications, they significantly improve performance and reliability, while lowering power consumption. They inherently use less energy during erase and program than alternative flash technologies. The total energy consumed is a df.dzsc.com function of the applied voltage, current, and time of application. Since for any given voltage range, the SuperFlash technology uses less current to program and has a shorter erase time, the total energy consumed during any Erase or Program operation is less than alternative flash technologies. These devices also improve flexibility while lowering the cost for program, data, and configuration storage applications. The SuperFlash technology provides fixed Erase and Program times, independent of the number of Erase/Program cycles that have occurred. Therefore the system software or hardware does not have to be modified or de-rated as is necessary with alternative flash technologies, whose Erase and Program times increase with accumulated Erase/Program cycles. To meet high density, surface mount requirements, the SST39SF512/010 are offered in 32-pin PLCC packages, 32-pin TSOP, and a 600 mil, 32-pin PDIP is also available. See Figures 1, 2, and 3 for pinouts. #### **Device Operation** Commands are used to initiate the memory operation functions of the device. Commands are written to the device using standard microprocessor write sequences. A command is written by asserting WE# low while keeping CE# **Data Sheet** low. The address bus is latched on the falling edge of WE# or CE#, whichever occurs last. The data bus is latched on the rising edge of WE# or CE#, whichever occurs first. #### Read The Read operation of the SST39SF512/010 is controlled by CE# and OE#, both have to be low for the system to obtain data from the outputs. CE# is used for device selection. When CE# is high, the chip is deselected and only standby power is consumed. OE# is the output control and is used to gate data from the output pins. The data bus is in high impedance state when either CE# or OE# is high. Refer to the Read cycle timing diagram for further details (Figure 4). #### **Byte-Program Operation** The SST39SF512/010 are programmed on a byte-by-byte basis. The Program operation consists of three steps. The first step is the three-byte-load sequence for Software Data Protection. The second step is to load byte address and byte data. During the Byte-Program operation, the addresses are latched on the falling edge of either CE# or WE#, whichever occurs last. The data is latched on the rising edge of either CE# or WE#, whichever occurs first. The third step is the internal Program operation which is initiated after the rising edge of the fourth WE# or CE#, whichever occurs first. The Program operation, once initiated, will be completed, within 30 µs. See Figures 5 and 6 for WE# and CE# controlled Program operation timing diagrams and Figure 15 for flowcharts. During the Program operation, the only valid reads are Data# Polling and Toggle Bit. During the internal Program operation, the host is free to perform additional tasks. Any commands written during the internal Program operation will be ignored. #### **Sector-Erase Operation** The Sector-Erase operation allows the system to erase the device on a sector-by-sector basis. The sector architecture is based on uniform sector size of 4 KByte. The Sector-Erase operation is initiated by executing a six-byte-command load sequence for Software Data Protection with Sector-Erase command (30H) and sector address (SA) in the last bus cycle. The sector address is latched on the falling edge of the sixth WE# pulse, while the command (30H) is latched on the rising edge of the sixth WE# pulse. The internal Erase operation begins after the sixth WE# pulse. The end of Erase can be determined using either Data# Polling or Toggle Bit methods. See Figure 9 for timing waveforms. Any commands written during the Sector-Erase operation will be ignored. #### **Chip-Erase Operation** The SST39SF512/010 provide Chip-Erase operation, which allows the user to erase the entire memory array to the "1s" state. This is useful when the entire device must be quickly erased. The Chip-Erase operation is initiated by executing a sixbyte Software Data Protection command sequence with Chip-Erase command (10H) with address 5555H in the last byte sequence. The Erase operation begins with the rising edge of the sixth WE# or CE#, whichever occurs first. During the Erase operation, the only valid read is Toggle Bit or Data# Polling. See Table 4 for the command sequence, Figure 10 for timing diagram, and Figure 18 for the flowchart. Any commands written during the Chip-Erase operation will be ignored. #### **Write Operation Status Detection** The SST39SF512/010 provide two software means to detect the completion of a Write (Program or Erase) cycle, in order to optimize the system Write cycle time. The software detection includes two status bits: Data# Polling (DQ $_7$ ) and Toggle Bit (DQ $_6$ ). The End-of-Write detection mode is enabled after the rising edge of WE#, which initiates the program or erase cycle. The actual completion of the nonvolatile write is asynchronous with the system; therefore, either a Data# Polling or Toggle Bit read may be simultaneous with the completion of the Write cycle. If this occurs, the system may possibly get an erroneous result, i.e., valid data may appear to conflict with either $DQ_7$ or $DQ_6$ . In order to prevent spurious rejection, if an erroneous result occurs, the software routine should include a loop to read the accessed location an additional two (2) times. If both reads are valid, then the device has completed the Write cycle, otherwise the rejection is valid. ### Data# Polling (DQ<sub>7</sub>) When the SST39SF512/010 are in the internal Program operation, any attempt to read $DQ_7$ will produce the complement of the true data. Once the Program operation is completed, $DQ_7$ will produce true data. The device is then ready for the next operation. During internal Erase operation, any attempt to read $DQ_7$ will produce a '0'. Once the internal Erase operation is completed, $DQ_7$ will produce a '1'. The Data# Polling is valid after the rising edge of fourth WE# (or CE#) pulse for Program Operation. For sector or Chip-Erase, the Data# Polling is valid after the rising edge of sixth WE# (or CE#) pulse. See Figure 7 for Data# Polling timing diagram and Figure 16 for a flowchart. **Data Sheet** ### Toggle Bit (DQ<sub>6</sub>) During the internal Program or Erase operation, any consecutive attempts to read DQ $_6$ will produce alternating 0s and 1s, i.e., toggling between 0 and 1. The Toggle Bit will begin with "1". When the internal Program or Erase operation is completed, the toggling will stop. The device is then ready for the next operation. The Toggle Bit is valid after the rising edge of fourth WE# (or CE#) pulse for Program operation. For Sector or Chip-Erase, the Toggle Bit is valid after the rising edge of sixth WE# (or CE#) pulse. See Figure 8 for Toggle Bit timing diagram and Figure 16 for a flowchart. #### **Data Protection** The SST39SF512/010 provide both hardware and software features to protect nonvolatile data from inadvertent writes. #### **Hardware Data Protection** Noise/Glitch Protection: A WE# or CE# pulse of less than 5 ns will not initiate a Write cycle. $V_{DD}$ Power Up/Down Detection: The write operation is inhibited when $V_{DD}$ is less than 2.5V. <u>Write Inhibit Mode:</u> Forcing OE# low, CE# high, or WE# high will inhibit the Write operation. This prevents inadvertent writes during power-up or power-down. ### Software Data Protection (SDP) The SST39SF512/010 provide the JEDEC approved Software Data Protection scheme for all data alteration operations, i.e., Program and Erase. Any Program operation requires the inclusion of a series of three byte sequence. The three byte-load sequence is used to initiate the Program operation, providing optimal protection from inadvertent write operations, e.g., during the system power-up or power-down. Any Erase operation requires the inclusion of six byte load sequence. The SST39SF512 device is shipped with the Software Data Protection permanently enabled. See Table 4 for the specific software command codes. During SDP command sequence, invalid commands will abort the device to read mode, within $T_{\rm RC}$ . #### **Product Identification** The product identification mode identifies the device as the SST39SF512 and SST39SF010 and manufacturer as SST. This mode may be accessed by software operations. Users may use the software product identification operation to identify the part (i.e., using the device ID) when using multiple manufacturers in the same socket. For details, see Table 3 for hardware operation or Table 4 for software operation, Figure 11 for the software ID entry and read timing diagram and Figure 17 for the ID entry command sequence flowchart. **TABLE 1: PRODUCT IDENTIFICATION** | | Address | Data | |-------------------|---------|------| | Manufacturer's ID | 0000H | BFH | | Device ID | | | | SST39LF/VF512 | 0001H | B4H | | SST39LF/VF010 | 0001H | В5Н | T1.1 394 #### **Product Identification Mode Exit/Reset** In order to return to the standard Read mode, the Software Product Identification mode must be exited. Exit is accomplished by issuing the Software ID Exit command sequence, which returns the device to the Read operation. Please note that the software reset command is ignored during an internal Program or Erase operation. See Table 4 for software command codes, Figure 12 for timing waveform and Figure 17 for a flowchart. FIGURE 1: PIN ASSIGNMENTS FOR 32-PIN PLCC FIGURE 2: PIN ASSIGNMENTS FOR 32-PIN TSOP (8MM x 14MM) FIGURE 3: PIN ASSIGNMENTS FOR 32-PIN PDIP **Data Sheet** **TABLE 2: PIN DESCRIPTION** | Symbol | Pin Name | Functions | |----------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>MS</sub> <sup>1</sup> -A <sub>0</sub> | Address Inputs | To provide memory addresses. During Sector-Erase A <sub>MS</sub> -A <sub>12</sub> address lines will select the sector. | | DQ <sub>7</sub> -DQ <sub>0</sub> | Data Input/output | To output data during Read cycles and receive input data during Write cycles. Data is internally latched during a Write cycle. The outputs are in tri-state when OE# or CE# is high. | | CE# | Chip Enable | To activate the device when CE# is low. | | OE# | Output Enable | To gate the data output buffers. | | WE# | Write Enable | To control the Write operations. | | $V_{DD}$ | Power Supply | To provide 5.0V supply (±10%) | | $V_{SS}$ | Ground | | | NC | No Connection | Unconnected pins. | T2.3 394 $A_{MS} = A_{15}$ for SST39SF512 and $A_{16}$ for SST39SF010 TABLE 3: OPERATION MODES SELECTION | Mode | CE# | OE# | WE# | DQ | Address | |------------------------|----------|-----------------|----------|--------------------------|---------------------------------------| | Read | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | D <sub>OUT</sub> | A <sub>IN</sub> | | Program | $V_{IL}$ | $V_{IH}$ | $V_{IL}$ | D <sub>IN</sub> | A <sub>IN</sub> | | Erase | $V_{IL}$ | V <sub>IH</sub> | $V_{IL}$ | X <sup>1</sup> | Sector address,<br>XXH for Chip-Erase | | Standby | $V_{IH}$ | Х | Χ | High Z | X | | Write Inhibit | Χ | $V_{IL}$ | Χ | High Z/ D <sub>OUT</sub> | X | | | Χ | Х | $V_{IH}$ | High Z/ D <sub>OUT</sub> | X | | Product Identification | | | | | | | Software Mode | $V_{IL}$ | $V_{IL}$ | $V_{IH}$ | | See Table 4 | 1. X can be $V_{\text{IL}}$ or $V_{\text{IH}},$ but no other value. T3.4 394 <sup>1.</sup> A<sub>MS</sub> = Most significant address **Data Sheet** TABLE 4: SOFTWARE COMMAND SEQUENCE | Command<br>Sequence | 1st E<br>Write ( | | 2nd E<br>Write C | | 3rd E<br>Write ( | | 4th Bus 5th Bus<br>Write Cycle Write Cycle | | | 6th Bus<br>Write Cycle | | | |----------------------------------|-------------------|------|-------------------|------|-------------------|------|--------------------------------------------|------|-------------------|------------------------|------------------------------|------| | | Addr <sup>1</sup> | Data | Addr <sup>1</sup> | Data | Addr <sup>1</sup> | Data | Addr <sup>1</sup> | Data | Addr <sup>1</sup> | Data | Addr <sup>1</sup> | Data | | Byte-Program | 5555H | AAH | 2AAAH | 55H | 5555H | A0H | BA <sup>2</sup> | Data | | | | | | Sector-Erase | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | SA <sub>X</sub> <sup>3</sup> | 30H | | Chip-Erase | 5555H | AAH | 2AAAH | 55H | 5555H | 80H | 5555H | AAH | 2AAAH | 55H | 5555H | 10H | | Software ID Entry <sup>4,5</sup> | 5555H | AAH | 2AAAH | 55H | 5555H | 90H | | | | | | | | Software ID Exit <sup>6</sup> | XXH | F0H | | | | | | | | | | | | Software ID Exit <sup>6</sup> | 5555H | AAH | 2AAAH | 55H | 5555H | F0H | | | | | | | T4.3 394 - Address format A<sub>14</sub>-A<sub>0</sub> (Hex), Address A<sub>15</sub> can be V<sub>IL</sub> or V<sub>IH</sub>, but no other value, for the Command sequence for SST39SF512. Addresses A<sub>15</sub> - A<sub>16</sub> can be V<sub>IL</sub> or V<sub>IH</sub>, but no other value, for the Command sequence for SST39SF010. - 2. BA = Program Byte address - SA<sub>X</sub> for Sector-Erase; uses A<sub>MS</sub>-A<sub>12</sub> address lines A<sub>MS</sub> = Most significant address $A_{MS} = A_{15}$ for SST39SF512 and $A_{16}$ for SST39SF010 - 4. The device does not remain in Software Product ID Mode if powered down. - 5. With A<sub>MS</sub>-A<sub>1</sub> =0; SST Manufacturer's ID= BFH, is read with A<sub>0</sub> = 0, SST39LF/VF512 Device ID = B4H, is read with A<sub>0</sub> = 1 SST39LF/VF010 Device ID = B5H, is read with A<sub>0</sub> = 1 - 6. Both Software ID Exit operations are equivalent **Absolute Maximum Stress Ratings** (Applied conditions greater than those listed under "Absolute Maximum Stress Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these conditions or conditions greater than those defined in the operational sections of this data sheet is not implied. Exposure to absolute maximum stress rating conditions may affect device reliability.) | Temperature Under Bias | 55°C to +125°C | |--------------------------------------------------------------------------------------------|--------------------------------| | Storage Temperature | 65°C to +150°C | | D. C. Voltage on Any Pin to Ground Potential | 0.5V to $V_{DD}$ + 0.5V | | Transient Voltage (<20 ns) on Any Pin to Ground Potential | 1.0V to V <sub>DD</sub> + 1.0V | | Voltage on A <sub>9</sub> Pin to Ground Potential | 0.5V to 14.0V | | Package Power Dissipation Capability (Ta = 25°C) | 1.0W | | Through Hold Lead Soldering Temperature (10 Seconds) | 300°C | | Surface Mount Lead Soldering Temperature (3 Seconds) | 240°C | | Output Short Circuit Current <sup>1</sup> | 100 mA | | 1. Outputs shorted for no more than one second. No more than one output shorted at a time. | | #### **OPERATING RANGE** | Range | Ambient Temp | $V_{DD}$ | |------------|----------------|----------| | Commercial | 0°C to +70°C | 5.0V±10% | | Industrial | -40°C to +85°C | 5.0V±10% | #### **AC CONDITIONS OF TEST** | Input Rise/Fall Time 10 ns | | |---------------------------------------------------------------------------------------------------------------|--| | Output Load $C_L = 30 \text{ pF for } 70 \text{ ns}$<br>Output Load $C_L = 100 \text{ pF for } 90 \text{ ns}$ | | | See Figures 13 and 14 | | **Data Sheet** TABLE 5: DC OPERATING CHARACTERISTICS V<sub>DD</sub> = 5.0V±10% | | | ı | Limits | | | |------------------|----------------------------------------------|------|--------|-------|---------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | Min | Max | Units | Test Conditions | | I <sub>DD</sub> | Power Supply Current | | | | Address input=V <sub>IL</sub> /V <sub>IH</sub> , at f=1/T <sub>RC</sub> Min<br>V <sub>DD</sub> =V <sub>DD</sub> Max | | | Read | | 30 | mA | CE#=OE#=V <sub>IL</sub> , WE#=V <sub>IH</sub> , all I/Os open | | | Write | | 50 | mA | CE#=WE#=V <sub>IL</sub> , OE#=V <sub>IH</sub> | | I <sub>SB1</sub> | Standby V <sub>DD</sub> Current (TTL input) | | 3 | μA | CE#=V <sub>IH</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max | | I <sub>SB2</sub> | Standby V <sub>DD</sub> Current (CMOS input) | | 50 | μA | CE#=V <sub>DD</sub> -0.3V, V <sub>DD</sub> =V <sub>DD</sub> Max | | ILI | Input Leakage Current | | 1 | μA | V <sub>IN</sub> =GND to V <sub>DD</sub> , V <sub>DD</sub> =V <sub>DD</sub> Max | | $I_{LO}$ | Output Leakage Current | | 10 | μΑ | $V_{OUT}$ =GND to $V_{DD}$ , $V_{DD}$ = $V_{DD}$ Max | | V <sub>IL</sub> | Input Low Voltage | | 0.8 | V | V <sub>DD</sub> =V <sub>DD</sub> Min | | $V_{IH}$ | Input High Voltage | 2.0 | | V | V <sub>DD</sub> =V <sub>DD</sub> Max | | V <sub>OL</sub> | Output Low Voltage | | 0.4 | V | I <sub>OL</sub> =2.1 mA, V <sub>DD</sub> =V <sub>DD</sub> Min | | $V_{OH}$ | Output High Voltage | 2.4 | | V | I <sub>OH</sub> =-400 μA, V <sub>DD</sub> =V <sub>DD</sub> Min | | $V_{H}$ | Supervoltage for A <sub>9</sub> pin | 11.4 | 12.6 | V | CE#=OE#=V <sub>IL</sub> , WE#=V <sub>IH</sub> | | I <sub>H</sub> | Supervoltage Current for A <sub>9</sub> pin | | 200 | μA | CE#=OE#=V <sub>IL</sub> , WE#=V <sub>IH</sub> , A <sub>9</sub> =V <sub>H</sub> Max | T5.3 394 #### TABLE 6: RECOMMENDED SYSTEM POWER-UP TIMINGS | Symbol | Parameter | Minimum | Units | |------------------------------------|-------------------------------------|---------|-------| | T <sub>PU-READ</sub> <sup>1</sup> | Power-up to Read Operation | 100 | μs | | T <sub>PU-WRITE</sub> <sup>1</sup> | Power-up to Program/Erase Operation | 100 | μs | T6.1 394 TABLE 7: CAPACITANCE (Ta = 25°C, f=1 Mhz, other pins open) | Parameter | Description | Test Condition | Maximum | |-------------------------------|---------------------|----------------|---------| | C <sub>I/O</sub> <sup>1</sup> | I/O Pin Capacitance | $V_{I/O} = 0V$ | 12 pF | | C <sub>IN</sub> <sup>1</sup> | Input Capacitance | $V_{IN} = 0V$ | 6 pF | T7.0 394 1. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. #### TABLE 8: RELIABILITY CHARACTERISTICS | Symbol | Parameter | Minimum Specification | Units | Test Method | |-------------------------------|----------------|-----------------------|--------|---------------------| | N <sub>END</sub> <sup>1</sup> | Endurance | 10,000 | Cycles | JEDEC Standard A117 | | T <sub>DR</sub> <sup>1</sup> | Data Retention | 100 | Years | JEDEC Standard A103 | | I <sub>LTH</sub> <sup>1</sup> | Latch Up | 100 + I <sub>DD</sub> | mA | JEDEC Standard 78 | T8.1 394 <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. Data Sheet #### **AC CHARACTERISTICS** TABLE 9: READ CYCLE TIMING PARAMETERS V<sub>DD</sub> = 5.0V±10% | | | SST39SF512/010-70 | | SST39SF | 512/010-90 | | |-------------------------------|---------------------------------|-------------------|-----|---------|------------|-------| | Symbol | Parameter | Min | Max | Min | Max | Units | | T <sub>RC</sub> | Read Cycle Time | 70 | | 90 | | ns | | T <sub>CE</sub> | Chip Enable Access Time | | 70 | | 90 | ns | | T <sub>AA</sub> | Address Access Time | | 70 | | 90 | ns | | T <sub>OE</sub> | Output Enable Access Time | | 35 | | 45 | ns | | T <sub>CLZ</sub> <sup>1</sup> | CE# Low to Active Output | 0 | | 0 | | ns | | T <sub>OLZ</sub> 1 | OE# Low to Active Output | 0 | | 0 | | ns | | T <sub>CHZ</sub> <sup>1</sup> | CE# High to High-Z Output | | 25 | | 30 | ns | | T <sub>OHZ</sub> <sup>1</sup> | OE# High to High-Z Output | | 25 | | 30 | ns | | T <sub>OH</sub> <sup>1</sup> | Output Hold from Address Change | 0 | | 0 | | ns | T9.2 394 TABLE 10: PROGRAM/ERASE CYCLE TIMING PARAMETERS | Symbol | Parameter | Min | Max | Units | |-------------------------------|----------------------------------|-----|-----|-------| | T <sub>BP</sub> | Byte-Program Time | | 20 | μs | | T <sub>AS</sub> | Address Setup Time | 0 | | ns | | T <sub>AH</sub> | Address Hold Time | 30 | | ns | | T <sub>CS</sub> | WE# and CE# Setup Time | 0 | | ns | | T <sub>CH</sub> | WE# and CE# Hold Time | 0 | | ns | | T <sub>OES</sub> | OE# High Setup Time | 0 | | ns | | T <sub>OEH</sub> | OE# High Hold Time | 10 | | ns | | T <sub>CP</sub> | CE# Pulse Width | 40 | | ns | | T <sub>WP</sub> | WE# Pulse Width | 40 | | ns | | T <sub>WPH</sub> <sup>1</sup> | WE# Pulse Width High | 30 | | ns | | T <sub>CPH</sub> <sup>1</sup> | CE# Pulse Width High | 30 | | ns | | T <sub>DS</sub> | Data Setup Time | 30 | | ns | | T <sub>DH</sub> <sup>1</sup> | Data Hold Time | 0 | | ns | | T <sub>IDA</sub> 1 | Software ID Access and Exit Time | | 150 | ns | | T <sub>SE</sub> | Sector-Erase | | 10 | ms | | T <sub>SCE</sub> | Chip-Erase | | 20 | ms | T10.0 394 <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. <sup>1.</sup> This parameter is measured only for initial qualification and after a design or process change that could affect this parameter. **Data Sheet** FIGURE 4: READ CYCLE TIMING DIAGRAM Note: $A_{MS}$ = Most significant address $A_{MS}$ = $A_{15}$ for SST39SF512 and $A_{16}$ for SST39SF010 FIGURE 5: WE# CONTROLLED PROGRAM CYCLE TIMING DIAGRAM Data Sheet Note: $A_{MS}$ = Most significant address $A_{MS}$ = $A_{15}$ for SST39SF512 and $A_{16}$ for SST39SF010 FIGURE 6: CE# CONTROLLED PROGRAM CYCLE TIMING DIAGRAM Note: $A_{MS}$ = Most significant address $A_{MS}$ = $A_{15}$ for SST39SF512 and $A_{16}$ for SST39SF010 **Data Sheet** FIGURE 8: TOGGLE BIT TIMING DIAGRAM Note: This device also supports CE# controlled Sector-Erase operation. The WE# and CE# signals are interchageable as long as minimum timings are met. (See Table 10) SA<sub>X</sub> = Sector Address $\rm A_{MS}$ = Most significant address $\rm A_{MS}$ = $\rm A_{15}$ for SST39SF512 and $\rm A_{16}$ for SST39SF010 FIGURE 9: WE# CONTROLLED SECTOR-ERASE TIMING DIAGRAM **Data Sheet** Note: This device also supports CE# controlled Chip-Erase operation. The WE# and CE# signals are interchageable as long as minimum timings are met. (See Table 10) SA $\chi$ = Sector Address $A_{MS}$ = Most significant address $A_{MS}$ = $A_{15}$ for SST39SF512 and $A_{16}$ for SST39SF010 FIGURE 10: WE# CONTROLLED CHIP-ERASE TIMING DIAGRAM Device ID = B5H for SST39SF010 and B6H for SST39SF020 FIGURE 12: SOFTWARE ID EXIT AND RESET Data Sheet AC test inputs are driven at $V_{IHT}$ (2.4V) for a logic "1" and $V_{ILT}$ (0.4 V) for a logic "0". Measurement reference points for inputs and outputs are $V_{HT}$ (2.0 V) and $V_{LT}$ (0.8 V). Input rise and fall times (10% $\leftrightarrow$ 90%) are <10 ns. $\begin{aligned} \textbf{Note:} \ \ V_{\text{HT}} - V_{\text{HIGH}} \ \text{Test} \\ V_{\text{LT}} - V_{\text{LOW}} \ \text{Test} \\ V_{\text{IHT}} - V_{\text{INPUT}} \ \text{HIGH Test} \\ V_{\text{ILT}} - V_{\text{INPUT}} \ \text{LOW} \ \text{Test} \end{aligned}$ FIGURE 13: AC INPUT/OUTPUT REFERENCE WAVEFORMS FIGURE 14: A TEST LOAD EXAMPLE FIGURE 15: BYTE-PROGRAM ALGORITHM FIGURE 16: WAIT OPTIONS FIGURE 17: SOFTWARE PRODUCT COMMAND FLOWCHARTS FIGURE 18: ERASE COMMAND SEQUENCE **Data Sheet** #### SST39SF512 Valid combinations | SST39SF512-70-4C-NH | SST39SF512-70-4C-WH | SST39SF512-70-4C-PH | |---------------------|---------------------|---------------------| | SST39SF512-90-4C-NH | SST39SF512-90-4C-WH | SST39SF512-90-4C-PH | | SST39SF512-90-4C-U3 | | | | SST39SF512-70-4I-NH | SST39SF512-70-4I-WH | | | SST39SF512-90-4I-NH | SST39SF512-90-4I-WH | | | | | | #### SST39SF010 Valid combinations | SST39SF010-70-4C-NH | SST39SF010-70-4C-WH | SST39SF010-70-4C-PH | |---------------------|---------------------|---------------------| | SST39SF010-90-4C-NH | SST39SF010-90-4C-WH | SST39SF010-90-4C-PH | | SST39SF010-90-4C-U4 | | | SST39SF010-90-4I-NH SST39SF010-90-4I-WH **Example:** Valid combinations are those products in mass production or will be in mass production. Consult your SST sales representative to confirm availability of valid combinations and to determine availability of new combinations. **Data Sheet** #### **PACKAGING DIAGRAMS** #### 32-PIN PLASTIC LEAD CHIP CARRIER (PLCC) SST PACKAGE CODE: NH **Data Sheet** 32-PIN PLASTIC DUAL-IN-LINE PACKAGE (PDIP) **SST PACKAGE CODE: PH**