### 捷多邦,专业PCB打样工厂,24小时加急**紧附74LVC2T45** ### **DUAL-BIT DUAL-SUPPLY BUS TRANSCEIVER** ### WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3-STATE OUTPUTS SCES516E - DECEMBER 2003 - REVISED MAY 2004 - Available in the Texas Instruments NanoStar™ and NanoFree™ Packages - Fully Configurable Dual-Rail Design Allows Each Port to Operate Over the Full 1.65-V to 5.5-V Power-Supply Range - V<sub>CC</sub> Isolation Feature If Either V<sub>CC</sub> Input Is at GND, Both Ports Are in the **High-Impedance State** - DIR Input Circuit Referenced to V<sub>CCA</sub> - Low Power Consumption, 10-µA Max I<sub>CC</sub> - ±24-mA Output Drive at 3.3 V - Ioff Supports Partial-Power-Down Mode Operation - **Max Data Rates** - 420 Mbps (3.3-V to 5-V Translation) - 210 Mbps (Translate to 3.3 V) - 140 Mbps (Translate to 2.5 V) - 75 Mbps (Translate to 1.8 V) - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - **ESD Protection Exceeds JESD 22** - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) YEP OR YZP PACKAGE (BOTTOM VIEW) | (BO | | M VIE | | |-----------|----|-------|------------------| | GND | 04 | 50 | DIR WWW.DZ | | | | 60 | | | A1 | 02 | 70 | B1 | | $V_{CCA}$ | 01 | 80 | V <sub>CCB</sub> | #### DCT OR DCU PACKAGE (TOP VIEW) | A2 3 6 | V <sub>CCB</sub><br>B1<br>B2<br>DIR | |--------|-------------------------------------| |--------|-------------------------------------| #### description/ordering information This dual-bit noninverting bus transceiver uses two separate configurable power-supply rails. The A port is designed to track V<sub>CCA</sub>. V<sub>CCA</sub> accepts any supply voltage from 1.65 V to 5.5 V. The B port is designed to track V<sub>CCB</sub>. V<sub>CCB</sub> accepts any supply voltage from 1.65 V to 5.5 V. This allows for universal low-voltage bidirectional translation between any of the 1.8-V, 2.5-V, 3.3-V, and 5-V voltage nodes. The SN74LVC2T45 is designed for asynchronous communication between data buses. The device transmits data from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. #### ORDERING INFORMATION | TA | PACKAGET | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING‡ | | | |---------------|----------------------------------------------------------------|--------------------------|----------------------|--------|--| | FEFT | NanoStar™ – WCSP (DSBGA)<br>0.23-mm Large Bump – YEP | D1 - ( 0000 | SN74LVC2T45YEPR | 57 | | | | NanoFree™ – WCSP (DSBGA)<br>0.23-mm Large Bump – YZP (Pb-free) | Reel of 3000 | SN74LVC2T45YZPR | -C-COM | | | -40°C to 85°C | 2000 007 | Reel of 3000 | SN74LVC2T45DCTR | OTO | | | | SSOP - DCT | Reel of 250 | SN74LVC2T45DCTT | CT2 | | | | Veccon Dell | Reel of 3000 | SN74LVC2T45DCUR | СТО | | | | VSSOP – DCU | Reel of 250 | SN74LVC2T45DCUT | CT2_ | | <sup>†</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. DCT: The actual top-side marking has three additional characters that designate the year, month, and assembly/test site. DCU: The actual top-side marking has one additional character that designates the assembly/test site. YEP/YZP: The actual top-side marking has three preceding characters to denote year, month, and sequence code, and one following character to designate the assembly/test site. Pin 1 identifier indicates solder-bump composition $(1 = SnPb, \bullet = Pb-free).$ # SN74LVC2T45 DUAL-BIT DUAL-SUPPLY BUS TRANSCEIVER WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3-STATE OUTPUTS SCES516E - DECEMBER 2003 - REVISED MAY 2004 ### description/ordering information (continued) The SN74LVC2T45 is designed so that the DIR input circuit is supplied by V<sub>CCA</sub>. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The $V_{CC}$ isolation feature ensures that if either $V_{CC}$ input is at GND, both ports are in the high-impedance state. NanoStar™ and NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package. FUNCTION TABLE (each transceiver) | INPUT | OPERATION | | | | | |-------|-----------------|--|--|--|--| | DIR | OPERATION | | | | | | L | B data to A bus | | | | | | Н | A data to B bus | | | | | #### logic diagram (positive logic) ### SN74LVC2T45 DUAL-BIT DUAL-SUPPLY BUS TRANSCEIVER WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3-STATE OUTPUTS SCES516E - DECEMBER 2003 - REVISED MAY 2004 | absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | |----------------------------------------------------------------------------------------------| | Supply voltage range, $V_{CCA}$ and $V_{CCB}$ | | (see Note 1) | | Voltage range applied to any output in the high or low state, VO | | (see Notes 1 and 2): A port | | B port –0.5 V to V <sub>CCB</sub> + 0.5V | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | | Continuous output current, IO ±50 mA | | Continuous current through V <sub>CC</sub> or GND±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): DCT package | | DCU package 227°C/W | | YEP/YZP package | | Storage temperature range, T <sub>stg</sub> –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. The value of V<sub>CC</sub> is provided in the recommended operating conditions table. - 3. The package thermal impedance is calculated in accordance with JESD 51-7. ### SN74LVC2T45 **DUAL-BIT DUAL-SUPPLY BUS TRANSCEIVER** WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3-STATE OUTPUTS SCES516E - DECEMBER 2003 - REVISED MAY 2004 ### recommended operating conditions (see Notes 4 through 6) | | | | VCCI | Vcco | MIN | MAX | UNIT | |-----------------|--------------------------|---------------------------------------------------|------------------|------------------|-------------------------|-------------------------|------| | VCCA | Owner by continuous | | | | 1.65 | 5.5 | | | Vссв | Supply voltage | | | | 1.65 | 5.5 | V | | | | | 1.65 V to 1.95 V | | V <sub>CCI</sub> × 0.65 | | | | | High-level input | Data inputs | 2.3 V to 2.7 V | | 1.7 | | ., | | $V_{IH}$ | voltage | (see Note 7) | 3 V to 3.6 V | | 2 | | V | | | | | 4.5 V to 5.5 V | | V <sub>CCI</sub> ×0.7 | | | | | | | 1.65 V to 1.95 V | | | V <sub>CCI</sub> ×0.35 | | | ,, | Low-level input | Data inputs | 2.3 V to 2.7 V | | | 0.7 | ., | | $V_{IL}$ | voltage | (see Note 7) | 3 V to 3.6 V | | | 0.8 | V | | | | | 4.5 V to 5.5 V | | | V <sub>CCI</sub> ×0.3 | | | | | | 1.65 V to 1.95 V | | V <sub>CCA</sub> × 0.65 | | | | | High-level input | DIR | 2.3 V to 2.7 V | | 1.7 | | | | $V_{IH}$ | voltage | (Referenced to V <sub>CCA</sub> )<br>(see Note 8) | 3 V to 3.6 V | | 2 | | V | | | | (655 11515 5) | 4.5 V to 5.5 V | | V <sub>CCA</sub> ×0.7 | | | | | | | 1.65 V to 1.95 V | | | V <sub>CCA</sub> × 0.35 | | | | Low-level input | DIR | 2.3 V to 2.7 V | | | 0.7 | | | V <sub>IL</sub> | voltage | (Referenced to V <sub>CCA</sub> )<br>(see Note 8) | 3 V to 3.6 V | | | 0.8 | V | | | | (000 11010 0) | 4.5 V to 5.5 V | | | V <sub>CCA</sub> ×0.3 | | | VI | Input voltage | • | | | 0 | 5.5 | V | | VO | Output voltage | | | | 0 | Vcco | V | | | | | | 1.65 V to 1.95 V | | -4 | | | | | | | 2.3 V to 2.7 V | | -8 | | | ЮН | High-level output curre | nt | | 3 V to 3.6 V | | -24 | mA | | | | | | 4.5 V to 5.5 V | | -32 | | | | | | | 1.65 V to 1.95 V | | 4 | | | | | | | 2.3 V to 2.7 V | | 8 | | | lOL | Low-level output currer | nt | | 3 V to 3.6 V | | 24 | mA | | | | | | 4.5 V to 5.5 V | | 32 | | | | | | 1.65 V to 1.95 V | | | 20 | | | | | | 2.3 V to 2.7 V | | | 20 | | | Δt/Δν | Input transition rise or | Data inputs | 3 V to 3.6 V | | | 10 | ns/V | | | fall rate | | 4.5 V to 5.5 V | | | 5 | | | | | Control input | 1.65 V to 5.5 V | | | 5 | | | T <sub>A</sub> | Operating free-air temp | · · | | | -40 | 85 | °C | | | 4 Vacuis the Vac asso | | 1 | <u> </u> | | | | NOTES: 4. $V_{CCI}$ is the $V_{CC}$ associated with the data input port. - 5. V<sub>CCO</sub> is the V<sub>CC</sub> associated with the output port. - $6. \quad \text{All unused data inputs of the device must be held at $V_{\text{CCI}}$ or GND to ensure proper device operation. Refer to the TI application report,}\\$ Implications of Slow or Floating CMOS Inputs, literature number SCBA004. - 7. For $V_{CCI}$ values not specified in the data sheet, $V_{IH(min)} = V_{CCI} \times 0.7 \text{ V}$ , $V_{IL(max)} = V_{CCI} \times 0.3 \text{ V}$ . - 8. For $V_{CCI}$ values not specified in the data sheet, $V_{IH(min)} = V_{CCA} \times 0.7 \text{ V}$ , $V_{IL(max)} = V_{CCA} \times 0.3 \text{ V}$ . # SN74LVC2T45 DUAL-BIT DUAL-SUPPLY BUS TRANSCEIVER WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3-STATE OUTPUTS SCES516E - DECEMBER 2003 - REVISED MAY 2004 ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Notes 9 and 10) | | | T=0T 001 | NITIONIO. | | | T, | Δ = 25°C | ; | -40°C to | o 85°C | | | |-------------------|--------------|-------------------------------------------------------------------------------|--------------------|-----------------|-----------------|-----|----------|-----|----------|--------|------|--| | PARAN | METER | TEST CONI | DITIONS | VCCA | VCCB | MIN | TYP | MAX | MIN | MAX | UNIT | | | | | $I_{OH} = -100 \mu A$ , | VI = VIH | 1.65 V to 4.5 V | 1.65 V to 4.5 V | | | | VCCO-0. | 1 | | | | | | $I_{OH} = -4 \text{ mA},$ | $V_I = V_{IH}$ | 1.65V | 1.65 V | | | | 1.2 | | | | | Vон | | $I_{OH} = -8 \text{ mA},$ | VI = VIH | 2.3 V | 2.3 V | | | | 1.9 | | V | | | | | $I_{OH} = -24 \text{ mA},$ | $V_I = V_{IH}$ | 3 V | 3 V | | | | 2.4 | | | | | | | $I_{OH} = -32 \text{ mA},$ | $V_I = V_{IH}$ | 4.5 V | 4.5 V | | | | 3.8 | | | | | | | $I_{OL} = 100 \mu A$ , | $V_I = V_{IL}$ | 1.65 V to 4.5 V | 1.65 V to 4.5 V | | | | | 0.1 | | | | | | IOL = 4 mA, | $V_I = V_{IL}$ | 1.65 V | 1.65 V | | | | | 0.45 | | | | $V_{OL}$ | | IOL = 8 mA, | VI = VIL | 2.3 V | 2.3 V | | | | | 0.3 | V | | | | | I <sub>OL</sub> = 24 mA, | VI = VIL | 3 V | 3 V | | | | | 0.55 | | | | | | I <sub>OL</sub> = 32 mA, | $V_I = V_{IL}$ | 4.5 V | 4.5 V | | | | | 0.55 | | | | lį | DIR<br>input | V <sub>I</sub> = V <sub>CCA</sub> or GN | ID | 1.65 V to 5.5 V | 1.65 V to 5.5 V | | | ±1 | | ±2 | μΑ | | | | A port | ., ., ., . | | 0 V | 0 to 5.5 V | | | ±1 | | ±2 | | | | loff | B port | $V_I$ or $V_O = 0$ to 5 | .5 V | 0 to 5.5 V | 0 V | | | ±1 | | ±2 | μΑ | | | I <sub>OZ</sub> | A or B ports | VO = VCCO or G | SND | 1.65 V to 5.5 V | 1.65 V to 5.5 V | | | ±1 | | ±2 | μΑ | | | | | | | 1.65 V to 5.5 V | 1.65 V to 5.5 V | | | | | 3 | | | | ICCA | | $V_I = V_{CCI}$ or | IO = 0 | 5 V | 0 V | | | | | 2 | μΑ | | | | | GIAD | | 0 V | 5 V | | | | | 0 | | | | | | | | 1.65 V to 5.5 V | 1.65 V to 5.5 V | | | | | 3 | | | | ICCB | | $V_I = V_{CCI}$ or GND | $I_{O} = 0$ | 5 V | 0 V | | | | | 0 | μΑ | | | | | GIAD | | 0 V | 5 V | | | | | 2 | | | | ICCA+ | Іссв | V <sub>I</sub> = V <sub>CCI</sub> or<br>GND | I <sub>O</sub> = 0 | 1.65 V to 5.5 V | 1.65 V to 5.5 V | | | | | 4 | μΑ | | | | A port | One A port at V <sub>C</sub> | | | | | | | | 50 | | | | ∆ICCA | DIR | DIR at V <sub>CCA</sub> - 0<br>B port = OPEN,<br>A port at V <sub>CCA</sub> o | | 3 V to 5.5 V | 3 V to 5.5 V | | | | | 50 | μА | | | ΔI <sub>CCB</sub> | B port | One B port at V <sub>C</sub><br>DIR at GND, A p | | 3 V to 5.5 V | 3 V to 5.5 V | | _ | _ | | 50 | μΑ | | | Ci | DIR<br>input | V <sub>I</sub> = V <sub>CCA</sub> or GN | ID | 3.3 V | 3.3 V | | 2.5 | | | | pF | | | C <sub>io</sub> | A or B ports | VO = VCCA/B o | r GND | 3.3 V | 3.3 V | | 6 | | | | pF | | NOTES: 9. $V_{CCO}$ is the $V_{CC}$ associated with the output port. 10. $V_{CCI}$ is the $V_{CC}$ associated with the input port. # SN74LVC2T45 DUAL-BIT DUAL-SUPPLY BUS TRANSCEIVER WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3-STATE OUTPUTS SCES516E - DECEMBER 2003 - REVISED MAY 2004 ### switching characteristics over recommended operating free-air temperature range, $V_{CCA}$ = 1.8 V $\pm$ 0.15 V (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO<br>(OUTPUT) | | V <sub>CCB</sub> = 1.8 V<br>± 0.15 V | | V <sub>CCB</sub> = 2.5 V<br>± 0.2 V | | = 3.3 V<br>3 V | V <sub>CCB</sub> = 5 V<br>± 0.5 V | | UNIT | | |--------------------|---------|----------------|------|--------------------------------------|------|-------------------------------------|------|----------------|-----------------------------------|------|------|--| | | (INPUT) | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | <sup>t</sup> PLH | ^ | В | 3 | 17.7 | 2.2 | 10.3 | 1.7 | 8.3 | 1.4 | 7.2 | 20 | | | tPHL | Α | Ь | 2.8 | 14.3 | 2.2 | 8.5 | 1.8 | 7.1 | 1.7 | 7 | ns | | | <sup>t</sup> PLH | В | А | 3 | 17.7 | 2.3 | 16 | 2.1 | 15.5 | 1.9 | 15.1 | ns | | | tPHL | Ь | A | 2.8 | 14.3 | 2.1 | 12.9 | 2 | 12.6 | 1.8 | 12.2 | 115 | | | <sup>t</sup> PHZ | DIR | Α | 10.6 | 30.9 | 10.3 | 30.5 | 10.5 | 30.5 | 10.7 | 29.3 | ns | | | t <sub>PLZ</sub> | DIK | A | 7.3 | 19.7 | 7.5 | 19.6 | 7.5 | 19.5 | 7 | 19.4 | | | | <sup>t</sup> PHZ | DIR | В | 10 | 27.9 | 8.4 | 14.9 | 6.5 | 11.3 | 4.1 | 8.6 | 20 | | | t <sub>PLZ</sub> | DIK | В | 6.5 | 19.5 | 7.2 | 12.6 | 4.3 | 9.7 | 2.1 | 7.1 | ns | | | t <sub>PZH</sub> † | DIR | ۸ | | 37.2 | | 28.6 | | 25.2 | | 22.2 | 20 | | | t <sub>PZL</sub> † | NIC | А | | 42.2 | | 27.8 | | 23.9 | | 20.8 | ns | | | t <sub>PZH</sub> † | DIR | В | | 37.4 | | 29.9 | | 27.8 | | 26.6 | | | | t <sub>PZL</sub> † | ЫK | В | | 45.2 | · | 39 | | 37.6 | | 36.3 | ns | | <sup>†</sup> The enable time is a calculated value, derived using the formula shown in the section entitled enable times on page 16. ### switching characteristics over recommended operating free-air temperature range, $V_{CCA}$ = 2.5 V $\pm$ 0.2 V (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO (OUTPUT) | | V <sub>CCB</sub> = 1.8 V<br>± 0.15 V | | V <sub>CCB</sub> = 2.5 V<br>± 0.2 V | | = 3.3 V<br>3 V | V <sub>CCB</sub> = 5 V<br>± 0.5 V | | UNIT | | | |--------------------|---------|-------------|------|--------------------------------------|-----|-------------------------------------|-----|----------------|-----------------------------------|------|------|------|----| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | | tPLH | ۸ | В | 2.3 | 16 | 1.5 | 8.5 | 1.3 | 6.4 | 1.1 | 5.1 | 20 | | | | <sup>t</sup> PHL | Α | Ь | 2.1 | 12.9 | 1.4 | 7.5 | 1.3 | 5.4 | 0.9 | 4.6 | ns | | | | <sup>t</sup> PLH | В | А | 2.2 | 10.3 | 1.5 | 8.5 | 1.4 | 8 | 1 | 7.5 | | | | | <sup>t</sup> PHL | В | A | 2.2 | 8.5 | 1.4 | 7.5 | 1.3 | 7 | 0.9 | 6.2 | ns | | | | <sup>t</sup> PHZ | DIR | А | 6.6 | 17.1 | 7.1 | 16.8 | 6.8 | 16.8 | 5.2 | 16.5 | ns | | | | t <sub>PLZ</sub> | DIK | | 5.3 | 12.6 | 5.2 | 12.5 | 4.9 | 12.3 | 4.8 | 12.3 | | | | | <sup>t</sup> PHZ | DIR | В | 10.7 | 27.9 | 8.1 | 13.9 | 5.8 | 10.5 | 3.5 | 7.6 | ns | | | | t <sub>PLZ</sub> | DIK | Ь | 7.8 | 18.9 | 6.2 | 11.2 | 3.6 | 8.9 | 1.4 | 6.2 | 115 | | | | t <sub>PZH</sub> † | DIR | А | | 29.2 | | 19.7 | | 16.9 | | 13.7 | 20 | | | | t <sub>PZL</sub> † | DIK | А | | 36.4 | | 21.4 | | 17.5 | | 13.8 | ns | | | | t <sub>PZH</sub> † | DIR | Б | | 28.6 | | 21 | | 18.7 | | 17.4 | 200 | | | | t <sub>PZL</sub> † | DIK | В | В | В | | 30 | | 24.3 | | 22.2 | | 21.1 | ns | <sup>†</sup> The enable time is a calculated value, derived using the formula shown in the section entitled enable times on page 16. # SN74LVC2T45 DUAL-BIT DUAL-SUPPLY BUS TRANSCEIVER WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3-STATE OUTPUTS SCES516E - DECEMBER 2003 - REVISED MAY 2004 # switching characteristics over recommended operating free-air temperature range, $V_{\text{CCA}}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO | V <sub>CCB</sub> = 1.8 V<br>± 0.15 V | | V <sub>CCB</sub> = 2.5 V<br>± 0.2 V | | V <sub>CCB</sub> = | | V <sub>CCB</sub> = 5 V<br>± 0.5 V | | UNIT | | |--------------------|-----------------|----------|--------------------------------------|------|-------------------------------------|------|--------------------|------|-----------------------------------|------|------|--| | | | (OUTPUT) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | t <sub>PLH</sub> | Α | В | 2.1 | 15.5 | 1.4 | 8 | 0.7 | 5.8 | 0.7 | 4.4 | ns | | | t <sub>PHL</sub> | А | Ь | 2 | 12.6 | 1.3 | 7 | 0.8 | 5 | 0.7 | 4 | 115 | | | t <sub>PLH</sub> | В | А | 1.7 | 8.3 | 1.3 | 6.4 | 0.7 | 5.8 | 0.6 | 5.4 | ns | | | t <sub>PHL</sub> | Ь | A | 1.8 | 7.1 | 1.3 | 5.4 | 0.8 | 5 | 0.7 | 4.5 | 115 | | | <sup>t</sup> PHZ | DIR | А | 5 | 10.9 | 5.1 | 10.8 | 5 | 10.8 | 5 | 10.4 | ns | | | <sup>t</sup> PLZ | DIK | | 3.4 | 8.4 | 3.7 | 8.4 | 3.9 | 8.1 | 3.3 | 7.8 | 113 | | | <sup>t</sup> PHZ | DIR | В | 11.2 | 27.3 | 8 | 13.7 | 5.8 | 10.4 | 2.9 | 7.4 | | | | t <sub>PLZ</sub> | DIK | Ь | 9.4 | 17.7 | 5.6 | 11.3 | 4.3 | 8.3 | 1 | 5.6 | ns | | | t <sub>PZH</sub> † | DIR | ^ | | 26 | | 17.7 | | 14.1 | | 11 | 20 | | | t <sub>PZL</sub> † | DIK | A | | 34.4 | | 19.1 | | 15.4 | | 11.9 | ns | | | t <sub>PZH</sub> † | DIR | Б | | 23.9 | | 16.4 | | 13.9 | | 12.2 | 20 | | | t <sub>PZL</sub> † | DIK | В | | 23.5 | | 17.8 | | 15.8 | | 14.4 | ns | | <sup>†</sup> The enable time is a calculated value, derived using the formula shown in the section entitled *enable times* on page 16. # switching characteristics over recommended operating free-air temperature range, $V_{\text{CCA}}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO | V <sub>CCB</sub> = 1.8 V<br>± 0.15 V | | V <sub>CCB</sub> = 2.5 V<br>± 0.2 V | | V <sub>CCB</sub> = 3.3 V<br>± 0.3 V | | V <sub>CCB</sub> = 5 V<br>± 0.5 V | | UNIT | | |--------------------|-----------------|----------|--------------------------------------|------|-------------------------------------|------|-------------------------------------|------|-----------------------------------|------|------|--| | | | (OUTPUT) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | <sup>t</sup> PLH | А | В | 1.9 | 15.1 | 1 | 7.5 | 0.6 | 5.4 | 0.5 | 3.9 | | | | <sup>t</sup> PHL | | Ь | 1.8 | 12.2 | 0.9 | 6.2 | 0.7 | 4.5 | 0.5 | 3.5 | ns | | | <sup>t</sup> PLH | В | ٨ | 1.4 | 7.2 | 1 | 5.1 | 0.7 | 4.4 | 0.5 | 3.9 | | | | <sup>t</sup> PHL | Б | Α | 1.7 | 7 | 0.9 | 4.6 | 0.7 | 4 | 0.5 | 3.5 | ns | | | <sup>t</sup> PHZ | DIR | А | 2.9 | 8.2 | 2.9 | 7.9 | 2.8 | 7.9 | 2.2 | 7.8 | ns | | | <sup>t</sup> PLZ | DIK | | 1.4 | 6.9 | 1.3 | 6.7 | 0.7 | 6.7 | 0.7 | 6.6 | | | | <sup>t</sup> PHZ | DIR | В | 11.2 | 26.1 | 7.2 | 13.9 | 5.8 | 10.1 | 1.3 | 7.3 | | | | <sup>t</sup> PLZ | DIK | Ь | 8.4 | 16.9 | 5 | 11 | 4 | 7.7 | 1 | 5.6 | ns | | | t <sub>PZH</sub> † | DIR | ۸ | | 24.1 | | 16.1 | | 12.1 | | 9.5 | 20 | | | t <sub>PZL</sub> † | DIK | Α | | 33.1 | | 18.5 | | 14.1 | | 10.8 | ns | | | t <sub>PZH</sub> † | DIR | , | | 22 | | 14.2 | | 12.1 | | 10.5 | - ns | | | t <sub>PZL</sub> † | DIK | В | | 20.4 | | 14.1 | | 12.4 | | 11.3 | | | <sup>†</sup>The enable time is a calculated value, derived using the formula shown in the section entitled *enable times* on page 16. # SN74LVC2T45 DUAL-BIT DUAL-SUPPLY BUS TRANSCEIVER WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3-STATE OUTPUTS SCES516E - DECEMBER 2003 - REVISED MAY 2004 ### operating characteristics, $T_A = 25^{\circ}C$ | | PARAMETER | PARAMETER TEST CONDITIONS | | PARAMETER TEST CONDITIONS VCCB = | | V <sub>CCA</sub> = V <sub>CCB</sub> = 2.5 V | V <sub>CCA</sub> = V <sub>CCB</sub> = 3.3 V | V <sub>CCA</sub> =<br>V <sub>CCB</sub> = 5 V | UNIT | |--------------------|-----------------------------|--------------------------------------------|-----|----------------------------------|-----|---------------------------------------------|---------------------------------------------|----------------------------------------------|------| | | | | TYP | TYP | TYP | TYP | | | | | C wt | A port input, B port output | | 3 | 4 | 4 | 4 | | | | | C <sub>pdA</sub> † | B port input, A port output | $C_L = 0$ , | 18 | 19 | 20 | 21 | "F | | | | C int | A port input, B port output | f = 10 MHz,<br>$t_r = t_f = 1 \text{ ns}$ | 18 | 19 | 20 | 21 | pF | | | | C <sub>pdB</sub> † | B port input, A port output | ] | 3 | 4 | 4 | 4 | | | | <sup>†</sup> Power-dissipation capacitance per transceiver ### SN74LVC2T45 **DUAL-BIT DUAL-SUPPLY BUS TRANSCEIVER** WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3-STATE OUTPUTS SCES516E - DECEMBER 2003 - REVISED MAY 2004 #### power-up considerations A proper power-up sequence always should be followed to avoid excessive supply current, bus contention, oscillations, or other anomalies. Take the following precautions to guard against such power-up problems: - 1. Connect ground before any supply voltage is applied. - 2. Power up V<sub>CCA</sub>. - 3. V<sub>CCB</sub> can be ramped up along with or after V<sub>CCA</sub>. ### typical total static power consumption (I<sub>CCA</sub> + I<sub>CCB</sub>) Table 1 | V | VCCA | | | | | | |-------|------|-------|-------|-------|-----|------| | VCCB | 0 V | 1.8 V | 2.5 V | 3.3 V | 5 V | UNIT | | 0 V | 0 | <1 | <1 | <1 | <1 | | | 1.8 V | <1 | <2 | <2 | <2 | 2 | | | 2.5 V | <1 | <2 | <2 | <2 | <2 | μΑ | | 3.3 V | <1 | <2 | <2 | <2 | <2 | | | 5 V | <1 | 2 | <2 | <2 | <2 | | #### TYPICAL CHARACTERISTICS # TYPICAL PROPAGATION DELAY (A TO B) vs LOAD CAPACITANCE $T_{A}=25^{\circ}\text{C},\,V_{CCA}=1.8\;\text{V}$ TYPICAL PROPAGATION DELAY (B TO A) vs LOAD CAPACITANCE $T_A = 25^{\circ}C, V_{CCA} = 1.8 V$ ### SN74LVC2T45 DUAL-BIT DUAL-SUPPLY BUS TRANSCEIVER WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3-STATE OUTPUTS SCES516E - DECEMBER 2003 - REVISED MAY 2004 #### **TYPICAL CHARACTERISTICS** # TYPICAL PROPAGATION DELAY (A TO B) vs LOAD CAPACITANCE $T_A = 25\,^{\circ}\text{C},\, V_{\text{CCA}} = 2.5\,\,\text{V}$ TYPICAL PROPAGATION DELAY (B TO A) vs LOAD CAPACITANCE $\rm T_A = 25^{\circ}C,\, \rm V_{CCA} = 2.5\, \rm V$ SCES516E - DECEMBER 2003 - REVISED MAY 2004 #### TYPICAL CHARACTERISTICS # TYPICAL PROPAGATION DELAY (A TO B) vs LOAD CAPACITANCE $\rm T_A = 25^{\circ}C,\, \rm V_{CCA} = 3.3~\rm V$ # TYPICAL PROPAGATION DELAY (B TO A) vs LOAD CAPACITANCE $T_{A}=25^{\circ}\text{C},\,V_{CCA}=3.3\;\text{V}$ ### SN74LVC2T45 DUAL-BIT DUAL-SUPPLY BUS TRANSCEIVER WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3-STATE OUTPUTS SCES516E - DECEMBER 2003 - REVISED MAY 2004 #### TYPICAL CHARACTERISTICS # TYPICAL PROPAGATION DELAY (A to B) vs LOAD CAPACITANCE $T_{A}$ = 25°C, $V_{CCA}$ = 5 V TYPICAL PROPAGATION DELAY (B TO A) vs LOAD CAPACITANCE $T_A = 25^{\circ}\text{C}$ , $V_{CCA} = 5\text{ V}$ # DUAL-BIT DUAL-SUPPLY BUS TRANSCEIVER WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3-STATE OUTPUTS SCES516E - DECEMBER 2003 - REVISED MAY 2004 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. $C_L$ includes probe and jig capacitance. B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. $v_{OL}$ (see Note B) **VOLTAGE WAVEFORMS** **ENABLE AND DISABLE TIMES** 0 V - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{Q}$ = 50 $\Omega$ , $dv/dt \geq$ 1 V/ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. VCCI is the VCC associated with the input port. - I. V<sub>CCO</sub> is the V<sub>CC</sub> associated with the output port. **VOLTAGE WAVEFORMS** PROPAGATION DELAY TIMES J. All parameters and waveforms are not applicable to all devices. Figure 2. Load Circuit and Voltage Waveforms # SN74LVC2T45 DUAL-BIT DUAL-SUPPLY BUS TRANSCEIVER WITH CONFIGURABLE VOLTAGE TRANSLATION AND 3-STATE OUTPUTS SCES516E - DECEMBER 2003 - REVISED MAY 2004 #### **APPLICATION INFORMATION** The following circuit is an example of the SN74LVC2T45 being used in a unidirectional logic level-shifting application. | PIN | NAME | FUNCTION | DESCRIPTION | | |-----|------|------------------|------------------------------------------------------------|--| | 1 | VCCA | V <sub>CC1</sub> | SYSTEM-1 supply voltage (1.65 V to 5.5 V) | | | 2 | A1 | OUT1 | Output level depends on V <sub>CC1</sub> voltage. | | | 3 | A2 | OUT2 | Output level depends on V <sub>CC1</sub> voltage. | | | 4 | GND | GND | Device GND | | | 5 | DIR | DIR | The GND (low-level) determines B port to A port direction. | | | 6 | B2 | IN2 | Input threshold value depends on V <sub>CC2</sub> voltage. | | | 7 | B1 | IN1 | Input threshold value depends on V <sub>CC2</sub> voltage. | | | 8 | VCCB | V <sub>CC2</sub> | SYSTEM-2 supply voltage (1.65 V to 5.5 V) | | Figure 3. Unidirectional Logic Level-Shifting Application SCES516E - DECEMBER 2003 - REVISED MAY 2004 #### APPLICATION INFORMATION Figure 4 shows the SN74LVC2T45 being used in a bidirectional logic level-shifting application. Since the SN74LVC2T45 does not have an output enable (OE) pin, the system designer should take precautions to avoid bus contention between SYSTEM-1 and SYSTEM-2 when changing directions. Following is a sequence that illustrates data transmission from SYSTEM-1 to SYSTEM-2 and then from SYSTEM-2 to SYSTEM-1. | STATE | DIR CTRL | I/O 1 | I/O 2 | DESCRIPTION | |-------|----------|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------| | 1 | Н | OUT | IN | SYSTEM-1 data to SYSTEM-2 | | 2 | н | HI-Z | HI-Z | SYSTEM-2 is getting ready to send data to SYSTEM-1. I/O-1 and I/O-2 are disabled. The bus-line state depends on pullup or pulldown.† | | 3 | L | HI-Z | HI-Z | DIR bit is flipped. I/O-1 and I/O-2 still are disabled. The bus-line state depends on pullup or pulldown.† | | 4 | L | OUT | IN | SYSTEM-2 data to SYSTEM-1 | TSYSTEM-1 and SYSTEM-2 must use the same conditions, i.e., both pullup or both pulldown. Figure 4. Bidirectional Logic Level-Shifting Application #### enable times Calculate the enable times for the SN74LVC2T45 using the following formulas: - 1. $t_{PZH}$ (DIR to A) = $t_{PLZ}$ (DIR to B) + $t_{PLH}$ (B to A) - 2. $t_{PZL}$ (DIR to A) = $t_{PHZ}$ (DIR to B) + $t_{PHL}$ (B to A) - 3. $t_{PZH}$ (DIR to B) = $t_{PIZ}$ (DIR to A) + $t_{PIH}$ (A to B) - 4. $t_{PZL}$ (DIR to B) = $t_{PHZ}$ (DIR to A) + $t_{PHL}$ (A to B) In a bidirectional application, these enable times provide the maximum delay from the time the DIR bit is switched until an output is expected. For example, if the SN74LVC2T45 initially is transmitting from A to B, then the DIR bit is switched, the B port of the device must be disabled before presenting it with an input. After the B port has been disabled, an input signal applied to it appears on the corresponding A port after the specified propagation delay. #### PACKAGE OPTION ADDENDUM 23-Aug-2005 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finisl | h MSL Peak Temp <sup>(3)</sup> | |-------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|--------------------------------| | SN74LVC2T45DCTR | ACTIVE | SM8 | DCT | 8 | 3000 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-1-260C-UNLIM | | SN74LVC2T45DCTRE4 | ACTIVE | SM8 | DCT | 8 | 3000 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-1-260C-UNLIM | | SN74LVC2T45DCTT | ACTIVE | SM8 | DCT | 8 | 250 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-1-260C-UNLIM | | SN74LVC2T45DCUR | ACTIVE | US8 | DCU | 8 | 3000 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-1-260C-UNLIM | | SN74LVC2T45DCURE4 | ACTIVE | US8 | DCU | 8 | 3000 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-1-260C-UNLIM | | SN74LVC2T45DCURG4 | ACTIVE | US8 | DCU | 8 | 3000 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74LVC2T45DCUT | ACTIVE | US8 | DCU | 8 | 250 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-1-260C-UNLIM | | SN74LVC2T45DCUTE4 | ACTIVE | US8 | DCU | 8 | 250 | Pb-Free<br>(RoHS) | CU NIPDAU | Level-1-260C-UNLIM | | SN74LVC2T45YEPR | ACTIVE | WCSP | YEP | 8 | 3000 | TBD | SNPB | Level-1-260C-UNLIM | | SN74LVC2T45YZPR | ACTIVE | WCSP | YZP | 8 | 3000 | Pb-Free<br>(RoHS) | SNAGCU | Level-1-260C-UNLIM | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### DCT (R-PDSO-G8) #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice.C. Body dimensions do not include mold flash or protrusion - D. Falls within JEDEC MO-187 variation DA. ### DCU (R-PDSO-G8) ### PLASTIC SMALL-OUTLINE PACKAGE (DIE DOWN) NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-187 variation CA. ### YZP (R-XBGA-N8) ### DIE-SIZE BALL GRID ARRAY NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. NanoFree™ package configuration. - D. This package is lead—free. Refer to the 8 YEP package (drawing 4204725) for tin—lead (SnPb). NanoFree is a trademark of Texas Instruments. ### YEP (R-XBGA-N8) ### DIE-SIZE BALL GRID ARRAY NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. NanoStar™ package configuration. - D. This package is tin-lead (SnPb). Refer to the 8 YZP package (drawing 4204741) for lead-free. NanoStar is a trademark of Texas Instruments. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265