# **SHYRC**° DSP Microcomputer # ADSP-21161N #### **SUMMARY** High Performance 32-Bit DSP—Applications in Audio, Medical, Military, Wireless Communications, Graphics, Imaging, Motor-Control, and Telephony Super Harvard Architecture—Four Independent Buses for Dual Data Fetch, Instruction Fetch, and Nonintrusive, Zero-Overhead I/O Code Compatible with All Other SHARC Family DSPs Single-Instruction-Multiple-Data (SIMD) Computational Architecture—Two 32-Bit IEEE Floating-Point Computation Units, Each with a Multiplier, ALU, Shifter, and Register File Serial Ports Offer I<sup>2</sup>S Support Via 8 Programmable and Simultaneous Receive or Transmit Pins, which Support up to 16 Transmit or 16 Receive Channels of Audio Integrated Peripherals—Integrated I/O Processor, 1M Bit On-Chip Dual-Ported SRAM, SDRAM Controller, Glueless Multiprocessing Features, and I/O Ports (Serial, Link, External Bus, SPI, and JTAG) ADSP-21161N Supports 32-Bit Fixed, 32-Bit Float, and 40-Bit Floating-Point Formats #### **KEY FEATURES** 100 MHz (10 ns) Core Instruction Rate Single-Cycle Instruction Execution, Including SIMD Operations in Both Computational Units 600 MFLOPs Peak and 400 MFLOPs Sustained Performance 225-Ball 17 mm × 17 mm MBGA Package #### **FUNCTIONAL BLOCK DIAGRAM** SHARC and the SHARC logo are registered trademarks of Analog Devices, Inc. PEY- AF remation furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise #### **KEY FEATURES (continued)** - 1 M Bit On-Chip Dual-Ported SRAM (0.5 M Bit Block 0, 0.5 M Bit Block 1) for Independent Access by Core Processor and DMA - 200 Million Fixed-Point MACs Sustained Performance Dual Data Address Generators (DAGs) with Modulo and Bit-Reverse Addressing - Zero-Overhead Looping with Single-Cycle Loop Setup, Providing Efficient Program Sequencing - IEEE 1149.1 JTAG Standard Test Access Port and On-Chip Emulation - Single Instruction Multiple Data (SIMD) Architecture Provides: - **Two Computational Processing Elements** - Concurrent Execution—Each Processing Element Executes the Same Instruction, but Operates on Different Data - Code Compatibility—At Assembly Level, Uses the Same Instruction Set as Other SHARC DSPs - **Parallelism in Buses and Computational Units Enables:** - Single-Cycle Execution (with or without SIMD) of: a Multiply Operation, an ALU Operation, a Dual Memory Read or Write, and an Instruction Fetch - Transfers Between Memory and Core at Up to Four 32-Bit Floating- or Fixed-Point Words Per Cycle, Sustained 1.6 Gbytes/s Bandwidth - Accelerated FFT Butterfly Computation through a Multiply with Add and Subtract #### **DMA Controller Supports:** - 14 Zero-Overhead DMA Channels for Transfers between ADSP-21161N Internal Memory and External Memory, External Peripherals, Host Processor, Serial Ports, Link Ports, or Serial Peripheral Interface (SPI-Compatible) - 64-Bit Background DMA Transfers at Core Clock Speed, in Parallel with Full-Speed Processor Execution 800 M Bytes/s Transfer Rate over IOP Bus - Host Processor Interface to 8-, 16-, and 32-Bit Microprocessors; the Host Can Directly Read/Write ADSP-21161N IOP Registers - 32-Bit (or up to 48-Bit) Wide Synchronous External Port Provides: - Glueless Connection to Asynchronous, SBSRAM and SDRAM External Memories - Memory Interface Supports Programmable Wait State Generation and Wait Mode for Off-Chip Memory - Up to 50 MHz Operation for Non-SDRAM Accesses 1:2, 1:3, 1:4, 1:6, 1:8 Clock into Core Clock Frequency Multiply Ratios - 24-Bit Address, 32-Bit Data Bus. 16 Additional Data Lines via Multiplexed Link Port Data Pins Allow Complete 48-Bit Wide Data Bus for Single-Cycle External Instruction Execution - Direct Reads and Writes of IOP Registers from Host or Other 21161N DSPs - **62.7 Mega-Word Address Range for Off-Chip SRAM and SBSRAM Memories** - 32-48, 16-48, 8-48 Execution Packing for Executing Instruction Directly from 32-Bit, 16-Bit, or 8-Bit Wide External Memories - 32-48, 16-48, 8-48, 32-32/64, 16-32/64, 8-32/64, Data Packing for DMA Transfers Directly from 32-Bit, 16-Bit, or 8-Bit Wide External Memories to and from Internal 32-, 48-, or 64-Bit Internal Memory - Can be Configured to have 48-Bit Wide External Data Bus, if Link Ports are not Used. The Link Port Data Lines are Multiplexed with the Data Lines D0 to D15 and are Enabled through Control Bits in SYSCON - SDRAM Controller for Glueless Interface to Low Cost External Memory - Zero Wait State, 100 MHz Operation for Most Accesses Extended External Memory Banks (64 M Words) for SDRAM Accesses - Page Sizes up to 2048 Words - An SDRAM Controller Supports SDRAM in Any and All Memory Banks - Support for Interface to Run at Core Clock and Half the Core Clock Frequency - Support for 16 M Bits, 64 M Bits, 128 M Bits, and 256 M Bits with SDRAM Data Bus Configurations of ×4, ×8, ×16, and ×32 - 254 Mega-Word Address Range for Off-Chip SDRAM Memory #### **Multiprocessing Support Provides:** - Glueless Connection for Scalable DSP Multiprocessing Architecture - Distributed On-Chip Bus Arbitration for Parallel Bus Connect of Up to Six ADSP-21161Ns, Global Memory, and a Host - Two 8-Bit Wide Link Ports for Point-to-Point Connectivity Between ADSP-21161Ns 400 M Bytes/s Transfer Rate over Parallel Bus - 200 M Bytes/s Transfer Rate Over Link Ports #### **Serial Ports Provide:** - Four 50 M Bit/s Synchronous Serial Ports with Companding Hardware - 8 Bidirectional Serial Data Pins, Configurable as Either a Transmitter or Receiver - I<sup>2</sup>S Support, Programmable Direction for 8 Simultaneous Receive and Transmit Channels, or Up to Either 16 Transmit Channels or 16 Receive Channels - 128 Channel TDM Support for T1 and E1 Interfaces Companding Selection on a Per Channel Basis in TDM Mode #### Serial Peripheral Interface (SPI) - Slave Serial Boot through SPI from a Master SPI Device Full-Duplex Operation - **Master-Slave Mode Multimaster Support** - **Open-Drain Outputs** - Programmable Baud Rates, Clock Polarities and Phases 12 Programmable I/O Pins - 1 Programmable Timer | TABLE OF CONTENTS | | |------------------------------------------------|----------| | GENERAL DESCRIPTION | | | ADSP-21161N Family Core Architecture | | | SIMD Computational Engine | | | Independent, Parallel Computation Units | | | Data Register File | . 5 | | Single-Cycle Fetch of Instruction and | | | Four Operands | . 5 | | Instruction Cache | . 5 | | Data Address Generators With Hardware Circular | | | Buffers | . 5 | | Flexible Instruction Set | . 5 | | ADSP-21161N Memory and I/O Interface Features | . 5 | | Dual-Ported On-Chip Memory | . 5 | | Off-Chip Memory and Peripherals Interface | | | SDRAM Interface | | | Target Board JTAG Emulator Connector | | | DMA Controller | | | Multiprocessing | | | Link Ports | | | Serial Ports | | | Serial Peripheral (Compatible) Interface | | | Host Processor Interface | | | General-Purpose I/O Ports | | | Program Booting | | | Phase-Locked Loop and Crystal Double Enable . | | | Power Supplies | | | Development Tools | | | Designing an Emulator-Compatible | . , | | DSP Board (Target) | 10 | | Additional Information | | | PIN FUNCTION DESCRIPTIONS | 12 | | BOOT MODES | 17 | | SPECIFICATIONS | 18 | | ABSOLUTE MAXIMUM RATINGS | 19 | | | 19 | | ESD SENSITIVITY | | | | 20<br>21 | | Power Dissipation | 21 | | | 22 | | Revision 0.3, 1.0, 1.1 | 22 | | Clock Input | 24 | | Clock Signals | 24 | | Reset | 25 | | Interrupts | 25 | | Timer | 26 | | Flags | 26 | | Memory Read – Bus Master | 27 | | Memory Write – Bus Master | 28 | | Synchronous Read/Write – Bus Master | 29 | | Synchronous Read/Write – Bus Slave | 30 | | Host Bus Request | 31 | | Asynchronous Read/Write – | | | Host to ADSP-21161N | 33 | | Three-State Timing – Bus Master, Bus Slave | 35 | | DMA Handshake | 37 | | SDRAM Interface – Bus Master | 39 | | Link Ports | 41 | | Serial Ports | 43 | | SPI Interface Specifications | 47 | |--------------------------------------|------------| | JTAG Test Access Port and Emulation | <b>5</b> 0 | | Output Drive Currents | 51 | | Test Conditions | 51 | | Output Enable Time | 51 | | Output Disable Time | 51 | | Example System Hold Time Calculation | 51 | | Capacitive Loading | 52 | | Environmental Conditions | 52 | | Thermal Characteristics | 52 | | 225-BALL METRIC MBGA | | | PIN CONFIGURATIONS | <b>5</b> 3 | | OUTLINE DIMENSIONS | 55 | | ORDERING GUIDE | 55 | | Revision History | 56 | | | | #### **GENERAL DESCRIPTION** The ADSP-21161N SHARC DSP is the first low cost derivative of the ADSP-21160 featuring Analog Devices Super Harvard Architecture. Easing portability, the ADSP-21161N is source code compatible with the ADSP-21160 and with first generation ADSP-2106x SHARCs in SISD (Single Instruction, Single Data) mode. Like other SHARC DSPs, the ADSP-21161N is a 32-bit processor that is optimized for high performance DSP applications. The ADSP-21161N includes a 100 MHz core, a dual-ported on-chip SRAM, an integrated I/O processor with multiprocessing support, and multiple internal buses to eliminate I/O bottlenecks. As was first offered in the ADSP-21160, the ADSP-21161N offers a Single-Instruction-Multiple-Data (SIMD) architecture. Using two computational units (ADSP-2106x SHARCs have one), the ADSP-21161N can double cycle performance versus the ADSP-2106x on a range of DSP algorithms. Fabricated in a state of the art, high speed, low power CMOS process, the ADSP-21161N has a 10 ns instruction cycle time. With its SIMD computational hardware running at 100 MHz, the ADSP-21161N can perform 600 million math operations per second. Table 1 shows performance benchmarks for the ADSP-21161N. Table 1. Benchmarks (at 100 MHz) | Benchmark Algorithm | Speed<br>(at 100 MHz) | | | |--------------------------------------|-----------------------|--|--| | 1024 Point Complex FFT | 171 μs | | | | (Radix 4, with reversal) | | | | | FIR Filter (per tap) <sup>1</sup> | 5 ns | | | | IIR Filter (per biquad) <sup>1</sup> | 40 ns <sup>1</sup> | | | | Matrix Multiply (pipelined) | | | | | $[3 \times 3] \times [3 \times 1]$ | 30 ns | | | | $[4 \times 4] \times [4 \times 1]$ | 37 ns | | | | Divide (y/x) | 60 ns <sup>1</sup> | | | | Inverse Square Root | 40 ns <sup>1</sup> | | | | DMA Transfers | 800 M bytes/s | | | <sup>&</sup>lt;sup>1</sup> Specified in SISD mode. Using SIMD, the same benchmark applies for two sets of computations. For example, two sets of biquad operations can be performed in the same amount of time as the SISD mode benchmark. The ADSP-21161N continues SHARC's industry-leading standards of integration for DSPs, combining a high performance 32-bit DSP core with integrated, on-chip system features. These features include a 1 M bit dual ported SRAM memory, host processor interface, I/O processor that supports 14 DMA channels, four serial ports, two link ports, SDRAM controller, SPI interface, external parallel bus, and glueless multiprocessing. The block diagram of the ADSP-21161N on Page 1 illustrates the following architectural features: - Two processing elements, each made up of an ALU, Multiplier, Shifter, and Data Register File - Data Address Generators (DAG1, DAG2) - Program sequencer with instruction cache - PM and DM buses capable of supporting four 32-bit data transfers between memory and the core every core processor cycle - Interval timer - On-Chip SRAM (1 M bit) - SDRAM Controller for glueless interface to SDRAMs - External port that supports: - Interfacing to off-chip memory peripherals - Glueless multiprocessing support for six ADSP-21161N SHARCs - Host port read/write of IOP registers - DMA controller - Four serial ports - Two link ports - SPI compatible interface - JTAG test access port - 12 General-Purpose I/O Pins Figure 1 shows a typical single-processor system. A multiprocessing system appears in Figure 4 on Page 8. Figure 1. System Diagram #### **ADSP-21161N Family Core Architecture** The ADSP-21161N includes the following architectural features of the ADSP-2116x family core. The ADSP-21161N is code compatible at the assembly level with the ADSP-21160, ADSP-21060, ADSP-21061, ADSP-21062, and ADSP-21065L. #### SIMD Computational Engine The ADSP-21161N contains two computational processing elements that operate as a Single Instruction Multiple Data (SIMD) engine. The processing elements are referred to as PEX and PEY, and each contains an ALU, multiplier, shifter, and register file. PEX is always active, and PEY may be enabled by setting the PEYEN mode bit in the MODE1 register. When this mode is enabled, the same instruction is executed in both processing elements, but each processing element operates on different data. This architecture is efficient at executing math intensive DSP algorithms. Entering SIMD mode also has an effect on the way data is transferred between memory and the processing elements. When in SIMD mode, twice the data bandwidth is required to sustain computational operation in the processing elements. Because of this requirement, entering SIMD mode also doubles the bandwidth between memory and the processing elements. When using the DAGs to transfer data in SIMD mode, two data values are transferred with each access of memory or the register file. SIMD is supported only for internal memory accesses and is not supported for off-chip accesses. #### Independent, Parallel Computation Units Within each processing element is a set of computational units. The computational units consist of an arithmetic/logic unit (ALU), multiplier, and shifter. These units perform single-cycle instructions. The three units within each processing element are arranged in parallel, maximizing computational throughput. Single multifunction instructions execute parallel ALU and multiplier operations. In SIMD mode, the parallel ALU and multiplier operations occur in both processing elements. These computation units support IEEE 32-bit single-precision floating-point, 40-bit extended precision floating-point, and 32-bit fixed-point data formats. #### Data Register File A general-purpose data register file is contained in each processing element. The register files transfer data between the computation units and the data buses, and store intermediate results. These 10-port, 32-register (16 primary, 16 secondary) register files, combined with the ADSP-2116x enhanced Harvard architecture, allow unconstrained data flow between computation units and internal memory. The registers in PEX are referred to as R0–R15 and in PEY as S0–S15. #### Single-Cycle Fetch of Instruction and Four Operands The ADSP-21161N features an enhanced Harvard architecture in which the data memory (DM) bus transfers data and the program memory (PM) bus transfers both instructions and data (see Figure 1 on Page 4). With the ADSP-21161N's separate program and data memory buses and on-chip instruction cache, the processor can simultaneously fetch four operands (two over each data bus) and an instruction (from the cache), all in a single cycle. #### **Instruction Cache** The ADSP-21161N includes an on-chip instruction cache that enables three-bus operation for fetching an instruction and four data values. The cache is selective—only the instructions whose fetches conflict with PM bus data accesses are cached. This cache enables full-speed execution of core, looped operations such as digital filter multiply-accumulates, and FFT butterfly processing. #### Data Address Generators With Hardware Circular Buffers The ADSP-21161N's two data address generators (DAGs) are used for indirect addressing and implementing circular data buffers in hardware. Circular buffers allow efficient programming of delay lines and other data structures required in digital signal processing, and are commonly used in digital filters and Fourier transforms. The two DAGs of the ADSP-21161N contain sufficient registers to allow the creation of up to 32 circular buffers (16 primary register sets, 16 secondary). The DAGs automatically handle address pointer wrap-around, reduce overhead, increase performance, and simplify implementation. Circular buffers can start and end at any memory location. #### Flexible Instruction Set The 48-bit instruction word accommodates a variety of parallel operations, for concise programming. For example, the ADSP-21161N can conditionally execute a multiply, an add, and a subtract in both processing elements, while branching, all in a single instruction. #### ADSP-21161N Memory and I/O Interface Features The ADSP-21161N adds the following architectural features to the ADSP-2116x family core: #### Dual-Ported On-Chip Memory The ADSP-21161N contains one megabit of on-chip SRAM, organized as two blocks of 0.5 M bits. Each block can be configured for different combinations of code and data storage. Each memory block is dual-ported for single-cycle, independent accesses by the core processor and I/O processor. The dualported memory in combination with three separate on-chip buses allow two data transfers from the core and one from the I/O processor, in a single cycle. On the ADSP-21161N, the memory can be configured as a maximum of 32K words of 32-bit data, 64K words of 16-bit data, 21K words of 48-bit instructions (or 40-bit data), or combinations of different word sizes up to one megabit. All of the memory can be accessed as 16-bit, 32-bit, 48-bit, or 64-bit words. A 16-bit floating-point storage format is supported that effectively doubles the amount of data that may be stored on-chip. Conversion between the 32-bit floating-point and 16-bit floating-point formats is done in a single instruction. While each memory block can store combinations of code and data, accesses are most efficient when one block stores data using the DM bus for transfers, and the other block stores instructions and data using the PM bus for transfers. Using the DM bus and PM bus, with one dedicated to each memory block, assures single-cycle execution with two data transfers. In this case, the instruction must be available in the cache. Figure 2. Memory Map #### Off-Chip Memory and Peripherals Interface The ADSP-21161N's external port provides the processor's interface to off-chip memory and peripherals. The 62.7-M word off-chip address space (254.7-M word if all SDRAM) is included in the ADSP-21161N's unified address space. The separate on-chip buses—for PM addresses, PM data, DM addresses, DM data, I/O addresses, and I/O data—are multiplexed at the external port to create an external system bus with a single 24-bit address bus and a single 32-bit data bus. Every access to external memory is based on an address that fetches a 32-bit word. When fetching an instruction from external memory, two 32-bit data locations are being accessed for packed instructions. Unused link port lines can also be used as additional data lines DATA15—DATA0, allowing single-cycle execution of instructions from external memory, at up to 100 MHz. Figure 3 on Page 7 shows the alignment of various accesses to external memory. The external port supports asynchronous, synchronous, and synchronous burst accesses. Synchronous burst SRAM can be interfaced gluelessly. The ADSP-21161N also can interface gluelessly to SDRAM. Addressing of external memory devices is facilitated by on-chip decoding of high-order address lines to generate memory bank select signals. The ADSP-21161N provides programmable memory wait states and external memory acknowledge controls to allow interfacing to memory and peripherals with variable access, hold, and disable time requirements. #### SDRAM Interface The SDRAM interface enables the ADSP-21161N to transfer data to and from synchronous DRAM (SDRAM) at the core clock frequency or at one-half the core clock frequency. The synchronous approach, coupled with the core clock frequency, supports data transfer at a high throughput—up to 400 M bytes/s for 32-bit transfers and 600 M bytes/s for 48-bit transfers. The SDRAM interface provides a glueless interface with standard SDRAMs—16 Mb, 64 Mb, 128 Mb, and 256 Mb—and includes options to support additional buffers between the ADSP-21161N and SDRAM. The SDRAM interface is extremely flexible and provides capability for connecting SDRAMs to any one of the ADSP-21161N's four external memory banks, with up to all four banks mapped to SDRAM. Systems with several SDRAM devices connected in parallel may require buffering to meet overall system timing requirements. The ADSP-21161N supports pipelining of the address and control signals to enable such buffering between itself and multiple SDRAM devices. #### Target Board JTAG Emulator Connector Analog Devices DSP Tools product line of JTAG emulators uses the IEEE 1149.1 JTAG test access port of the ADSP-21161N processor to monitor and control the target board processor during emulation. Analog Devices DSP Tools product line of JTAG emulators provides emulation at full processor speed, allowing inspection and modification of memory, registers, and processor stacks. The processor's JTAG interface ensures that the emulator will not affect target system loading or timing. For complete information on SHARC Analog Devices DSP Tools product line of JTAG emulator operation, see the appropriate Emulator Hardware User's Guide. For detailed information on the interfacing of Analog Devices JTAG emulators with Analog Devices DSP products with JTAG emulation ports, please refer to Engineer to Engineer Note *EE-68: Analog Devices JTAG Emulation Technical Reference*. Both of these documents can be found on the Analog Devices website: http://www.analog.com/dsp/tech\_docs.html #### **DMA** Controller The ADSP-21161N's on-chip DMA controller enables zerooverhead data transfers without processor intervention. The DMA controller operates independently and invisibly to the processor core, allowing DMA operations to occur while the core is simultaneously executing its program instructions. DMA transfers can occur between the ADSP-21161N's internal memory and external memory, external peripherals, or a host processor. DMA transfers can also occur between the ADSP-21161N's internal memory and its serial ports, link ports, or the SPI-compatible (Serial Peripheral Interface) port. External bus packing and unpacking of 32-, 48-, or 64-bit words in internal memory is performed during DMA transfers from either 8-, 16-, or 32-bit wide external memory. Fourteen channels of DMA are available on the ADSP-21161N—two are shared between the SPI interface and the link ports, eight via the serial ports, and four via the processor's external port (for host processor, other ADSP-21161Ns, memory, or I/O transfers). Programs can be downloaded to the ADSP-21161N using DMA transfers. Asynchronous off-chip peripherals can control two DMA channels using DMA Request/Grant lines ( $\overline{DMAR2-1}$ , $\overline{DMAG2-1}$ ). Other DMA features include interrupt generation upon completion of DMA transfers, and DMA chaining for automatic linked DMA transfers. EXTRA DATA LINES DATA15-0 ARE ONLY ACCESSIBLE IF LINK PORTS ARE DISABLED. ENABLE THESE ADDITIONAL DATA LINKS BY SELECTING IPACK1-0 = 01 IN SYSCON. Figure 3. External Data Alignment Options #### Multiprocessing The ADSP-21161N offers powerful features tailored to multiprocessing DSP systems. The external port and link ports provide integrated glueless multiprocessing support. The external port supports a unified address space (see Figure 2 on Page 6) that enables direct interprocessor accesses of each ADSP-21161N's internal memory-mapped (I/O processor) registers. All other internal memory can be indirectly accessed via DMA transfers initiated via the programming of the IOP DMA parameter and control registers. Distributed bus arbitration logic is included on-chip for simple, glueless connection of systems containing up to six ADSP-21161Ns and a host processor. Master processor change over incurs only one cycle of overhead. Bus arbitration is selectable as either fixed or rotating priority. Bus lock enables indivisible read-modify-write sequences for semaphores. A vector interrupt is provided for interprocessor commands. Maximum throughput for interprocessor data transfer is 400 M bytes/s over the external port. Two link ports provide a second method of multiprocessing communications. Each link port can support communications to another ADSP-21161N. The ADSP-21161N, running at 100 MHz, has a maximum throughput for interprocessor communications over the links of 200 M bytes/s. The link ports and cluster multiprocessing can be used concurrently or independently. #### Link Ports The ADSP-21161N features two 8-bit link ports that provide additional I/O capabilities. With the capability of running at 100 MHz, each link port can support 100 M bytes/s. Link port I/O is especially useful for point-to-point interprocessor communication in multiprocessing systems. The link ports can operate independently and simultaneously, with a maximum data throughput of 200 M bytes/s. Link port data is packed into 48- or 32-bit words and can be directly read by the core processor Figure 4. Shared Memory Multiprocessing System or DMA-transferred to on-chip memory. Each link port has its own double-buffered input and output registers. Clock/acknowledge handshaking controls link port transfers. Transfers are programmable as either transmit or receive. #### Serial Ports The ADSP-21161N features four synchronous serial ports that provide an inexpensive interface to a wide variety of digital and mixed-signal peripheral devices. Each serial port is made up of two data lines, a clock and frame sync. The data lines can be programmed to either transmit or receive. The serial ports operate at up to half the clock rate of the core, providing each with a maximum data rate of 50 M bit/s. The serial data pins are programmable as either a transmitter or receiver, providing greater flexibility for serial communications. Serial port data can be automatically transferred to and from on-chip memory via a dedicated DMA. Each of the serial ports features a Time Division Multiplex (TDM) multichannel mode, where two serial ports are TDM transmitters and two serial ports are TDM receivers (SPORT0 Rx paired with SPORT2 Tx, SPORT1 Rx paired with SPORT3 Tx). Each of the serial ports also support the I<sup>2</sup>S protocol (an industry standard interface commonly used by audio codecs, ADCs and DACs), with two data pins, allowing four I<sup>2</sup>S channels (using two I<sup>2</sup>S stereo devices) per serial port, with a maximum of up to 16 I<sup>2</sup>S channels. The serial ports permit little-endian or big-endian transmission formats and word lengths selectable from 3 bits to 32 bits. For I<sup>2</sup>S mode, data-word lengths are selectable between 8 bits and 32 bits. Serial ports offer selectable synchronization and transmit modes as well as optional u-law or A-law companding. Serial port clocks and frame syncs can be internally or externally generated. #### Serial Peripheral (Compatible) Interface Serial Peripheral Interface (SPI) is an industry standard synchronous serial link, enabling the ADSP-21161N SPI-compatible port to communicate with other SPI-compatible devices. SPI is a 4-wire interface consisting of two data pins, one device select pin, and one clock pin. It is a full-duplex synchronous serial interface, supporting both master and slave modes. The SPI port can operate in a multimaster environment by interfacing with up to four other SPI-compatible devices, either acting as a master or slave device. The ADSP-21161N SPI-compatible peripheral implementation also features programmable baud rate and clock phase/polarities. The ADSP-21161N SPI-compatible port uses open drain drivers to support a multimaster configuration and to avoid data contention. #### Host Processor Interface The ADSP-21161N host interface enables easy connection to standard 8-bit, 16-bit, or 32-bit microprocessor buses with little additional hardware required. The host interface is accessed through the ADSP-21161N's external port. Four channels of DMA are available for the host interface; code and data transfers are accomplished with low software overhead. The host processor requests the ADSP-21161N's external bus with the host bus request (HBR), host bus grant (HBG), and chip select (CS) signals. The host can directly read and write the internal IOP registers of the ADSP-21161N, and can access the DMA channel setup and message registers. DMA setup via a host would allow it to access any internal memory address via DMA transfers. Vector interrupt support provides efficient execution of host commands. #### General-Purpose I/O Ports The ADSP-21161N also contains 12 programmable, general purpose I/O pins that can function as either input or output. As output, these pins can signal peripheral devices; as input, these pins can provide the test for conditional branching. #### Program Booting The internal memory of the ADSP-21161N can be booted at system power-up from either an 8-bit EPROM, a host processor, the SPI interface, or through one of the link ports. Selection of the boot source is controlled by the Boot Memory Select (BMS), EBOOT (EPROM Boot), and Link/Host Boot (LBOOT) pins. 8-, 16-, or 32-bit host processors can also be used for booting. #### Phase-Locked Loop and Crystal Double Enable The ADSP-21161N uses an on-chip Phase-Locked Loop (PLL) to generate the internal clock for the core. The CLK\_CFG1-0 pins are used to select ratios of 2:1, 3:1, and 4:1. In addition to the PLL ratios, the $\overline{\text{CLKDBL}}$ pin can be used for more clock ratio options. The (1×/2× CLKIN) rate set by the $\overline{\text{CLKDBL}}$ pin determines the rate of the PLL input clock and the rate at which the external port operates. With the combination of CLK\_CFG1-0 and $\overline{\text{CLKDBL}}$ , ratios of 2:1, 3:1, 4:1, 6:1, and 8:1 between the core and CLKIN are supported. See also Figure 10 on Page 20. #### Power Supplies The ADSP-21161N has separate power supply connections for the analog (AV $_{\rm DD}$ /AGND), internal (V $_{\rm DDINT}$ ), and external (V $_{\rm DDEXT}$ ) power supplies. The internal and analog supplies must meet the 1.8 V requirement. The external supply must meet the 3.3 V requirement. All external supply pins must be connected to the same supply. Note that the analog supply (AV $_{\rm DD}$ ) powers the ADSP-21161N's clock generator PLL. To produce a stable clock, provide an external circuit to filter the power input to the AV $_{\rm DD}$ pin. Place the filter as close as possible to the pin. For an example circuit, see Figure 5. To prevent noise coupling, use a wide trace for the analog ground (AGND) signal and install a decoupling capacitor as close as possible to the pin. Figure 5. Analog Power (AVDD) Filter Circuit #### **Development Tools** The ADSP-21161N is supported with a complete set of software and hardware development tools, including Analog Devices emulators and VisualDSP++<sup>1</sup> development environment. The same emulator hardware that supports other ADSP-21xxx DSPs, also fully emulates the ADSP-21161N. The VisualDSP++ project management environment lets programmers develop and debug an application. This environment includes an easy-to-use assembler that is based on an algebraic syntax; an archiver (librarian/library builder), a linker, a loader, <sup>&</sup>lt;sup>1</sup>VisualDSP++ is a registered trademark of Analog Devices, Inc. a cycle-accurate instruction-level simulator, a C/C++ compiler, and a C/C++ run-time library that includes DSP and mathematical functions. Two key points for these tools are: - Compiled ADSP-21161N C/C++ code efficiency—The compiler has been developed for efficient translation of C/C++ code to ADSP-21161N assembly. The DSP has architectural features that improve the efficiency of compiled C/C++ code. - ADSP-2106x family code compatibility—The assembler has legacy features to ease the conversion of existing ADSP-2106x applications to the ADSP-21161N. Debugging both C/C++ and assembly programs with the VisualDSP++ debugger, programmers can: - View mixed C/C++ and assembly code (interleaved source and object information) - Insert break points - Set conditional breakpoints on registers, memory, and stacks - Trace instruction execution - Perform linear or statistical profiling of program execution - Fill, dump, and graphically plot the contents of memory - Source level debugging - Create custom debugger windows The VisualDSP++ IDE lets programmers define and manage DSP software development. Its dialog boxes and property pages let programmers configure and manage all of the ADSP-21xxx development tools, including the syntax highlighting in the VisualDSP++ editor. This capability permits: - Controlling how the development tools process inputs and generate outputs. - Maintaining a one-to-one correspondence with the tool's command line switches. Analog Devices DSP emulators use the IEEE 1149.1 JTAG test access port of the ADSP-21161N processor to monitor and control the target board processor during emulation. The emulator provides full-speed emulation, allowing inspection and modification of memory, registers, and processor stacks. Nonintrusive in-circuit emulation is assured by the use of the processor's JTAG interface—the emulator does not affect target system loading or timing. In addition to the software and hardware development tools available from Analog Devices, third parties provide a wide range of tools supporting the ADSP-21xxx processor family. Hardware tools include ADSP-21xxx PC plug-in cards. Third Party software tools include DSP libraries, real-time operating systems, and block diagram design tools. # Designing an Emulator-Compatible DSP Board (Target) The Analog Devices DSP Tools family of emulators are tools that every DSP developer needs to test and debug hardware and software systems. Analog Devices has supplied an IEEE 1149.1 JTAG Test Access Port (TAP) on each JTAG DSP. The emulator uses the TAP to access the internal features of the DSP, allowing the developer to load code, set breakpoints, observe variables, observe memory, and examine registers. The DSP must be halted to send data and commands, but once an operation has been completed by the emulator, the DSP system is set running at full speed with no impact on system timing. To use these emulators, the target's design must include the interface between an Analog Devices JTAG DSP and the emulation header on a custom DSP target board. #### Target Board Header The emulator interface to an Analog Devices JTAG DSP is a 14-pin header, as shown in Figure 6. The customer must supply this header on the target board in order to communicate with the emulator. The interface consists of a standard dual row 0.025" square post header, set on 0.1" $\times$ 0.1" spacing, with a minimum post length of 0.235". Pin 3 is the key position used to prevent the pod from being inserted backwards. This pin must be clipped on the target board. Also, the clearance (length, width, and height) around the header must be considered. Leave a clearance of at least 0.15" and 0.10" around the length and width of the header, and reserve a height clearance to attach and detach the pod connector. As can be seen in Figure 6, there are two sets of signals on the header. There are the standard JTAG signals TMS, TCK, TDI, TDO, TRST, and EMU used for emulation purposes (via an emulator). There are also secondary JTAG signals BTMS, BTCK, BTDI, and BTRST that are optionally used for board-level (boundary scan) testing. Figure 6. JTAG Target Board Connector for JTAG Equipped Analog Devices DSP (Jumpers in Place) When the emulator is not connected to this header, place jumpers across BTMS, BTCK, BTRST, and BTDI as shown in Figure 7. This holds the JTAG signals in the correct state to allow the DSP to run free. Remove all the jumpers when connecting the emulator to the JTAG header. Figure 7. JTAG Target Board Connector with No Local Boundary Scan #### JTAG Emulator Pod Connector Figure 8 details the dimensions of the JTAG pod connector at the 14-pin target end. Figure 9 displays the keep-out area for a target board header. The keep-out area enables the pod connector to properly seat onto the target board header. This board area should contain no components (chips, resistors, capacitors, etc.). The dimensions are referenced to the center of the 0.025" square post pin. #### Design-for-Emulation Circuit Information For details on target board design issues including mechanical layout, single processor connections, multiprocessor scan chains, signal buffering, signal termination, and emulator pod logic, see Figure 8. JTAG Pod Connector Dimensions Figure 9. JTAG Pod Connector Keep-Out Area the *EE-68: Analog Devices JTAG Emulation Technical Reference* on the Analog Devices website (www.analog.com)—use site search on "EE-68". This document is updated regularly to keep pace with improvements to emulator support. #### **Additional Information** This data sheet provides a general overview of the ADSP-21161N architecture and functionality. For detailed information on the ADSP-2116x Family core architecture and instruction set, refer to the ADSP-21161 SHARC DSP Hardware Reference and the ADSP-21160 SHARC DSP Instruction Set Reference. #### PIN FUNCTION DESCRIPTIONS ADSP-21161N pin definitions are listed below. Inputs identified as synchronous (S) must meet timing requirements with respect to CLKIN (or with respect to TCK for TMS, TDI). Inputs identified as asynchronous (A) can be asserted asynchronously to CLKIN (or to TCK for $\overline{TRST}$ ). Tie or pull unused inputs to $V_{DDEXT}$ or GND, except for the following: - ADDR23-0, DATA47-0, BRST, CLKOUT (Note: These pins have a logic-level hold circuit enabled on the ADSP-21161N DSP with ID2-0 = 00x.) - $\overline{PA}$ , ACK, $\overline{RD}$ , $\overline{WR}$ , $\overline{DMARx}$ , $\overline{DMAGx}$ , (ID2-0 = 00x) (Note: These pins have a pull-up enabled on the ADSP-21161N DSP with ID2-0 = 00x.) - LxCLK, LxACK, LxDAT7-0 (LxPDRDE = 0) (Note: See Link Port Buffer Control Register Bit definitions in the ADSP-21161N SHARC DSP Hardware Reference.) - DxA, DxB, SCLKx, SPICLK, MISO, MOSI, EMU, TMS, TRST, TDI (Note: These pins have a pull-up.) The following symbols appear in the Type column of Table 2: A = Asynchronous, G = Ground, I = Input, O = Output, P = Power Supply, S = Synchronous, (A/D) = Active Drive, (O/D) = Open Drain, and T = Three-State (when $\overline{SBTS}$ is asserted or when the ADSP-21161N is a bus slave). Unlike previous SHARC processors, the ADSP-21161N contains internal series resistance equivalent to 50 $\Omega$ on all input/output drivers except the CLKIN and XTAL pins. Therefore, for traces longer than six inches, external series resistors on control, data, clock, or frame sync pins are not required to dampen reflections from transmission line effects for point-to-point connections. However, for more complex networks such as a star configuration, series termination is still recommended. **Table 2. Pin Function Descriptions** | Pin | Type | Function | |-----------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADDR23-0 | I/O/T | External Bus Address. The ADSP-21161N outputs addresses for external memory and peripherals on these pins. In a multiprocessor system the bus master outputs addresses for read/writes of the IOP registers of other ADSP-21161Ns while all other internal memory resources can be accessed indirectly via DMA control (that is, accessing IOP DMA parameter registers). The ADSP-21161N inputs addresses when a host processor or multiprocessing bus master is reading or writing its IOP registers. A keeper latch on the DSP's ADDR23-0 pins maintains the input at the level it was last driven. This latch is only enabled on the ADSP-21161N with ID2—0=00x. | | DATA47-16 | I/O/T | External Bus Data. The ADSP-21161N inputs and outputs data and instructions on these pins. Pull-up resistors on unused data pins are not necessary. A keeper latch on the DSP's DATA47–16 pins maintains the input at the level it was last driven. This latch is only enabled on the ADSP-21161N with ID2–0=00x. Note: DATA15–8 pins (multiplexed with L1DAT7–0) can also be used to extend the data bus if the link ports are disabled and will not be used. In addition, DATA7–0 pins (multiplexed with L0DAT7–0) can also be used to extend the data bus if the link ports are not used. This enables execution of 48-bit instructions from external SBSRAM (system clock speed-external port), SRAM (system clock speed-external port) and SDRAM (core clock or one-half the core clock speed). The IPACKx Instruction Packing Mode Bits in SYSCON should be set correctly (IPACK1–0=0x1) | | MS3-0 | I/O/T | to enable this full instruction Width/No-packing Mode of operation. Memory Select Lines. These outputs are asserted (low) as chip selects for the corresponding banks of external memory. Memory bank sizes are fixed to 16 M words for non-SDRAM and 64 M words for SDRAM. The $\overline{MS3-0}$ outputs are decoded memory address lines. In asynchronous access mode, the $\overline{MS3-0}$ outputs transition with the other address outputs. In synchronous access modes, the $\overline{MS3-0}$ outputs assert with the other address lines; however, they deassert after the first CLKIN cycle in which ACK is sampled asserted. In a multiprocessor system, the $\overline{MSx}$ signals are tracked by slave SHARCs. The internal addresses 24 and 25 are zeros and 26 and 27 are decoded into $\overline{MS3-0}$ . | | RD | I/O/T | Memory Read Strobe. $\overline{RD}$ is asserted whenever ADSP-21161N reads a word from external memory or from the IOP registers of other ADSP-21161Ns. External devices, including other ADSP-21161Ns, must assert $\overline{RD}$ for reading from a word of the ADSP-21161N IOP register memory. In a multiprocessing system, $\overline{RD}$ is driven by the bus master. $\overline{RD}$ has a 20 kΩ internal pull-up resistor that is enabled for DSPs with ID2–0=00x. | Table 2. Pin Function Descriptions (continued) | Pin | Type | Function | |----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WR | I/O/T | <b>Memory Write Low Strobe.</b> WR is asserted when ADSP-21161N writes a word to external memory or IOP registers of other ADSP-21161Ns. External devices must assert WR for writing to ADSP-21161N IOP registers. In a multiprocessing system, the bus master drives | | | | $\overline{WR}$ . $\overline{WR}$ has a 20 k $\Omega$ internal pull-up resistor that is enabled for DSPs with ID2–0 = 00x. | | ррст | I/O/T | Sequential Burst Access. BRST is asserted by ADSP-21161N to indicate that data | | BRST | 1/0/1 | · · · · · · · · · · · · · · · · · · · | | | | associated with consecutive addresses is being read or written. A slave device samples the initial address and increments an internal address counter after each transfer. The incre- | | | | mented address is not pipelined on the bus. A master ADSP-21161N in a multiprocessor | | | | environment can read slave external port buffers (EPBx) using the burst protocol. BRST is | | | | asserted after the initial access of a burst transfer. It is asserted for every cycle after that, | | | | except for the last data request cycle (denoted by $\overline{RD}$ or $\overline{WR}$ asserted and BRST negated). | | | | A keeper latch on the DSP's BRST pin maintains the input at the level it was last driven. | | | | This latch is only enabled on the ADSP-21161N with ID2-0=00x. | | ACK | I/O/S | <b>Memory Acknowledge.</b> External devices can de-assert ACK (low) to add wait states to an | | | | external memory access. ACK is used by I/O devices, memory controllers, or other periph- | | | | erals to hold off completion of an external memory access. The ADSP-21161N deasserts | | | | ACK as an output to add wait states to a synchronous access of its IOP registers. ACK has | | | | a 20 k $\Omega$ internal pull-up resistor that is enabled during reset or on DSPs with ID2-0=00x. | | SBTS | I/S | <b>Suspend Bus and Three-State.</b> External devices can assert $\overline{\text{SBTS}}$ (low) to place the | | | | external bus address, data, selects, and strobes in a high impedance state for the following | | | | cycle. If the ADSP-21161N attempts to access external memory while $\overline{\text{SBTS}}$ is asserted, the | | | | <u>processor</u> will halt and the memory access will not be completed until $\overline{SBTS}$ is deasserted. | | | | SBTS should only be used to recover from host processor/ADSP-21161N deadlock. | | CAS | I/O/T | <b>SDRAM Column Access Strobe.</b> In conjunction with $\overline{RAS}$ , $\overline{MSx}$ , $\overline{SDWE}$ , SDCLKx, and sometimes SDA10, defines the operation for the SDRAM to perform. | | RAS | I/O/T | <b>SDRAM Row Access Strobe.</b> In conjunction with $\overline{CAS}$ , $\overline{MSx}$ , $\overline{SDWE}$ , SDCLKx, and | | | | sometimes SDA10, defines the operation for the SDRAM to perform. | | SDWE | I/O/T | <b>SDRAM Write Enable.</b> In conjunction with $\overline{CAS}$ , $\overline{RAS}$ , $\overline{MSx}$ , SDCLKx, and sometimes | | | | SDA10, defines the operation for the SDRAM to perform. | | DQM | O/T | <b>SDRAM Data Mask.</b> In write mode, DQM has a latency of zero and is used during a | | | | precharge command and during SDRAM power-up initialization. | | SDCLK0 | I/O/S/T | SDRAM Clock Output 0. Clock for SDRAM devices. | | SDCLK1 | O/S/T | <b>SDRAM Clock Output 1.</b> Additional clock for SDRAM devices. For systems with multiple | | | | SDRAM devices, handles the increased clock load requirements, eliminating need of off-<br>chip clock buffers. Either SDCLK1 or both SDCLKx pins can be three-stated. | | SDCKE | I/O/T | SDRAM Clock Enable. Enables and disables the CLK signal. For details, see the data | | 02 0112 | 2/0/2 | sheet supplied with the SDRAM device. | | SDA10 | O/T | <b>SDRAM A10 Pin.</b> Enables applications to refresh an SDRAM in parallel with a non- | | | | SDRAM accesses or host accesses. This pin replaces the DSP's A10 pin only during SDRAM | | IDO2 0 | T/A | accesses. | | IRQ2-0 | I/A | <b>Interrupt Request Lines.</b> These are sampled on the rising edge of CLKIN and may be either edge-triggered or level-sensitive. | | FLAG11-0 | I/O/A | Flag Pins. Each is configured via control bits as either an input or output. As an input, it | | | | can be tested as a condition. As an output, it can be used to signal external peripherals. | | TIMEXP | О | <b>Timer Expired.</b> Asserted for four core clock cycles when the timer is enabled and TCOUNT decrements to zero. | | HBR | I/A | <b>Host Bus Request.</b> Must be asserted by a host processor to request control of the ADSP- | | | | 21161N's external bus. When HBR is asserted in a multiprocessing system, the ADSP- | | | | 21161N that is bus master will relinquish the bus and assert HBG. To relinquish the bus, | | | | the ADSP-21161N places the address, data, select, and strobe lines in a high impedance | | | | state. HBR has priority over all ADSP-21161N bus requests (BR6-1) in a multiprocessing | | | | system. | Table 2. Pin Function Descriptions (continued) | Pin | Type | Function | |-------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | HBG | I/O | Host Bus Grant. Acknowledges an $\overline{HBR}$ bus request, indicating that the host processor may take control of the external bus. $\overline{HBG}$ is asserted (held low) by the ADSP-21161N until $\overline{HBR}$ is released. In a multiprocessing system, $\overline{HBG}$ is output by the ADSP-21161N bus master and is monitored by all others. After $\overline{HBR}$ is asserted, and before $\overline{HBG}$ is given, $\overline{HBG}$ will float for 1 t <sub>CK</sub> (1 CLKIN cycle). | | | | To avoid erroneous grants, $\overline{HBG}$ should be pulled up with a $20k\Omega$ to $50k\Omega$ external resistor. | | CS | I/A | <b>Chip Select.</b> Asserted by host processor to select the ADSP-21161N. | | REDY | O (O/D) | <b>Host Bus Acknowledge</b> . The ADSP-21161N deasserts REDY (low) to add wait states to a host access of its IOP registers when $\overline{\text{CS}}$ and $\overline{\text{HBR}}$ inputs are asserted. | | DMAR1 | I/A | <b>DMA Request 1</b> (DMA Channel 11). Asserted by external port devices to request DMA services. $\overline{DMAR1}$ has a 20 k $\Omega$ internal pull-up resistor that is enabled for DSPs with ID2 $-0=00x$ . | | DMAR2 | I/A | <b>DMA Request 2</b> (DMA Channel 12). Asserted by external port devices to request DMA services. $\overline{DMAR2}$ has a 20 k $\Omega$ internal pull-up resistor that is enabled for DSPs with ID2 $-0=00x$ . | | DMAG1 | O/T | <b>DMA Grant 1</b> (DMA Channel 11). Asserted by ADSP-21161N to indicate that the requested DMA starts on the next cycle. Driven by bus master only. $\overline{DMAG1}$ has a 20 k $\Omega$ internal pull-up resistor that is enabled for DSPs with ID2-0=00x. | | DMAG2 | O/T | <b>DMA Grant 2</b> (DMA Channel 12). Asserted by ADSP-21161N to indicate that the requested DMA starts on the next cycle. Driven by bus master only. $\overline{DMAG2}$ has a 20 k $\Omega$ internal pull-up resistor that is enabled for DSPs with ID2-0=00x. | | BR6-1 | I/O/S | <b>Multiprocessing Bus Requests</b> . Used by multiprocessing ADSP-21161Ns to arbitrate for bus mastership. An ADSP-21161N only drives its own $\overline{BRx}$ line (corresponding to the value of its ID2 $-0$ inputs) and monitors all others. In a multiprocessor system with less than six ADSP-21161Ns, the unused $\overline{BRx}$ pins should be pulled high; the processor's own $\overline{BRx}$ line must not be pulled high or low because it is an output. | | BMSTR | О | <b>Bus Master Output.</b> In a multiprocessor system, indicates whether the ADSP-21161N is current bus master of the shared external bus. The ADSP-21161N drives BMSTR high only while it is the bus master. In a single-processor system (ID=000), the processor drives this pin high. This pin is used for debugging purposes. | | ID2-0 | I | <b>Multiprocessing ID</b> . Determines which multiprocessing bus request $(\overline{BR6}-\overline{BR1})$ is used by ADSP-21161N. ID=001 corresponds to $\overline{BR1}$ , ID=010 corresponds to $\overline{BR2}$ , and so on. Use ID=000 or ID=001 in single-processor systems. These lines are a system configuration selection that should be hardwired or only changed at reset. | | RPBA | I/S | <b>Rotating Priority Bus Arbitration Select</b> . When RPBA is high, rotating priority for multiprocessor bus arbitration is selected. When RPBA is low, fixed priority is selected. This signal is a system configuration selection that must be set to the same value on every ADSP-21161N. If the value of RPBA is changed during system operation, it must be changed in the same CLKIN cycle on every ADSP-21161N. | | PA | I/O/T | <b>Priority Access</b> . Asserting its $\overline{PA}$ pin enables an ADSP-21161N bus slave to interrupt background DMA transfers and gain access to the external bus. $\overline{PA}$ is connected to all ADSP-21161Ns in the system. If access priority is not required in a system, the $\overline{PA}$ pin should be left unconnected. $\overline{PA}$ has a 20 k $\Omega$ internal pull-up resistor that is enabled for DSPs with ID2-0=00x. | | DxA | I/O | <b>Data Transmit or Receive Channel A</b> (Serial Ports 0, 1, 2, 3). Each DxA pin has an internal pull-up resistor. Bidirectional data pin. This signal can be configured as an output to transmit serial data, or as an input to receive serial data. | | DxB | I/O | <b>Data Transmit or Receive Channel B</b> (Serial Ports 0, 1, 2, 3). Each DxB pin has an internal pull-up resistor. Bidirectional data pin. This signal can be configured as an output to transmit serial data, or as an input to receive serial data. | | SCLKx | I/O | <b>Transmit/Receive Serial Clock</b> (Serial Ports 0, 1, 2, 3). Each SCLK pin has an internal pull-up resistor. This signal can be either internally or externally generated. | Table 2. Pin Function Descriptions (continued) | Pin | Type | Function | |------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FSx | I/O | <b>Transmit or Receive Frame Sync</b> (Serial Ports 0, 1, 2, 3). The frame sync pulse initiates shifting of serial data. This signal is either generated internally or externally. It can be active | | SPICLK | I/O | high or low or an early or a late frame sync, in reference to the shifting of serial data. Serial Peripheral Interface Clock Signal. Driven by the master, this signal controls the rate at which data is transferred. The master may transmit data at a variety of baud rates. SPICLK cycles once for each bit transmitted. SPICLK is a gated clock that is active during data transfers, only for the length of the transferred word. Slave devices ignore the serial | | | | clock if the slave select input is driven inactive (HIGH). SPICLK is used to shift out and shift in the data driven on the MISO and MOSI lines. The data is always shifted out on one clock edge of the clock and sampled on the opposite edge of the clock. Clock polarity and clock phase relative to data are programmable into the SPICTL control register and define the transfer format. SPICLK has a 50 k $\Omega$ internal pull-up resistor. | | SPIDS | I | Serial Peripheral Interface Slave Device Select. An active low signal used to enable slave devices. This input signal behaves like a chip select, and is provided by the master device for the slave devices. In multimaster mode SPIDS signal can be asserted to a master device to signal that an error has occurred, as some other device is also trying to be the master | | | | device. If asserted low when the device is in master mode, it is considered a multimaster error. For a single-master, multiple-slave configuration where FLAG3–0 are used, this pin must be tied or pulled high to $V_{\rm DDEXT}$ on the master device. For ADSP-21161N to ADSP-21161N SPI interaction, any of the master ADSP-21161N's FLAG3–0 pins can be used to drive the $\overline{\rm SPIDS}$ signal on the ADSP-21161N SPI slave device. | | MOSI | I/O (o/d) | <b>SPI Master Out Slave</b> . If the ADSP-21161N is configured as a master, the MOSI pin becomes a data transmit (output) pin, transmitting output data. If the ADSP-21161N is | | | | configured as a slave, the MOSI pin becomes a data receive (input) pin, receiving input data. In an ADSP-21161N SPI interconnection, the data is shifted out from the MOSI output pin of the master and shifted into the MOSI input(s) of the slave(s). MOSI has an internal pullup resistor. | | MISO | I/O (o/d) | <b>SPI Master In Slave Out</b> . If the ADSP-21161N is configured as a master, the MISO pin becomes a data receive (input) pin, receiving input data. If the ADSP-21161N is configured | | | | as a slave, the MISO pin becomes a data transmit (output) pin, transmitting output data. In an ADSP-21161N SPI interconnection, the data is shifted out from the MISO output pin of the slave and shifted into the MISO input pin of the master. MISO has an internal pullup resistor. MISO can be configured as o/d by setting the OPD bit in the SPICTL register. <b>Note:</b> Only one slave is allowed to transmit data at any given time. | | LxDAT7-0<br>[DATA15-0] | I/O<br>[I/O/T] | Link Port Data (Link Ports 0–1). For silicon revisions 1.2 and higher, each LxDAT pin has a keeper latch that is enabled when used as a data pin; or a 20 k $\Omega$ internal pull-down resistor that is enabled or disabled by the LxPDRDE bit of the LCTL register. | | | | For silicon revisions 0.3, 1.0, and 1.1 each LxDAT pin has a 50 kΩ internal pull-down resistor that is enabled or disabled by the LxPDRDE bit of the LCTL register. Note: L1DAT7-0 are multiplexed with the DATA15-8 pins L0DAT7-0 are multiplexed with the DATA7-0 pins. If link ports are disabled and are not used, these pins can be used as additional data lines for executing instructions at up to the full clock rate from external memory. See DATA47-16 for more information. | | LxCLK | I/O | <b>Link Port Clock</b> (Link Ports 0–1). Each LxCLK pin has an internal pull-down 50 k $\Omega$ resistor that is enabled or disabled by the LxPDRDE bit of the LCTL register. | | LxACK | I/O | Link Port Acknowledge (Link Ports 0-1). Each LxACK pin has an internal pull-down | | EBOOT | I | 50 k $\Omega$ resistor that is enabled or disabled by the LxPDRDE bit of the LCTL register. <b>EPROM Boot Select</b> . For a description of how this pin operates, see the table in the $\overline{BMS}$ | | LBOOT | I | pin description. This signal is a system configuration selection that should be hardwired. <b>Link Boot</b> . For a description of how this pin operates, see the table in the BMS pin description. This signal is a system configuration selection that should be hardwired. | Table 2. Pin Function Descriptions (continued) | Pin | Type | Function | |----------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BMS | I/O/T | <b>Boot Memory Select</b> . Serves as an output or input as selected with the EBOOT and | | | | LBOOT pins (see Table 4). This input is a system configuration selection that should be | | | | hardwired. For Host and PROM boot, DMA channel 10 (EPB0) is used. For Link boot and | | | | SPI boot, DMA channel 8 is used. | | | | Three-state only in EPROM boot mode (when $\overline{BMS}$ is an output). | | CLKIN | I | Local Clock In. Used in conjunction with XTAL. CLKIN is the ADSP-21161N clock input. | | | | It configures the ADSP-21161N to use either its internal clock generator or an external clock | | | | source. Connecting the necessary components to CLKIN and XTAL enables the internal | | | | clock generator. Connecting the external clock to CLKIN while leaving XTAL unconnected | | | | configures the ADSP-21161N to use the external clock source such as an external clock | | | | oscillator. The ADSP-21161N external port cycles at the frequency of CLKIN. The | | | | instruction cycle rate is a multiple of the CLKIN frequency; it is programmable at power- | | | | up via the CLK_CFG1-0 pins. CLKIN may not be halted, changed, or operated below the | | SZCINA T | | specified frequency. | | XTAL | О | Crystal Oscillator Terminal 2. Used in conjunction with CLKIN to enable the ADSP- | | CLV CECLO | т | 21161N's internal clock oscillator or to disable it to use an external clock source. See CLKIN. Core/CLKIN Ratio Control. ADSP-21161N core clock (instruction cycle) rate is equal | | CLK_CFG1-0 | I | to $n \times PLLICLK$ where n is user selectable to 2, 3, or 4, using the CLK_CFG1-0 inputs. | | | | These pins can also be used in combination with the CLKDBL pin to generate additional | | | | core clock rates of $6 \times CLKIN$ and $8 \times CLKIN$ (see the Clock Rate Ratios table in the | | | | CLKDBL description). | | $\overline{\text{CLKDBL}}$ | I | <b>Crystal Double Mode Enable</b> . This pin is used to enable the 2× clock double circuitry, | | | | where CLKOUT can be configured as either 1× or 2× the rate of CLKIN. This CLKIN | | | | double circuit is primarily intended to be used for an external crystal in conjunction with | | | | the internal clock generator and the XTAL pin. The internal clock generator when used in | | | | conjunction with the XTAL pin and an external crystal is designed to support up to a | | | | maximum of 25 MHz external crystal frequency. CLKDBL can be used in XTAL mode to | | | | generate a 50 MHz input into the PLL. The $2 \times$ clock mode is enabled (during $\overline{RESET}$ low) | | | | by tying $\overline{\text{CLKDBL}}$ to GND, otherwise it is connected to $V_{\text{DDEXT}}$ for $1 \times$ clock mode. For | | | | example, this enables the use of a 25 MHz crystal to enable 100 MHz core clock rates and | | | | a 50 MHz CLKOUT operation when CLK_CFG0=0, CLK_CFG1=0 and CLKDBL=0. | | | | This pin can also be used to generate different clock rate ratios for external clock oscillators | | | | as well. The possible clock rate ratio options (up to 100 MHz) for either CLKIN (external | | | | clock oscillator) or XTAL (crystal input) are shown in Table 3 on Page 17. An 8:1 ratio enables the use of a 12.5 MHz crystal to generate a 100 MHz core (instruction clock) rate | | | | and a 25 MHz CLKOUT (external port) clock rate. See also Figure 10 on Page 20. | | | | Note: When using an external crystal, the maximum crystal frequency cannot exceed 25 MHz. | | | | For all other external clock sources, the maximum CLKIN frequency is 50 MHz. | | CLKOUT | O/T | <b>Local Clock Out.</b> CLKOUT is $1 \times$ or $2 \times$ and is driven at either $1 \times$ or $2 \times$ the frequency of | | | | CLKIN frequency by the current bus master. The frequency is determined by the CLKDBL | | | | pin. This output is three-stated when the ADSP-21161N is not the bus master or when the | | | | host controls the bus (HBG asserted). A keeper latch on the DSP's CLKOUT pin maintains | | | | the output at the level it was last driven. This latch is only enabled on the ADSP-21161N | | | | with $ID2-0=00x$ . | | | | If $\overline{\text{CLKDBL}}$ enabled, CLKOUT=2 × CLKIN | | | | If $\overline{\text{CLKDBL}}$ disabled, $\overline{\text{CLKOUT}} = 1 \times \overline{\text{CLKIN}}$ | | | | <b>Note:</b> CLKOUT is only controlled by the $\overline{\text{CLKDBL}}$ pin and operates at either 1 × CLKIN or | | | | 2 × CLKIN. | | DECET | T/A | Do not use CLKOUT in multiprocessing systems. Use CLKIN instead. | | RESET | I/A | <b>Processor Reset.</b> Resets the ADSP-21161N to a known state and begins execution at the | | | | program memory location specified by the hardware reset vector address. The RESET input | | | | must be asserted (low) at power-up. | Table 2. Pin Function Descriptions (continued) | Pin | Type | Function | |---------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RSTOUT <sup>1</sup> | О | <b>Reset Out.</b> When $\overline{\text{RSTOUT}}$ is asserted (low), this pin indicates that the core blocks are in reset. It is deasserted 4080 cycles after $\overline{\text{RESET}}$ is deasserted indicating that the PLL is stable and locked. | | TCK | I | Test Clock (JTAG). Provides a clock for JTAG boundary scan. | | TMS | I/S | <b>Test Mode Select (JTAG)</b> . Used to control the test state machine. TMS has a 20 k $\Omega$ internal pull-up resistor. | | TDI | I/S | <b>Test Data Input (JTAG)</b> . Provides serial data for the boundary scan logic. TDI has a 20 k $\Omega$ internal pull-up resistor. | | TDO | О | Test Data Output (JTAG). Serial scan output of the boundary scan path. | | TRST | I/A | <b>Test Reset (JTAG)</b> . Resets the test state machine. $\overline{TRST}$ must be asserted (pulsed low) after power-up or held low for proper operation of the ADSP-21161N. $\overline{TRST}$ has a 20 k $\Omega$ internal pull-up resistor. | | EMU | O (O/D) | <b>Emulation Status</b> . Must be connected to the ADSP-21161N Analog Devices DSP Tools product line of JTAG emulators target board connector only. $\overline{EMU}$ has a 50 k $\Omega$ internal pull-up resistor. | | $V_{ m DDINT}$ | P | Core Power Supply. Nominally +1.8 V dc and supplies the DSP's core processor (14 pins). | | $V_{ m DDEXT}$ | P | I/O Power Supply. Nominally +3.3 V dc. (13 pins). | | AVDD | P | <b>Analog Power Supply</b> . Nominally $+1.8 \text{ V}$ dc and supplies the DSP's internal PLL (clock generator). This pin has the same specifications as $V_{DDINT}$ , except that added filtering circuitry is required. See Power Supplies on Page 9. | | AGND | G | Analog Power Supply Return. | | GND | G | Power Supply Return. (26 pins). | | NC | | <b>Do Not Connect</b> . Reserved pins that must be left open and unconnected. (5 pins <sup>2</sup> ). | $<sup>^{1}\</sup>overline{\text{RSTOUT}}$ exists only for silicon revision 1.2. Table 3. Clock Rate Ratios | CLKDBL | CLK_CFG1 | CLK_CFG0 | Core:CLKIN | CLKIN:CLKOUT | |--------|----------|----------|------------|--------------| | 1 | 0 | 0 | 2:1 | 1:1 | | 1 | 0 | 1 | 3:1 | 1:1 | | 1 | 1 | 0 | 4:1 | 1:1 | | 0 | 0 | 0 | 4:1 | 1:2 | | 0 | 0 | 1 | 6:1 | 1:2 | | 0 | 1 | 0 | 8:1 | 1:2 | #### **BOOT MODES** Table 4. Boot Mode Selection | EBOOT | LBOOT | BMS | Booting Mode | |-------|-------|-----------|------------------------------------------------------| | 1 | 0 | Output | EPROM (Connect BMS to EPROM chip select.) | | 0 | 0 | 1 (Input) | Host Processor | | 0 | 1 | 0 (Input) | Serial Boot via SPI | | 0 | 1 | 1 (Input) | Link Port | | 0 | 0 | 0 (Input) | No Booting. Processor executes from external memory. | | 1 | 1 | x (Input) | Reserved | <sup>&</sup>lt;sup>2</sup>Four NC pins for silicon revision 1.2, because RSTOUT has been added. # **SPECIFICATIONS** ### RECOMMENDED OPERATING CONDITIONS | | | | | C Grade | | K Grade | | |-----------------------------|-----------------------------------------|--------------------|------|-----------------------|------|-----------------------|------| | Parameter | | Test Conditions | Min | Max | Min | Max | Unit | | $V_{ m DDINT}$ | Internal (Core) Supply Voltage | | 1.71 | 1.89 | 1.71 | 1.89 | V | | $\mathrm{AV}_{\mathrm{DD}}$ | Analog (PLL) Supply Voltage | | 1.71 | 1.89 | 1.71 | 1.89 | V | | $V_{ m DDEXT}$ | External (I/O) Supply Voltage | | 3.13 | 3.47 | 3.13 | 3.47 | V | | $ m V_{IH}$ | High Level Input Voltage <sup>1</sup> | $@V_{DDEXT} = max$ | 2.0 | $V_{\rm DDEXT}$ + 0.5 | 2.0 | $V_{\rm DDEXT}$ + 0.5 | V | | $ m V_{IL}$ | Low Level Input Voltage <sup>1</sup> | $@V_{DDEXT} = min$ | -0.5 | +0.8 | -0.5 | +0.8 | V | | $T_{CASE}$ | Case Operating Temperature <sup>2</sup> | | -40 | +105 | 0 | +85 | °C | Specifications subject to change without notice. # **ELECTRICAL CHARACTERISTICS** | Parameter | • | Test Conditions | Min | Max | Unit | |------------------------------|------------------------------------------------------|---------------------------------------------------------------------------------|------|------|------| | V <sub>OH</sub> | High Level Output Voltage <sup>1</sup> | $@V_{\text{DDEXT}} = \text{min}, I_{\text{OH}} = -2.0 \text{ mA}^2$ | 2.4 | | V | | $V_{OL}$ | Low Level Output Voltage <sup>1</sup> | $@V_{\text{DDEXT}} = \text{min}, I_{\text{OL}} = 4.0 \text{ mA}^2$ | | 0.4 | V | | ${ m I}_{ m IH}$ | High Level Input Current <sup>3, 4</sup> | $@V_{DDEXT} = max, V_{IN} = V_{DDEXT} max$ | | 10 | μΑ | | $\mathbf{I}_{ ext{IL}}$ | Low Level Input Current <sup>3</sup> | $@V_{\text{DDEXT}} = \text{max}, V_{\text{IN}} = 0 \text{ V}$ | | 10 | μΑ | | $\mathbf{I}_{\mathrm{IHC}}$ | CLKIN High Level Input Current <sup>5</sup> | $@V_{DDEXT} = max, V_{IN} = V_{DDEXT} max$ | | 35 | μΑ | | $\mathbf{I}_{ ext{ILC}}$ | CLKIN Low Level Input Current <sup>5</sup> | $@V_{\text{DDEXT}} = \text{max}, V_{\text{IN}} = 0 \text{ V}$ | | 35 | μΑ | | $\mathbf{I}_{ ext{IKH}}$ | Keeper High Load Current <sup>6</sup> | $@V_{\text{DDEXT}} = \text{max}, V_{\text{IN}} = 2.0 \text{ V}$ | -250 | -100 | μΑ | | ${ m I}_{ m IKL}$ | Keeper Low Load Current <sup>6</sup> | $@V_{\text{DDEXT}} = \text{max}, V_{\text{IN}} = 0.8 \text{ V}$ | 50 | 200 | μΑ | | $\mathbf{I}_{\text{IKH-OD}}$ | Keeper High Overdrive Current <sup>6, 7, 8</sup> | $@V_{DDEXT} = max$ | -300 | | μΑ | | $I_{IKL\text{-}OD}$ | Keeper Low Overdrive Current <sup>6, 7, 8</sup> | $@V_{DDEXT} = max$ | 300 | | μΑ | | $\mathbf{I}_{\mathrm{ILPU}}$ | Low Level Input Current Pull-Up <sup>4</sup> | $@V_{\text{DDEXT}} = \text{max}, V_{\text{IN}} = 0 \text{ V}$ | | 350 | μΑ | | $I_{OZH}$ | Three-State Leakage Current <sup>9, 10, 11</sup> | @ $V_{DDEXT}$ = max, $V_{IN}$ = $V_{DDEXT}$ max | | 10 | μΑ | | $\mathbf{I}_{\mathrm{OZL}}$ | Three-State Leakage Current <sup>9, 12, 13</sup> | $@V_{DDEXT} = max, V_{IN} = 0 V$ | | 10 | μΑ | | $I_{OZLPU1}$ | Three-State Leakage Current Pull-Up1 <sup>10</sup> | $@V_{\text{DDEXT}} = \text{max}, V_{\text{IN}} = 0 \text{ V}$ | | 500 | μΑ | | $I_{\rm OZLPU2}$ | Three-State Leakage Current Pull-Up2 <sup>11</sup> | $@V_{DDEXT} = max, V_{IN} = 0 V$ | | 350 | μΑ | | $I_{\mathrm{OZHPD1}}$ | Three-State Leakage Current Pull-Down1 <sup>12</sup> | $@V_{DDEXT} = max, V_{IN} = V_{DDEXT} max$ | | 350 | μΑ | | $I_{\mathrm{OZHPD2}}$ | Three-State Leakage Current Pull-Down2 <sup>13</sup> | $@V_{DDEXT} = max, V_{IN} = V_{DDEXT} max$ | | 500 | μΑ | | $I_{\text{DD-INPEAK}}$ | Supply Current (Internal) <sup>14, 15</sup> | $t_{CCLK} = 10.0 \text{ ns}, V_{DDINT} = \text{max}$ | | 900 | mA | | $I_{\text{DD-INHIGH}}$ | Supply Current (Internal) <sup>15, 16</sup> | $t_{CCLK} = 10.0 \text{ ns}, V_{DDINT} = \text{max}$ | | 650 | mA | | $I_{\text{DD-INLOW}}$ | Supply Current (Internal) <sup>15, 17</sup> | $t_{CCLK} = 10.0 \text{ ns}, V_{DDINT} = \text{max}$ | | 500 | mA | | $I_{ m DD ext{-}IDLE}$ | Supply Current (Idle) <sup>15, 18</sup> | $t_{CCLK} = 10.0 \text{ ns}, V_{DDINT} = \text{max}$ | | 400 | mA | | $\mathrm{AI}_{\mathrm{DD}}$ | Supply Current (Analog) <sup>19</sup> | @ AV <sub>DD</sub> = max | | 10 | mA | | $C_{IN}$ | Input Capacitance <sup>20, 21</sup> | $f_{IN} = 1 \text{ MHz}, T_{CASE} = 25^{\circ}\text{C}, V_{IN} = 1.8 \text{ V}$ | | 4.7 | pF | Specifications subject to change without notice. <sup>&</sup>lt;sup>1</sup>Applies to input and bidirectional pins: DATA47–16, ADDR23–0, $\overline{MS3-0}$ , $\overline{RD}$ , $\overline{WR}$ , ACK, $\overline{SBTS}$ , $\overline{IRQ2-0}$ , FLAG11–0, $\overline{HBG}$ , $\overline{HBR}$ , $\overline{CS}$ , $\overline{DMAR1}$ , $\overline{DMAR2}$ , $\overline{BR6-1}$ , ID2–0, RPBA, $\overline{PA}$ , BRST, FSx, DxA, DxB, SCLKx, $\overline{RAS}$ , $\overline{CAS}$ , $\overline{SDWE}$ , SDCLK0, LxDAT7–0, LxCLK, LxACK, SPICLK, MOSI, MISO, $\overline{SPIDS}$ , EBOOT, LBOOT, $\overline{BMS}$ , SDCKE, CLK\_CFGx, $\overline{CLKDBL}$ , CLKIN, $\overline{RESET}$ , TRST, TCK, TMS, TDI. <sup>&</sup>lt;sup>2</sup>See Thermal Characteristics on Page 52 for information on thermal specifications. <sup>&</sup>lt;sup>1</sup> Applies to output and bidirectional pins: DATA47–16, ADDR23–0, $\overline{MS3}$ –0, $\overline{WR}$ , ACK, DQM, FLAG11–0, $\overline{HBG}$ , REDY, $\overline{DMAG1}$ , $\overline{DMAG2}$ , $\overline{BR6}$ –1, BMSTR, $\overline{PA}$ , BRST, FSx, DxA, DxB, SCLKx, $\overline{RAS}$ , $\overline{CAS}$ , $\overline{SDWE}$ , SDA10, LxDAT7–0, LxCLK, LxACK, SPICLK, MOSI, MISO, $\overline{BMS}$ , SDCLKx, SDCKE, $\overline{EMU}$ , XTAL, TDO, CLKOUT, TIMEXP, $\overline{RSTOUT}$ . <sup>&</sup>lt;sup>2</sup>See Output Drive Currents on Page 51 for typical drive current capabilities. <sup>&</sup>lt;sup>3</sup>Applies to input pins: DATA47–16, ADDR23–0, MS3–0, SBTS, IRQ2–0, FLAG11–0, HBG, HBR, CS, BR6–1, ID2–0, RPBA, BRST, FSx, DxA, DxB, SCLKx, RAS, CAS, SDWE, SDCLK0, LxDAT7–0, LxCLK, LxACK, SPICLK, MOSI, MISO, SPIDS, EBOOT, LBOOT, BMS, SDCKE, CLK\_CFGx, CLKDBL, TCK, RESET, CLKIN. <sup>&</sup>lt;sup>4</sup>Applies to input pins with 20 kΩ internal pull-ups: $\overline{RD}$ , $\overline{WR}$ , ACK, $\overline{DMAR1}$ , $\overline{DMAR2}$ , $\overline{PA}$ , $\overline{TRST}$ , TMS, TDI. <sup>&</sup>lt;sup>5</sup>Applies to CLKIN only. <sup>&</sup>lt;sup>6</sup>Applies to all pins with keeper latches: ADDR23-0, DATA47-0, MS3-0, BRST, CLKOUT. <sup>&</sup>lt;sup>7</sup>Current required to switch from kept high to low or from kept low to high. <sup>&</sup>lt;sup>8</sup>Characterized, but not tested. #### ABSOLUTE MAXIMUM RATINGS #### **ESD SENSITIVITY** #### **CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADSP-21161N features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. <sup>&</sup>lt;sup>9</sup>Applies to three-statable pins: DATA47–16, ADDR23–0, MS3–0, CLKOUT, FLAG11–0, REDY, HBG, BMS, BR6–1, RAS, CAS, SDWE, DQM, SDCLKx, SDCKE, SDA10, BRST. <sup>&</sup>lt;sup>10</sup>Applies to three-statable pins with 20 kΩ pull-ups: $\overline{RD}$ , $\overline{WR}$ , $\overline{DMAG1}$ , $\overline{DMAG2}$ , $\overline{PA}$ . $<sup>^{11}</sup>$ Applies to three-statable pins with 50 k $\Omega$ internal pull-ups: DxA, DxB, SCLKx, SPICLK., $\overline{\text{EMU}}$ , MISO, MOSI $<sup>^{12}</sup>$ Applies to three-statable pins with 50 kΩ internal pull-downs: LxDAT7–0 (below Revision1.2), LxCLK, LxACK. Use $I_{OZHPD2}$ for Rev. 1.2 and higher. $<sup>^{13}</sup>$ Applies to three-statable pins with 20 kΩ internal pull-downs: LxDAT7-0 (Revision 1.2 and higher). <sup>&</sup>lt;sup>14</sup>The test program used to measure I<sub>DDINPEAK</sub> represents worst-case processor operation and is not sustainable under normal application conditions. Actual internal power measurements made using typical applications are less than specified. For more information, see "Power Dissipation" on Page 21. $<sup>^{15}\</sup>text{Current}$ numbers are for $V_{\text{DDINT}}$ and AVDD supplies combined. <sup>&</sup>lt;sup>16</sup>I<sub>DDINHIGH</sub> is a composite average based on a range of high activity code. See Power Dissipation on Page 21. <sup>&</sup>lt;sup>17</sup>I<sub>DDINLOW</sub> is a composite average based on a range of low activity code. See Power Dissipation on Page 21. <sup>&</sup>lt;sup>18</sup>Idle denotes ADSP-21161N state during execution of IDLE instruction. See Power Dissipation on Page 21. <sup>&</sup>lt;sup>19</sup>Characterized, but not tested. $<sup>^{20}</sup>$ Applies to all signal pins. <sup>&</sup>lt;sup>21</sup>Guaranteed, but not tested. <sup>&</sup>lt;sup>1</sup>Stresses greater than those listed above may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions greater than those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### TIMING SPECIFICATIONS The ADSP-21161N's internal clock switches at higher frequencies than the system input clock (CLKIN). To generate the internal clock, the DSP uses an internal phase-locked loop (PLL). This PLL-based clocking minimizes the skew between the system clock (CLKIN) signal and the DSP's internal clock (the clock source for the external port logic and I/O pads). The ADSP-21161N's internal clock (a multiple of CLKIN) provides the clock signal for timing internal memory, processor core, link ports, serial ports, and external port (as required for read/write strobes in asynchronous access mode). During reset, program the ratio between the DSP's internal clock frequency and external (CLKIN) clock frequency with the CLK\_CFG1-0 and CLKDBL pins. Even though the internal clock is the clock source for the external port, it behaves as described in the Clock Rate Ratio chart in Table 3 on Page 17. To determine switching frequencies for the serial and link ports, divide down the internal clock, using the programmable divider control of each port (DIVx for the serial ports and LxCLKD for the link ports). Note the following definitions of various clock periods that are a function of CLKIN and the appropriate ratio control. Figure 10 enables Core-to-CLKIN ratios of 2:1, 3:1, 4:1, 6:1, and 8:1 with external oscillator or crystal. It also shows support for CLKOUT-to-CLKIN ratios of 1:1 and 2:1. Table 5. CLKOUT and CCLK Clock Generation Operation | Timing Requirements | Description <sup>1</sup> | Calculation | |---------------------|-------------------------------|---------------------------| | CLKIN | Input Clock | 1/t <sub>CK</sub> | | CLKOUT | External Port System Clock | $1/t_{CKOP}$ | | PLLICLK | PLL Input Clock | $1/t_{ m PLLIN}$ | | CCLK | Core Clock | 1/t <sub>CCLK</sub> | | $t_{CK}$ | CLKIN Clock Period | 1/CLKIN | | $t_{CCLK}$ | (Processor) Core Clock Period | 1/CCLK | | $t_{LCLK}$ | Link Port Clock Period | $(t_{CCLK}) \times LR$ | | t <sub>SCLK</sub> | Serial Port Clock Period | $(t_{CCLK}) \times SR$ | | $t_{\mathrm{SDK}}$ | SDRAM Clock Period | $(t_{CCLK}) \times SDCKR$ | | $t_{SPICLK}$ | SPI Clock Period | $(t_{CCLK}) \times SPIR$ | <sup>1</sup> where: LR = link port-to-core clock ratio (1, 2, 3, or 1:4, determined by LxCLKD) SR = serial port-to-core clock ratio (wide range, determined by CLKDIV) SDCKR = SDRAM-to-Core Clock Ratio (1:1 or 1:2, determined by SDCTL register) SPIR = SPI-to-Core Clock Ratio (wide range, determined by SPICTL register) LCLK = Link Port Clock SCLK = Serial Port Clock SDK = SDRAM Clock SPICLK = SPI Clock Figure 10. Core Clock and System Clock Relationship to CLKIN Use the exact timing information given. Do not attempt to derive parameters from the addition or subtraction of others. While addition or subtraction would yield meaningful results for an individual device, the values given in this data sheet reflect statistical variations and worst cases. Consequently, it is not meaningful to add parameters to derive longer times. See Figure 40 on Page 51 under Test Conditions for voltage reference levels. Switching characteristics specify how the processor changes its signals. Circuitry external to the processor must be designed for compatibility with these signal characteristics. Switching characteristics describe what the processor will do in a given circumstance. Use switching characteristics to ensure that any timing requirement of a device connected to the processor (such as memory) is satisfied. Timing requirements apply to signals that are controlled by circuitry external to the processor, such as the data input for a read operation. Timing requirements guarantee that the processor operates correctly with other devices. #### Power Dissipation Total power dissipation has two components: one due to internal circuitry and one due to the switching of external output drivers. Internal power dissipation depends on the instruction execution sequence and the data operands involved. Using the current specifications ( $I_{DDINPEAK}$ , $I_{DDINHIGH}$ , $I_{DDINLOW}$ , $I_{DDIDLE}$ ) from the Electrical Characteristics on Page 18 and the current-versus-operation information in Table 6, the programmer can estimate the ADSP-21161N's internal power supply ( $V_{DDINT}$ ) input current for a specific application, according to the following formula: $$\% \ Peak \times I_{DDINPEAK} \\ \% \ High \times I_{DDINHIGH} \\ \% \ Low \times I_{DDINLOW} \\ \\ + \% \ Idle \times I_{DDIDLE} \\ \hline I_{DDINT}$$ Table 6. Operation Types Versus Input Current | | Peak Activity <sup>1</sup> | High Activity <sup>1</sup> | Low Activity <sup>1</sup> | |---------------------------------|-----------------------------------------------|-------------------------------------|---------------------------| | Operation | (I <sub>DDINPEAK</sub> ) | (I <sub>DDINHIGH</sub> ) | (I <sub>DDINLOW</sub> ) | | Instruction Type | Multifunction | Multifunction | Single Function | | Instruction Fetch | Cache | Internal Memory | Internal Memory | | Core Memory Access <sup>2</sup> | 2 per t <sub>CK</sub> cycle (DM×64 and PM×64) | 1 per t <sub>CK</sub> cycle (DM×64) | None | | Internal Memory DMA | 1 per 2 t <sub>CCLK</sub> cycles | 1 per 2 t <sub>CCLK</sub> cycles | N/A | | External Memory DMA | 1 per external port cycle (×32) | 1 per external port cycle (×32) | N/A | | Data bit pattern for core | Worst case | Random | N/A | | memory access and DMA | | | | <sup>&</sup>lt;sup>1</sup>The state of the PEYEN bit (SIMD versus SISD mode) does not influence these calculations. The external component of total power dissipation is caused by the switching of output pins. Its magnitude depends on: - The number of output pins that switch during each cycle (O) - The maximum frequency at which they can switch (f) - Their load capacitance (C) - Their voltage swing $(V_{DD})$ and is calculated by: $$P_{EXT} = O \times C \times V_{DD}^{2} \times f$$ The load capacitance should include the processor package capacitance ( $C_{\rm IN}$ ). The switching frequency includes driving the load high and then back low. At a maximum rate of $1/t_{\rm CK}$ , address and data pins can drive high and low, while writing to a SDRAM memory. Example: Estimate $P_{EXT}$ with the following assumptions: - A system with one bank of external memory (32 bit) - Two 1M × 16 SDRAM chips are used, each with a load of 10 pF (ignoring trace capacitance) - External Data Memory writes can occur every cycle at a rate of 1/t<sub>CK</sub> with 50% of the pins switching - The bus cycle time is 50 MHz - The external SDRAM clock rate is 100 MHz - Ignoring SDRAM refresh cycles - Addresses are incremental and on the same page The $P_{EXT}$ equation is calculated for each class of pins that can drive, as shown in Table 7. A typical power consumption can now be calculated for these conditions by adding a typical internal power dissipation: $$P_{TOTAL} = P_{EXT} + P_{INT} + P_{PLL}$$ Where: $P_{EXT}$ is from Table 7. $P_{INT}$ is $I_{DDINT} \times 1.8$ V, using the calculation $I_{DDINT}$ listed in Power Dissipation on Page 21. $P_{PLL}$ is AI<sub>DD</sub> × 1.8 V, using the value for AI<sub>DD</sub> listed in the Electrical Characteristics on Page 18. <sup>&</sup>lt;sup>2</sup>These assume a 2:1 core clock ratio. For more information on ratios and clocks (t<sub>CK</sub> and t<sub>CCLK</sub>), see the timing ratio definitions on Page 20. Table 7. External Power Calculations (3.3 V Device) | Pin Type | Number of Pins | % Switching | × C | $\times f$ | $\times V_{DD}^2$ | $= P_{EXT}$ | |-------------------------|----------------|-------------|---------|------------|-------------------|-------------| | Address | 11 | 20 | 24.7 pF | 50 MHz | 10.9 V | = 0.030 W | | $\overline{\text{MSx}}$ | 4 | 0 | 24.7 pF | N/A | 10.9 V | = 0.000 W | | <b>SDWE</b> | 1 | 0 | 24.7 pF | N/A | 10.9 V | = 0.000 W | | Data | 32 | 50 | 14.7 pF | 50 MHz | 10.9 V | = 0.128 W | | SDCLK0 | 1 | 100 | 24.7 pF | 100 MHz | 10.9 V | = 0.027 W | $P_{EXT} = 0.185 \text{ W}$ Note that the conditions causing a worst-case $P_{EXT}$ are different from those causing a worst-case $P_{INT}$ . Maximum $P_{INT}$ cannot occur while 100% of the output pins are switching from all ones to all zeros. Note also that it is not common for an application to have 100% or even 50% of the outputs switching simultaneously. **Power-Up Sequencing – Silicon Revision 0.3, 1.0, 1.1** The timing requirements for DSP startup for silicon revision 0.3, 1.0, or 1.1 are given in Table 8. Table 8. Power-Up Sequencing for Revisions 0.3, 1.0, and 1.1 (DSP Startup) | Parameter | | Min | Max | Unit | |----------------------|-----------------------------------------------------------------------------------|--------|------|------| | Timing Require | ments | | | | | $t_{RSTVDD}$ | RESET Low Before V <sub>DDINT</sub> /V <sub>DDEXT</sub> on | 0 | | ns | | t <sub>VDDRAMP</sub> | V <sub>DDINT</sub> /V <sub>DDEXT</sub> Voltage Ramp Rate <sup>1</sup> | 0.0009 | 9 | V/µs | | $t_{IVDDEVDD}$ | $V_{ m DDINT}$ on Before $V_{ m DDEXT}$ | -50 | +200 | ms | | $t_{CLKVDD}$ | CLKIN Valid After V <sub>DDINT</sub> /V <sub>DDEXT</sub> Valid | 0 | 200 | ms | | $t_{VDDRST}$ | V <sub>DDINT</sub> /V <sub>DDEXT</sub> Valid Before RESET Deasserted <sup>2</sup> | 100 | | μs | | t <sub>CLKRST</sub> | CLKIN Valid Before RESET Deasserted <sup>3</sup> | 100 | | μs | | $t_{PLLRST}$ | PLL Control Setup Before RESET Deasserted | 20 | | μs | $<sup>^{1}</sup>$ The minimum 0.9 V/ms is based on the slowest allowable ramp-up time (2 ms) for $V_{DDINT}$ to ramp from 0 volts to 1.8 volts and (3.6 ms) for $V_{DDEXT}$ to ramp from 0 volts to 3.3 volts. <sup>&</sup>lt;sup>3</sup>The 100 μs minimum assumes a stable CLKIN signal after meeting worst-case start-up timing of crystal oscillator circuits. Refer to the crystal oscillator manufacturer's data sheet for start-up time. A 25 ms maximum oscillator start-up time can be assumed if using the XTAL pin and internal oscillator circuit in conjunction with an external crystal. 100 μs is the minimum time required for the PLL to reliably lock to a valid (stable) CLKIN frequency. Figure 11. Power-Up Sequencing for Revisions 0.3, 1.0, and 1.1 (DSP Startup) <sup>&</sup>lt;sup>2</sup>The minimum time of 0 ns assumes that $V_{DDINT}$ and $V_{DDEXT}$ power supplies are valid. The $V_{DDINT}$ and $V_{DDEXT}$ supplies must be fully ramped to their 1.8 and 3.3 volt rails before $\overline{RESET}$ can be deasserted. #### Power-Up Sequencing - Silicon Revision 1.2 The timing requirements for DSP startup for silicon with revision 1.2 are given in Table 9. Table 9. Power-Up Sequencing for Revision 1.2 (DSP Startup) | Parameter | | Min | Max | Unit | |-------------------------|-----------------------------------------------------------------------------|-------------------------------------|------|------| | Timing Requ | urements | | | | | $t_{RSTVDD}$ | RESET Low Before V <sub>DDINT</sub> /V <sub>DDEXT</sub> on | 0 | | ns | | $t_{\mathrm{IVDDEVDD}}$ | $ m V_{DDINT}$ on Before $ m V_{DDEXT}$ | -50 | +200 | ms | | $t_{CLKVDD}$ | CLKIN Valid After V <sub>DDINT</sub> /V <sub>DDEXT</sub> Valid <sup>1</sup> | 0 | 200 | ms | | $t_{CLKRST}$ | CLKIN Valid Before RESET Deasserted <sup>2</sup> | 10 | | μs | | $t_{PLLRST}$ | PLL Control Setup Before RESET Deasserted <sup>3</sup> | 20 | | μs | | $t_{WRST} \\$ | Subsequent RESET Low Pulsewidth <sup>4</sup> | $4t_{CK}$ | | ns | | Switching R | equirements | | | | | $t_{\text{CORERST}} \\$ | DSP core reset deasserted after RESET deasserted | 4080t <sub>CK</sub> <sup>3, 5</sup> | | | <sup>&</sup>lt;sup>1</sup>Valid V<sub>DDINT</sub>/V<sub>DDEXT</sub> assumes that the supplies are fully ramped to their 1.8 and 3.3 volt rails. Voltage ramp rates can vary from microseconds to hundreds of milliseconds depending on the design of the power supply subsystem. RSTOUT does not currently exist for ADSP-21161N revisions 0.3, 1.0, and 1.1. This new signal will be placed on one of the current no-connect pins: ball B15. Figure 12. Power-Up Sequencing for Revision 1.2 (DSP Startup) During the power-up sequence of the DSP, differences in the ramp-up rates and activation time between the two supplies can cause current to flow in the I/O ESD protection circuitry. To prevent damage to the ESD diode protection circuitry, Analog Devices recommends including a bootstrap Schottky diode. The bootstrap Schottky diode is connected between the 1.8 V and 3.3 V power supplies as shown in Figure 13. It protects the ADSP-21161N from partially powering the 3.3 V supply. Including a Schottky diode will shorten the delay between the supply ramps and thus prevent damage to the ESD diode <sup>&</sup>lt;sup>2</sup> Assumes a stable CLKIN signal, after meeting worst-case start-up timing of crystal oscillators. Refer to the crystal oscillator manufacturer's data sheet for start-up time. Assume a 25 ms maximum oscillator start-up time if using the XTAL pin and internal oscillator circuit in conjunction with an external crystal. <sup>3</sup> Based on CLKIN cycles <sup>&</sup>lt;sup>4</sup>Applies after the power-up sequence is complete. Subsequent resets require a minimum of 4 CLKIN cycles for RESET to be held low in order to properly initialize and propagate default states at all I/O pins. <sup>&</sup>lt;sup>5</sup>The 4080 cycle count depends on t<sub>SRST</sub> specification in Table 11. If setup time is not met, one additional CLKIN cycle may be added to the core reset time, resulting in 4081 cycles maximum. protection circuitry. With this technique, if the 1.8 V rail rises ahead of the 3.3 V rail, the Schottky diode pulls the 3.3 V rail along with the 1.8 V rail. #### Clock Input In systems that use multiprocessing or SBSRAM, $\overline{\text{CLKDBL}}$ cannot be enabled nor can the systems use an external crystal as the CLKIN source. Do not use CLKOUT as the clock source for the SBSRAM device. Using an external crystal in conjunction with CLKDBL to generate a CLKOUT frequency is not supported. Negative hold times can result from the potential skew between CLKIN and CLKOUT. Figure 13. Dual Voltage Schottky Diode #### Table 10. Clock Input | | | | 100 MHz | | |------------------|-------------------------------|----------------------|----------------|------| | Parameter | | Min | Max | Unit | | Timing Requ | uirements | | | | | $t_{CK}$ | CLKIN Period <sup>1</sup> | 20 | 238 | ns | | $t_{ m CKL}$ | CLKIN Width Low <sup>1</sup> | 7.5 | 119 | ns | | t <sub>CKH</sub> | CLKIN Width High <sup>1</sup> | 7.5 | 119 | ns | | CKRF | CLKIN Rise/Fall (0.4 V-2.0 V) | | 3 | ns | | -CCLK | CCLK Period | 10 | 30 | ns | | Switching C | haracteristics | | | | | DCKOO | CLKOUT Delay After CLKIN | 0 | 2 | ns | | СКОР | CLKOUT Period | t <sub>CKOP</sub> -1 | $t_{CKOP}+1$ | ns | | CKWH | CLKOUT Width High | $t_{CKOP}/2-2$ | $t_{CKOP}/2+2$ | ns | | $t_{CKWL}$ | CLKOUT Width Low | $t_{CKOP}/2-2$ | $t_{CKOP}/2+2$ | ns | <sup>&</sup>lt;sup>1</sup>CLKIN is dependent on the configuration of the CLKCFGx and CLKDBL pins to achieve desired t<sub>CCLK</sub>. NOTES: - WHEN CLKDBL IS DISABLED, ANY SPECIFICATION TO CLKIN APPLIES TO THE RISING EDGE, ONLY. WHEN CLKDBL IS ENABLED, ANY SPECIFICATION TO CLKIN - 2. WHEN CLKDBL IS ENABLED, ANY SPECIFICATION TO CLKIN APPLIES TO THE RISING OR FALLING EDGE. Figure 14. Clock Input #### Clock Signals The ADSP-21161N can use an external clock or a crystal. See CLKIN pin description. The programmer can configure the ADSP-21161N to use its internal clock generator by connecting the necessary components to CLKIN and XTAL. Figure 15 shows the component connections used for a crystal operating in fundamental mode. SUGGESTED COMPONENTS FOR 100MHz OPERATION: ECLIPTEK EC2SM-25.000M (SURFACE MOUNT PACKAGE) ECLIPTEK EC-25.000M (THROUGH-HOLE PACKAGE) C1 = 27pF C2 = 27pF NOTE: C1 AND C2 ARE SPECIFIC TO CRYSTAL SPECIFIED FOR X1. CONTACT CRYSTAL MANUFACTURER FOR DETAILS. THIS 25MHz CRYSTAL GENERATES A 100MHz CCLK AND A 50MHz EP CLOCK WITH CLKDBL ENABLED AND A 2:1 PLL MULTIPLY RATIO. Figure 15. 100 MHz Operation (Fundamental Mode Crystal) #### Reset Table 11. Reset | Parameter | | Min | Max | Unit | |---------------------|--------------------------------------------|-----------|-----|------| | Timing Req | uirements | | | | | $t_{\mathrm{WRST}}$ | RESET Pulsewidth Low <sup>1</sup> | $4t_{CK}$ | | ns | | $t_{SRST}$ | RESET Setup Before CLKIN High <sup>2</sup> | 8.5 | | ns | <sup>&</sup>lt;sup>1</sup>Applies after the power-up sequence is complete. <sup>&</sup>lt;sup>2</sup>Only required if multiple ADSP-21161Ns must come out of reset synchronous to CLKIN with program counters (PC) equal. Not required for multiple ADSP-21161Ns communicating over the shared bus (through the external port), because the bus arbitration logic synchronizes itself automatically after reset. Figure 16. Reset #### Interrupts Table 12. Interrupts | Parame | ter | Min Max | Unit | |--------------------|----------------------------------------------------|----------------|------| | Timing F | Requirements | | | | $t_{SIR}$ | IRQ2-0 Setup Before CLKIN <sup>1</sup> | 6 | ns | | $t_{\rm HIR}$ | IRQ2-0 Hold After CLKIN <sup>1</sup> | 0 | ns | | $t_{\mathrm{IPW}}$ | $\overline{\text{IRQ2-0}}$ Pulsewidth <sup>2</sup> | $2 + t_{CKOP}$ | ns | $<sup>^1\</sup>mbox{Only}$ required for $\overline{\mbox{IRQx}}$ recognition in the following cycle. $<sup>^2\</sup>mbox{Applies}$ only if $t_{\mbox{SIR}}$ and $t_{\mbox{HIR}}$ requirements are not met. Figure 17. Interrupts #### Timer #### Table 13. Timer | Parameter | | Min | Max | Unit | |---------------------|-----------------|-----|-----|------| | Switching Ch | aracteristic | | | | | $t_{\mathrm{DTEX}}$ | CLKIN to TIMEXP | 1 | 7 | ns | Figure 18. Timer #### Flags Table 14. Flags | Paramete | r | Min | Max | Unit | |--------------------|-----------------------------------------------------------------------------------|-----|-----|------| | Timing Red | quirement | | | | | $t_{SFI}$ | FLAG11-0 <sub>IN</sub> Setup Before CLKIN <sup>1</sup> | 4 | | ns | | t <sub>HFI</sub> | FLAG11-0 <sub>IN</sub> Hold After CLKIN <sup>1</sup> | 1 | | ns | | $t_{ m DWRFI}$ | FLAG11– $0_{IN}$ Delay After $\overline{RD}/\overline{WR}$ Low <sup>1</sup> | | 12 | ns | | t <sub>HFIWR</sub> | FLAG11– $0_{IN}$ Hold After $\overline{RD}/\overline{WR}$ Deasserted <sup>1</sup> | 0 | | ns | | Switching ( | Characteristics | | | | | $t_{ m DFO}$ | FLAG11-0 <sub>OUT</sub> Delay After CLKIN | | 9 | ns | | t <sub>HFO</sub> | FLAG11-0 <sub>OUT</sub> Hold After CLKIN | 1 | | ns | | $t_{ m DFOE}$ | CLKIN to FLAG11-0 <sub>OUT</sub> Enable | 1 | | ns | | $t_{ m DFOD}$ | CLKIN to FLAG11-0 <sub>OUT</sub> Disable | | 5 | ns | $<sup>^{1}</sup>$ Flag inputs meeting these setup and hold times for instruction cycle N will affect conditional instructions in instruction cycle N+2. Figure 19. Flags #### Memory Read - Bus Master Use these specifications for asynchronous interfacing to memories (and memory-mapped peripherals) without reference to CLKIN. These specifications apply when the ADSP-21161N is the bus master accessing external memory space in asynchronous access mode. Table 15. Memory Read - Bus Master | Parameter | | Min | Max | Unit | |--------------------|------------------------------------------------------------------------------------|---------------------------------|-----------------------------------|------| | Timing Requir | rements | | | | | $t_{\mathrm{DAD}}$ | Address, Selects Delay to Data Valid <sup>1, 2</sup> | | $t_{CKOP}$ -0.25 $t_{CCLK}$ -11+W | ns | | $t_{ m DRLD}$ | RD Low to Data Valid <sup>1</sup> | | $0.75t_{CKOP}-11+W$ | ns | | $t_{\mathrm{HDA}}$ | Data Hold from Address, Selects <sup>3</sup> | 0 | | ns | | $t_{ m SDS}$ | Data Setup to RD High | 8 | | ns | | HDRH | Data Hold from RD High <sup>3</sup> | 1 | | ns | | -DAAK | ACK Delay from Address, Selects <sup>2, 4</sup> | | $t_{CKOP}$ -0.5 $t_{CCLK}$ -12+W | ns | | DSAK | ACK Delay from RD Low4 | | $t_{CKOP}$ -0.75 $t_{CCLK}$ -11+W | ns | | SAKC | ACK Setup to CLKIN <sup>4</sup> | 0.5t <sub>CCLK</sub> +3 | | ns | | -HAKC | ACK Hold After CLKIN | 1 | | ns | | Switching Ch | aracteristics | | | | | DRHA | Address Selects Hold After RD High | 0.25t <sub>CCLK</sub> -1+H | | ns | | DARL | Address Selects to RD Low <sup>2</sup> | $0.25t_{CCLK}-3$ | | ns | | RW | RD Pulsewidth | $t_{CKOP}$ -0.5 $t_{CCLK}$ -1+W | | ns | | -RWR | $\overline{RD}$ High to $\overline{WR}$ , $\overline{RD}$ , $\overline{DMAGx}$ Low | $0.5t_{CCLK}-1+HI$ | | ns | W = (number of wait states specified in WAIT register) $\times$ t<sub>CKOP</sub>. $HI = t_{CKOP}$ (if an address hold cycle or bus idle cycle occurs, as specified in WAIT register; otherwise HI = 0). $H = t_{CKOP}$ (if an address hold cycle occurs as specified in WAIT register; otherwise H = 0). <sup>&</sup>lt;sup>4</sup>ACK Delay/Setup: User must meet t<sub>DAAK</sub>, t<sub>DSAK</sub>, or t<sub>SAKC</sub> for deassertion of ACK (Low); all three specifications must be met for assertion of ACK (High). Figure 20. Memory Read – Bus Master <sup>&</sup>lt;sup>1</sup>Data Delay/Setup: User must meet t<sub>DAD</sub>, t<sub>DRLD</sub>, or t<sub>SDS</sub>. $<sup>^{2}</sup>$ The falling edge of $\overline{MS}x$ , $\overline{BMS}$ is referenced. <sup>&</sup>lt;sup>3</sup>Data Hold: User must meet t<sub>HDA</sub> or t<sub>HDRH</sub> in asynchronous access mode. See Example System Hold Time Calculation on Page 51 for the calculation of hold times given capacitive and dc loads. #### Memory Write - Bus Master Use these specifications for asynchronous interfacing to memories (and memory-mapped peripherals) without reference to CLKIN. These specifications apply when the ADSP-21161N is the bus master accessing external memory space in asynchronous access mode. Table 16. Memory Write - Bus Master | Parameter | | Min | Max | Unit | |-----------------------|------------------------------------------------------------------------------------|--------------------------------------|-----------------------------------|------| | Timing Requ | irements | | | | | $t_{DAAK}$ | ACK Delay from Address, Selects <sup>1, 2</sup> | | $t_{CKOP}$ -0.5 $t_{CCLK}$ -12+W | ns | | $t_{DSAK}$ | ACK Delay from $\overline{WR}$ Low <sup>1</sup> | | $t_{CKOP}$ -0.75 $t_{CCLK}$ -11+W | ns | | t <sub>SAKC</sub> | ACK Setup to CLKIN <sup>1</sup> | 0.5t <sub>CCLK</sub> +3 | | ns | | $t_{\text{HAKC}}$ | ACK Hold After CLKIN <sup>1</sup> | 1 | | ns | | Switching Ch | naracteristics | | | | | $t_{\text{DAWH}}$ | Address, Selects to $\overline{WR}$ Deasserted <sup>2</sup> | $t_{CKOP} - 0.25t_{CCLK} - 3 + W$ | | ns | | $t_{\mathrm{DAWL}}$ | Address, Selects to $\overline{\rm WR}~{ m Low^2}$ | $0.25t_{CCLK}-3$ | | ns | | $t_{\mathrm{WW}}$ | WR Pulsewidth | $t_{CKOP}$ -0.5 $t_{CCLK}$ -1+W | | ns | | $t_{ m DDWH}$ | Data Setup Before WR High | $t_{CKOP} - 0.25t_{CCLK} - 13.5 + W$ | | ns | | $t_{\rm DWHA}$ | Address Hold After WR Deasserted | $0.25t_{CCLK}-1+H$ | | ns | | $t_{ m DWHD}$ | Data Hold After WR Deasserted | $0.25t_{CCLK}-1+H$ | | ns | | $t_{\mathrm{DATRWH}}$ | Data Disable After $\overline{WR}$ Deasserted <sup>3</sup> | $0.25t_{CCLK}-2+H$ | $0.25t_{CCLK}+2.5+H$ | ns | | $t_{\mathrm{WWR}}$ | $\overline{WR}$ High to $\overline{WR}$ , $\overline{RD}$ , $\overline{DMAGx}$ Low | $0.5t_{CCLK} - 1.25 + HI$ | | ns | | $t_{\mathrm{DDWR}}$ | Data Disable Before $\overline{WR}$ or $\overline{RD}$ Low | $0.25t_{CCLK}-3+I$ | | ns | | $t_{\text{WDE}} \\$ | WR Low to Data Enabled | -0.25t <sub>CCLK</sub> -1 | | ns | W = (number of wait states specified in WAIT register) $\times$ t<sub>CKOP</sub>. $H = t_{CKOP}$ (if an address hold cycle occurs, as specified in WAIT register; otherwise H = 0). $HI = t_{CKOP}$ (if an address hold cycle or bus idle cycle occurs, as specified in WAIT register; otherwise HI = 0). $I = t_{CKOP}$ (if a bus idle cycle occurs, as specified in WAIT register; otherwise I = 0). <sup>&</sup>lt;sup>3</sup> See Example System Hold Time Calculation on Page 51 for calculation of hold times given capacitive and dc loads. Figure 21. Memory Write - Bus Master $<sup>{}^{1}</sup>ACK\ Delay/Setup: \underline{User\ must\ m}eet\ t_{DAAK}\ or\ t_{DSAK}\ or\ t_{SAKC}\ for\ deassertion\ of\ ACK\ (Low); all\ three\ specifications\ must\ be\ met\ for\ assertion\ of\ ACK\ (High).$ <sup>&</sup>lt;sup>2</sup>The falling edge of $\overline{MSx}$ , $\overline{BMS}$ is referenced. #### Synchronous Read/Write - Bus Master Use these specifications for interfacing to external memory systems that require CLKIN, relative to timing or for accessing a slave ADSP-21161N (in multiprocessor memory space). When accessing a slave ADSP-21161N, these switching characteristics must meet the slave's timing requirements for synchronous read/writes (see Synchronous Read/Write – Bus Slave on Page 30). The slave ADSP-21161N must also meet these (bus master) timing requirements for data and acknowledge setup and hold times. Table 17. Synchronous Read/Write - Bus Master | Parameter | ŗ | Min | Max | Unit | |--------------------------|-----------------------------------------------------------------------|-------------------------|-------------------|------| | Timing Req | nuirements | | | | | $t_{SSDATI}$ | Data Setup Before CLKIN | 5.5 | | ns | | $t_{ m HSDATI}$ | Data Hold After CLKIN | 1 | | ns | | $t_{SACKC}$ | ACK Setup Before CLKIN | 0.5t <sub>CCLK</sub> +3 | | ns | | $t_{\text{HACKC}}$ | ACK Hold After CLKIN | 1 | | ns | | Switching ( | Characteristics | | | | | $t_{\mathrm{DADDO}}$ | Address, MSx, BMS, BRST, Delay After CLKIN | | 10 | ns | | $t_{\rm HADDO}$ | Address, $\overline{MSx}$ , $\overline{BMS}$ , BRST, Hold After CLKIN | 1.5 | | ns | | $t_{DRDO}$ | RD High Delay After CLKIN | $0.25t_{CCLK}-1$ | $0.25t_{CCLK}+9$ | ns | | $t_{ m DWRO}$ | WR High Delay After CLKIN | $0.25t_{CCLK}-1$ | $0.25t_{CCLK}$ +9 | ns | | $t_{\mathrm{DRWL}}$ | RD/WR Low Delay After CLKIN | $0.25t_{CCLK}-1$ | $0.25t_{CCLK}$ +9 | ns | | $t_{ m DDATO}$ | Data Delay After CLKIN | | 12.5 | ns | | $t_{\scriptsize{HDATO}}$ | Data Hold After CLKIN | 1.5 | | ns | Figure 22. Synchronous Read/Write - Bus Master #### Synchronous Read/Write - Bus Slave Use these specifications for ADSP-21161N bus master accesses of a slave's IOP registers in multiprocessor memory space. The bus master must meet these (bus slave) timing requirements. Table 18. Synchronous Read/Write - Bus Slave | Parameter | | Min | Max | Unit | |---------------------------|----------------------------------|-----|------|------| | Timing Requi | Timing Requirements | | | | | $t_{\mathrm{SADDI}}$ | Address, BRST Setup Before CLKIN | 5 | | ns | | $t_{ m HADDI}$ | Address, BRST Hold After CLKIN | 1 | | ns | | $t_{SRWI}$ | RD/WR Setup Before CLKIN | 5 | | ns | | $t_{ m HRWI}$ | RD/WR Hold After CLKIN | 1 | | ns | | t <sub>SSDATI</sub> | Data Setup Before CLKIN | 5.5 | | ns | | $t_{ m HSDATI}$ | Data Hold After CLKIN | 1 | | ns | | Switching Characteristics | | | | | | $t_{ m DDATO}$ | Data Delay After CLKIN | | 12.5 | ns | | $t_{ m HDATO}$ | Data Hold After CLKIN | 1.5 | | ns | | $t_{\mathrm{DACKC}}$ | ACK Delay After CLKIN | | 10 | ns | | $t_{\text{HACKO}}$ | ACK Hold After CLKIN | 1.5 | | ns | Figure 23. Synchronous Read/Write - Bus Slave #### Host Bus Request Use these specifications for asynchronous host bus requests of an ADSP-21161N ( $\overline{HBR}$ , $\overline{HBG}$ ). Table 19. Host Bus Request | Parameter | | Min | Max | Unit | |----------------------|--------------------------------------------------------------------------------------------------|-----------------------|-----|------| | Timing Requir | rements | | | | | t <sub>HBGRCSV</sub> | HBG Low to RD/WR/CS Valid | | 19 | ns | | t <sub>SHBRI</sub> | HBR Setup Before CLKIN <sup>1</sup> | 6 | | ns | | $t_{HHBRI}$ | HBR Hold After CLKIN <sup>1</sup> | 1 | | ns | | $t_{SHBGI}$ | HBG Setup Before CLKIN | 6 | | ns | | $t_{ m HHBGI}$ | HBG Hold After CLKIN | 1 | | ns | | Switching Cha | aracteristics | | | | | $t_{ m DHBGO}$ | HBG Delay After CLKIN | | 7 | ns | | $t_{ m HHBGO}$ | HBG Hold After CLKIN | 1.5 | | ns | | $t_{DRDYCS}$ | REDY (O/D) or (A/D) Low from $\overline{\text{CS}}$ and $\overline{\text{HBR}}$ Low <sup>2</sup> | | 10 | ns | | $t_{TRDYHG}$ | REDY (O/D) Disable or REDY (A/D) High from HBG <sup>2</sup> | t <sub>CKOP</sub> +14 | | ns | | $t_{ARDYTR}$ | REDY (A/D) Disable from $\overline{\text{CS}}$ or $\overline{\text{HBR}}$ High <sup>2</sup> | | 11 | ns | $<sup>^{1}\</sup>mathrm{Only}$ required for recognition in the current cycle. $<sup>^{2}(</sup>O/D)$ = open drain, (A/D) = active drive. Figure 24. Host Bus Request #### Multiprocessor Bus Request Use these specifications for passing of bus mastership between multiprocessing ADSP-21161Ns ( $\overline{BRx}$ ). Table 20. Multiprocessor Bus Request | Parameter | | Min | Max | Unit | |----------------------|--------------------------------------|--------------------------|------------------|------| | Timing Requir | Timing Requirements | | | | | $t_{\mathrm{SBRI}}$ | BRx, Setup Before CLKIN High | 9 | | ns | | $t_{ m HBRI}$ | BRx, Hold After CLKIN High | 0.5 | | ns | | $t_{SPAI}$ | PA Setup Before CLKIN High | 9 | | ns | | $t_{ m HPAI}$ | PA Hold After CLKIN High | 1 | | ns | | t <sub>SRPBAI</sub> | RPBA Setup Before CLKIN High | 6 | | ns | | $t_{HRPBAI}$ | RPBA Hold After CLKIN High | 2 | | ns | | Switching Cha | uracteristics | | | | | $t_{ m DBRO}$ | BRx Delay After CLKIN High | | 8 | ns | | $t_{ m HBRO}$ | BRx Hold After CLKIN High | 1.0 | | ns | | $t_{DPASO}$ | PA Delay After CLKIN High, Slave | | 8 | ns | | t <sub>TRPAS</sub> | PA Disable After CLKIN High, Slave | 1.5 | | ns | | $t_{\mathrm{DPAMO}}$ | PA Delay After CLKIN High, Master | | $0.25t_{CCLK}+9$ | ns | | $t_{PATR}$ | PA Disable Before CLKIN High, Master | 0.25t <sub>CCLK</sub> -5 | | ns | Figure 25. Multiprocessor Bus Request #### Asynchronous Read/Write - Host to ADSP-21161N Use these specifications for asynchronous host processor accesses of an ADSP-21161N, after the host has asserted $\overline{CS}$ and $\overline{HBR}$ (low). After $\overline{HBG}$ is returned by the ADSP-21161N, the host can drive the $\overline{RD}$ and $\overline{WR}$ pins to access the ADSP-21161N's IOP registers. $\overline{HBR}$ and $\overline{HBG}$ are assumed low for this timing. Although the DSP will recognize $\overline{HBR}$ asserted before reset, a $\overline{HBG}$ will not be returned by the DSP until after reset is deasserted and the DSP completes bus synchronization. Note: Host internal memory access is not supported. Table 21. Read Cycle | Parameter | | Min | Max | Unit | |------------------------|-------------------------------------------------------------------------------|---------------|-----|------| | Timing Requi | rements | | | | | $t_{SADRDL}$ | Address Setup and CS Low Before RD Low | 0 | | ns | | $t_{\rm HADRDH}$ | Address Hold and $\overline{\text{CS}}$ Hold Low After $\overline{\text{RD}}$ | 2 | | ns | | $t_{WRWH}$ | RD/WR High Width | 3.5 | | ns | | $t_{DRDHRDY}$ | RD High Delay After REDY (O/D) Disable | 0 | | ns | | $t_{DRDHRDY}$ | RD High Delay After REDY (A/D) Disable | 0 | | ns | | Switching Ch | aracteristics | | | | | $t_{SDATRDY}$ | Data Valid Before REDY Disable from Low | 2 | | ns | | $t_{\mathrm{DRDYRDL}}$ | REDY (O/D) or (A/D) Low Delay After $\overline{RD}$ Low | | 10 | ns | | $t_{RDYPRD}$ | REDY (O/D) or (A/D) Low Pulsewidth for Read | $1.5t_{CCLK}$ | | ns | | t <sub>HDARWH</sub> | Data Disable After RD High | 2 | 6 | ns | Table 22. Write Cycle | Parameter | | Min | Max | Unit | |----------------------|------------------------------------------------------------------------------------|----------------------|-----|------| | Timing Req | uirements | | | | | $t_{SCSWRL}$ | CS Low Setup Before WR Low | 0 | | ns | | t <sub>HCSWRH</sub> | CS Low Hold After WR High | 0 | | ns | | t <sub>SADWRH</sub> | Address Setup Before WR High | 6 | | ns | | t <sub>HADWRH</sub> | Address Hold After WR High | 2 | | ns | | $t_{ m WWRL}$ | WR Low Width | t <sub>CCLK</sub> +1 | | ns | | $t_{ m WRWH}$ | RD/WR High Width | 3.5 | | ns | | t <sub>DWRHRDY</sub> | WR High Delay After REDY (O/D) or (A/D) Disable | 0 | | ns | | t <sub>SDATWH</sub> | Data Setup Before WR High | 5 | | ns | | t <sub>HDATWH</sub> | Data Hold After $\overline{ m WR}$ High | 4 | | ns | | Switching C | Characteristics | | | | | $t_{DRDYWRL}$ | REDY (O/D) or (A/D) Low Delay After $\overline{WR}/\overline{CS}$ Low <sup>1</sup> | | 11 | ns | | $t_{RDYPWR}$ | REDY (O/D) or (A/D) Low Pulsewidth for Write <sup>1</sup> | 12 | | ns | <sup>&</sup>lt;sup>1</sup>Only when slave write FIFO is full. #### READ CYCLE #### WRITE CYCLE Figure 26. Asynchronous Read/Write - Host to ADSP-21161N #### Three-State Timing - Bus Master, Bus Slave These specifications show how the memory interface is disabled (stops driving) or enabled (resumes driving) relative to CLKIN and the $\overline{SBTS}$ pin. This timing is applicable to bus master transition cycles (BTC) and host transition cycles (HTC) as well as the $\overline{SBTS}$ pin. During reset, the DSP will not respond to $\overline{BBTS}$ , $\overline{HBR}$ , and MMS accesses. Although the DSP will recognize $\overline{HBR}$ asserted before reset, a $\overline{HBG}$ will not be returned by the DSP until after reset is deasserted and the DSP completes bus synchronization. Table 23. Three-State Timing - Bus Master, Bus Slave | Parameter | , | Min | Max | Unit | |----------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-------------------------------------------|------| | Timing Req | uirements | | | | | $t_{STSCK}$ | SBTS Setup Before CLKIN | 6 | | ns | | $t_{\mathrm{HTSCK}}$ | SBTS Hold After CLKIN | 2 | | ns | | Switching C | Characteristics | | | | | $t_{MIENA}$ | Address/Select Enable After CLKIN High | 1.5 | 9 | ns | | t <sub>MIENS</sub> | Strobes Enable After CLKIN High <sup>1</sup> | -1.5 | +9 | ns | | $t_{MIENHG}$ | HBG Enable After CLKIN | 1.5 | 9 | ns | | $t_{MITRA}$ | Address/Select Disable After CLKIN High | $-0.5t_{CKOP}-20$ | $-0.5t_{\text{CKOP}}-15$ | ns | | t <sub>MITRS</sub> | Strobes Disable After CLKIN High | $t_{CKOP}$ - $0.25t_{CCLK}$ -17 | $t_{CKOP}$ - 0.25 $t_{CCLK}$ -12.5 | ns | | $t_{MITRHG}$ | HBG Disable After CLKIN <sup>2</sup> | $0.5t_{CKOP}+N\times t_{CCLK}-20$ | $0.5t_{CKOP}$ + $N\times t_{CCLK}$ - $15$ | ns | | $t_{DATEN}$ | Data Enable After CLKIN <sup>3</sup> | 1.5 | 10 | ns | | $t_{DATTR}$ | Data Disable After CLKIN <sup>3</sup> | 1.5 | 6 | ns | | t <sub>ACKEN</sub> | ACK Enable After CLKIN High | 1.5 | 9 | ns | | t <sub>ACKTR</sub> | ACK Disable After CLKIN High | 0.2 | 5 | ns | | $t_{CDCEN}$ | CLKOUT Enable After CLKIN <sup>2</sup> | $0.5t_{CKOP}+N\times t_{CCLK}$ | $0.5t_{CKOP}+N\times t_{CCLK}+5$ | ns | | $t_{CDCTR}$ | CLKOUT Disable After CLKIN | t <sub>CKOP</sub> -5 | $t_{CKOP}$ | ns | | t <sub>ATRHBG</sub> | Address/Select Disable Before HBG Low4 | 1.5t <sub>CKOP</sub> -6 | $1.5t_{CKOP}+2$ | ns | | t <sub>STRHBG</sub> | $\overline{\text{RD}}/\overline{\text{WR}}/\overline{\text{DMAGx}}$ Disable Before $\overline{\text{HBG}}$ Low <sup>4</sup> | $t_{CKOP}$ + $0.25t_{CCLK}$ -4 | $t_{CKOP}$ + $0.25t_{CCLK}$ +3 | ns | | $t_{BTRHBG}$ | BMS Disable Before HBG Low <sup>4</sup> | $0.5t_{CKOP}-4$ | $0.5t_{CKOP}+2$ | ns | | $t_{MENHBG}$ | Memory Interface Enable After HBG High <sup>4</sup> | t <sub>CKOP</sub> -5 | t <sub>CKOP</sub> +5 | ns | <sup>&</sup>lt;sup>1</sup>Strobes = $\overline{RD}$ , $\overline{WR}$ , $\overline{DMAGx}$ . $<sup>^{2}</sup>$ Where N = 0.5, 1.0, 1.5 for 1:2, 1:3, and 1:4, respectively. <sup>&</sup>lt;sup>3</sup>In addition to bus master transition cycles, these specs also apply to bus master and bus slave synchronous read/write. <sup>&</sup>lt;sup>4</sup>Memory Interface = Address, $\overline{RD}$ , $\overline{WR}$ , $\overline{MSx}$ , $\overline{DMAGx}$ , and $\overline{BMS}$ (in EPROM boot mode). $\overline{BMS}$ is only an output in EPROM boot mode. Figure 27. Three-State Timing – Bus Master, Bus Slave #### DMA Handshake These specifications describe the three DMA handshake modes. In all three modes $\overline{DMAR}$ is used to initiate transfers. For handshake mode, $\overline{DMAG}$ controls the latching or enabling of data externally. For external handshake mode, the data transfer is controlled by the ADDR23–0, $\overline{RD}$ , $\overline{WR}$ , $\overline{MS3}$ –0, ACK, and $\overline{\mathrm{DMAG}}$ signals. For Paced Master mode, the data transfer is controlled by ADDR23–0, $\overline{\mathrm{RD}}$ , $\overline{\mathrm{WR}}$ , $\overline{\mathrm{MS3-0}}$ , and ACK (not $\overline{\mathrm{DMAG}}$ ). For Paced Master mode, the Memory Read-Bus Master, Memory Write-Bus Master, and Synchronous Read/Write-Bus Master timing specifications for ADDR23–0, $\overline{\mathrm{RD}}$ , $\overline{\mathrm{WR}}$ , $\overline{\mathrm{MS3-0}}$ , DATA47–16, and ACK also apply. Table 24. DMA Handshake | Parameter | • | Min | Max | Unit | |----------------------|-----------------------------------------------------------------------------------------------|----------------------------------|-------------------------------|------| | Timing Req | nuirements | | | | | $t_{\rm SDRC}$ | DMARx Setup Before CLKIN <sup>1</sup> | 3.5 | | ns | | $t_{\mathrm{WDR}}$ | DMARx Width Low (Nonsynchronous) <sup>2</sup> | $t_{CCLK} + 4.5$ | | ns | | $t_{SDATDGL}$ | Data Setup After DMAGx Low <sup>3</sup> | | $t_{CKOP} - 0.5t_{CCLK} - 7$ | ns | | $t_{HDATIDG}$ | Data Hold After DMAGx High | 2 | | ns | | t <sub>DATDRH</sub> | Data Valid After DMARx High <sup>3</sup> | | $t_{CKOP} + 3$ | ns | | $t_{DMARLL}$ | DMARx Low Edge to Low Edge <sup>4</sup> | $t_{CKOP}$ | | ns | | $t_{\text{DMARH}}$ | DMARx Width High <sup>2</sup> | t <sub>CCLK</sub> +4.5 | | ns | | Switching ( | Characteristics | | | | | $t_{ m DDGL}$ | DMAGx Low Delay After CLKIN | $0.25t_{CCLK}+1$ | $0.25t_{CCLK}+9$ | ns | | $t_{\mathrm{WDGH}}$ | DMAGx High Width | $0.5t_{CCLK}-1+HI$ | | ns | | $t_{\mathrm{WDGL}}$ | DMAGx Low Width | $t_{CKOP} - 0.5t_{CCLK} - 1$ | | ns | | $t_{HDGC}$ | DMAGx High Delay After CLKIN | $t_{CKOP} - 0.25t_{CCLK} + 1.0$ | $t_{CKOP} - 0.25t_{CCLK} + 9$ | ns | | $t_{VDATDGH}$ | Data Valid Before DMAGx High <sup>5</sup> | $t_{CKOP} - 0.25t_{CCLK} - 8$ | $t_{CKOP} - 0.25t_{CCLK} + 5$ | ns | | t <sub>DATRDGH</sub> | Data Disable After DMAGx High <sup>6</sup> | $0.25t_{CCLK}-3$ | $0.25t_{CCLK}+4$ | ns | | $t_{DGWRL}$ | $\overline{\text{WRx}}$ Low Before $\overline{\text{DMAGx}}$ Low | -1.5 | +2 | ns | | $t_{DGWRH}$ | DMAGx Low Before WRx High | $t_{CKOP} - 0.5t_{CCLK} - 2 + W$ | | ns | | $t_{DGWRR}$ | $\overline{\text{WRx}}$ High Before $\overline{\text{DMAGx}}$ High <sup>7</sup> | -1.5 | +2 | ns | | $t_{\mathrm{DGRDL}}$ | $\overline{\text{RDx}}$ Low Before $\overline{\text{DMAGx}}$ Low | -1.5 | +2 | ns | | $t_{DRDGH}$ | RDx Low Before DMAGx High | $t_{CKOP} - 0.5t_{CCLK} - 2 + W$ | | ns | | $t_{DGRDR}$ | RDx High Before DMAGx High <sup>7</sup> | -1.5 | +2 | ns | | $t_{\text{DGWR}}$ | $\overline{\mathrm{DMAGx}}$ High to $\overline{\mathrm{WRx}}$ , $\overline{\mathrm{RDx}}$ Low | $0.5t_{CCLK}-2+HI$ | | ns | | $t_{DADGH}$ | Address/Select Valid to $\overline{DMAGx}$ High | 15 | | ns | | $t_{\mathrm{DDGHA}}$ | Address/Select Hold After DMAGx High | 1 | | ns | W = (number of wait states specified in WAIT register) $\times$ t<sub>CKOP</sub>. $HI = t_{CKOP}$ (if data bus idle cycle occurs, as specified in WAIT register; otherwise HI = 0). <sup>&</sup>lt;sup>1</sup>Only required for recognition in the current cycle. $<sup>^2</sup>$ Maximum throughput using $\overline{DMARx/DMAGx}$ handshaking equals $t_{WDR} + t_{DMARH} = (t_{CCLK} + 4.5) + (t_{CCLK} + 4.5) = 29$ ns (34.5 MHz). This throughput limit applies to non-synchronous access mode only. $<sup>^{3}</sup>$ t<sub>SDATDGL</sub> is the data setup requirement if $\overline{DMARx}$ is not being used to hold off completion of a write. Otherwise, if $\overline{DMARx}$ low holds off completion of the write, the data can be driven t<sub>DATDRH</sub> after $\overline{DMARx}$ is brought high. $<sup>^4</sup>$ Use $t_{DMARLL}$ if $\overline{DMARx}$ transitions synchronous with CLKIN. Otherwise, use $t_{WDR}$ and $t_{DMARH}$ . $<sup>^{5}</sup>$ tvDATDGH is valid if $\overline{DMARx}$ is not being used to hold off completion of a read. If $\overline{DMARx}$ is used to prolong the read, then tvDATDGH = tcKOP - 0.25tcCLK - 8 + (n × tcKOP) where n equals the number of extra cycles that the access is prolonged. <sup>&</sup>lt;sup>6</sup>See Example System Hold Time Calculation on Page 51 for calculation of hold times given capacitive and dc loads. <sup>&</sup>lt;sup>7</sup>This parameter applies for synchronous access mode only. $^1MEMORY$ READ BUS MASTER, MEMORY WRITE BUS MASTER, OR SYNCHRONOUS READ/WRITE BUS MASTER TIMING SPECIFICATIONS FOR ADDR23-0, $\overline{RD}, \overline{WR}, \overline{MS3-0}$ AND ACK ALSO APPLY HERE. Figure 28. DMA Handshake ### SDRAM Interface - Bus Master Use these specifications for ADSP-21161N bus master accesses of SDRAM: Table 25. SDRAM Interface - Bus Master | Parameter | | Min | Max | Unit | |----------------------|--------------------------------------------------------|----------------------------|----------------------|------| | Timing Requi | rements | | | | | $t_{SDSDK}$ | Data Setup Before SDCLK | 2.0 | | ns | | $t_{HDSDK}$ | Data Hold After SDCLK | 2.3 | | ns | | Switching Ch | aracteristics | | | | | $t_{\mathrm{DSDK1}}$ | First SDCLK Rise Delay After CLKIN <sup>1, 2</sup> | $0.75t_{CCLK} + 1.5$ | $0.75t_{CCLK} + 8.0$ | ns | | $t_{SDK}$ | SDCLK Period | $t_{CCLK}$ | $2 \times t_{CCLK}$ | ns | | $t_{\rm SDKH}$ | SDCLK Width High | 4 | | ns | | $t_{\mathrm{SDKL}}$ | SDCLK Width Low | 4 | | ns | | $t_{DCADSDK}$ | Command, Address, Data, Delay After SDCLK <sup>3</sup> | | $0.25t_{CCLK} + 2.5$ | ns | | $t_{HCADSDK}$ | Command, Address, Data, Hold After SDCLK <sup>3</sup> | 2.0 | | ns | | $t_{SDTRSDK}$ | Data Three-State After SDCLK <sup>4</sup> | | $0.5t_{CCLK} + 2.0$ | ns | | t <sub>SDENSDK</sub> | Data Enable After SDCLK <sup>5</sup> | $0.75t_{CCLK}$ | | ns | | $t_{SDCTR}$ | Command Three-State After CLKIN | $0.5t_{CCLK}-1.5$ | $0.5t_{CCLK} + 6.0$ | ns | | $t_{SDCEN}$ | Command Enable After CLKIN | 2 | 5 | ns | | $t_{SDSDKTR}$ | SDCLK Three-State After CLKIN | 0 | 3 | ns | | $t_{SDSDKEN}$ | SDCLK Enable After CLKIN | 1 | 4 | ns | | $t_{SDATR}$ | Address Three-State After CLKIN | -0.25 t <sub>CCLK</sub> -5 | $-0.25t_{CCLK}$ | ns | | $t_{SDAEN}$ | Address Enable After CLKIN | -0.4 | +7.2 | ns | $<sup>^{1}</sup>For \ the \ second, \ third, \ and \ fourth \ rising \ edges \ of \ SDCLK \ delay \ from \ CLKIN, \ add \ appropriate \ number \ of \ SDCLK \ period \ to \ the \ t_{DSDK1} \ and \ t_{SSDKC1} \ values,$ depending upon the SDCKR value and the core clock to CLKIN ratio. ### SDRAM Interface - Bus Slave These timing requirements allow a bus slave to sample the bus master's SDRAM command and detect when a refresh occurs: Table 26. SDRAM Interface - Bus Slave | Parameter | , | Min | Max | Unit | |---------------------|--------------------------------------------------|-----------------------------------------|-------------------------------------------|------| | Timing Req | uirements | | | | | t <sub>SSDKC1</sub> | First SDCLK Rise after CLKOUT <sup>1, 2, 3</sup> | SDCK × $t_{CCLK}$ –0.5 $t_{CCLK}$ – 0.5 | SDCKR × $t_{CCLK}$ -0.25 $t_{CCLK}$ + 2.0 | ns | | $t_{SCSDK}$ | Command Setup<br>before SDCLK <sup>4</sup> | 2 | | ns | | t <sub>HCSDK</sub> | Command Hold after SDCLK <sup>4</sup> | 1 | | ns | <sup>&</sup>lt;sup>1</sup>For the second, third, and fourth rising edges of SDCLK delay from CLKOUT, add appropriate number of SDCLK period to the t<sub>DSDK1</sub> and t<sub>SSDKC1</sub> values, depending upon the SDCKR value and the Core clock to CLKOUT ratio. $<sup>^2</sup>$ Subtract t<sub>CCLK</sub> from result if value is greater than or equal to t<sub>CCLK</sub>. $^3$ Command = SDCKE, $\overline{\text{MSx}}$ , DQM, $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , SDA10, and $\overline{\text{SDWE}}$ <sup>&</sup>lt;sup>4</sup>SDRAM Controller adds one SDRAM CLK three-stated cycle delay on a read, followed by a write. $<sup>^5\</sup>mbox{Valid}$ when DSP transitions to SDRAM master from SDRAM slave. <sup>&</sup>lt;sup>2</sup>SDCKR = 1 for SDCLK equal to core clock frequency and SDCKR = 2 for SDCLK equal to half core clock frequency. <sup>&</sup>lt;sup>3</sup>Subtract t<sub>CCLK</sub> from result if value is greater than or equal to t<sub>CCLK</sub>. $<sup>^{4}</sup>$ Command = SDCKE, $\overline{RAS}$ , $\overline{CAS}$ , and $\overline{SDWE}$ . $^{1}\text{COMMAND} = \text{SDCKE}, \overline{\text{MSx}}, \overline{\text{RAS}}, \overline{\overline{\text{CAS}}}, \overline{\overline{\text{SDWE}}}, \overline{\text{DQM}}, \overline{\text{AND SDA10}}.$ $^{2}$ COMMAND = SDCKE, $\overline{RAS}$ , $\overline{CAS}$ , AND $\overline{SDWE}$ . Figure 29. SDRAM Interface #### Link Ports Calculation of link receiver data setup and hold relative to link clock is required to determine the maximum allowable skew that can be introduced in the transmission path between LDATA and LCLK. Setup skew is the maximum delay that can be introduced in LDATA relative to LCLK, (setup skew = $t_{\rm LCLKTWH}$ min- $t_{\rm DLDCH}$ - $t_{\rm SLDCL}$ ). Hold skew is the maximum delay that can be introduced in LCLK relative to LDATA, (hold skew = $t_{\rm LCLKTWL}$ min- $t_{\rm HLDCH}$ - $t_{\rm HLDCL}$ ). Calculations made directly from speed specifications will result in unrealistically small skew times because they include multiple tester guardbands. The setup and hold skew times shown below are calculated to include only one tester guardband. ADSP-21161N Setup Skew = 1.5 ns max ADSP-21161N Hold Skew = 1.5 ns max Note that there is a two-cycle effect latency between the link port enable instruction and the DSP enabling the link port. Table 27. Link Ports - Receive | Parameter | | Min | Max | Unit | |-------------------------|---------------------------------------------|---------------|-----|------| | Timing Requ | uirements | | | | | $t_{ m SLDCL}$ | Data Setup Before LCLK Low | 1 | | ns | | $t_{HLDCL}$ | Data Hold After LCLK Low | 3.5 | | ns | | $t_{LCLKIW}$ | LCLK Period | $t_{ m LCLK}$ | | ns | | $t_{LCLKRWL}$ | LCLK Width Low | 4.0 | | ns | | $t_{\text{LCLKRWH}} \\$ | LCLK Width High | 4.0 | | ns | | Switching C | Pharacteristics | | | | | $t_{DLALC}$ | LACK Low Delay After LCLK High <sup>1</sup> | 8 | 12 | ns | <sup>&</sup>lt;sup>1</sup>LACK goes low with t<sub>DLALC</sub> relative to rise of LCLK after first nibble, but does not go low if the receiver's link buffer is not about to fill. Figure 30. Link Ports-Receive Table 28. Link Ports - Transmit | Parameter | | Min | Max | Unit | |-----------------------|--------------------------------|-------------------------|---------------------|------| | Timing Requ | irements | | | | | $t_{SLACH}$ | LACK Setup Before LCLK High | 8 | | ns | | $t_{\text{HLACH}}$ | LACK Hold After LCLK High | -2 | | ns | | Switching C | haracteristics | | | | | $t_{ m DLDCH}$ | Data Delay After LCLK High | | 3 | ns | | $t_{HLDCH}$ | Data Hold After LCLK High | 0 | | ns | | $t_{LCLKTWL}$ | LCLK Width Low | $0.5t_{LCLK}-1.0$ | $0.5t_{LCLK}+1.0$ | ns | | $t_{LCLKTWH}$ | LCLK Width High | $0.5t_{LCLK}-1.0$ | $0.5t_{LCLK} + 1.0$ | ns | | $t_{\mathrm{DLACLK}}$ | LCLK Low Delay After LACK High | 0.5t <sub>LCLK</sub> +3 | $3t_{LCLK}+11$ | ns | Figure 31. Link Ports—Transmit #### Serial Ports To determine whether communication is possible between two devices at clock speed n, the following specifications must be confirmed: 1) frame sync delay and frame sync setup and hold, 2) data delay and data setup and hold, and 3) SCLK width. Table 29. Serial Ports - External Clock | Parameter | | Min | Max | Unit | |--------------------|---------------------------------------------------------------------|--------------------|-----|------| | Timing Requ | uirements | | | | | t <sub>SFSE</sub> | Transmit/Receive FS Setup Before Transmit/Receive SCLK <sup>1</sup> | 3.5 | | ns | | t <sub>HFSE</sub> | Transmit/Receive FS Hold After Transmit/Receive SCLK <sup>1</sup> | 4 | | ns | | t <sub>SDRE</sub> | Receive Data Setup Before Receive SCLK <sup>1</sup> | 1.5 | | ns | | t <sub>HDRE</sub> | Receive Data Hold After Receive SCLK <sup>1</sup> | 4 | | ns | | t <sub>SCLKW</sub> | SCLKx Width | 7 | | ns | | t <sub>SCLK</sub> | SCLKx Period | 2t <sub>CCLK</sub> | | ns | <sup>&</sup>lt;sup>1</sup>Referenced to sample edge. Table 30. Serial Ports - Internal Clock | Paramete | r | Min | Max | Unit | |---------------------|----------------------------------------------------------------|-------------------------|-----|------| | Timing Red | quirements | | | | | t <sub>SFSI</sub> | FS Setup Time Before SCLK (Transmit/Receive Mode) <sup>1</sup> | 8 | | ns | | t <sub>HFSI</sub> | FS Hold After SCLK (Transmit/Receive Mode) <sup>1</sup> | 0.5t <sub>CCLK</sub> +1 | | ns | | $t_{\mathrm{SDRI}}$ | Receive Data Setup Before SCLK <sup>1</sup> | 4 | | ns | | t <sub>HDRI</sub> | Receive Data Hold After SCLK <sup>1</sup> | 3 | | ns | <sup>&</sup>lt;sup>1</sup>Referenced to sample edge. Table 31. Serial Ports – External Clock | Paramete | r | Min | Max | Unit | |------------------------|-----------------------------------------------------------------|-----|-----|------| | Switching ( | Characteristics | | | | | $t_{\mathrm{DFSE}}$ | FS Delay After SCLK (Internally Generated FS) 1, 2, 3 | | 13 | ns | | $t_{HOFSE}$ | FS Hold After SCLK (Internally Generated FS) <sup>1, 2, 3</sup> | 3 | | ns | | $t_{ m DDTE}$ | Transmit Data Delay After SCLK 1, 2 | | 16 | ns | | $t_{\scriptsize HDTE}$ | Transmit Data Hold After SCLK 1,2 | 0 | | ns | <sup>&</sup>lt;sup>1</sup>Referenced to drive edge. Table 32. Serial Ports - Internal Clock | Parameter | | Min | Max | Unit | |---------------------|------------------------------------------------------------------|-------------------|-----------------|------| | Switching C | Characteristics | | | | | $t_{ m DFSI}$ | FS Delay After SCLK (Internally Generated FS) <sup>1, 2, 3</sup> | | 4.5 | ns | | $t_{ m HOFSI}$ | FS Hold After SCLK (Internally Generated FS) <sup>1, 2, 3</sup> | -1.5 | | ns | | $t_{\mathrm{DDTI}}$ | Transmit Data Delay After SCLK <sup>1, 2</sup> | | 7.5 | ns | | $t_{ m HDTI}$ | Transmit Data Hold After SCLK <sup>1, 2</sup> | 0 | | ns | | $t_{SCLKIW}$ | SCLK Width <sup>2</sup> | $0.5t_{SCLK}-2.5$ | $0.5t_{SCLK}+2$ | ns | <sup>&</sup>lt;sup>1</sup>Referenced to drive edge. <sup>&</sup>lt;sup>2</sup>SCLK/FS Configured as a transmit clock/frame sync with the DDIR bit = 1 in SPCTLx register. <sup>&</sup>lt;sup>3</sup>SCLK/FS Configured as a receive clock/frame sync with the DDIR bit = 0 in SPCTLx register. $<sup>^2</sup>$ SCLK/FS Configured as a transmit clock/frame sync with the DDIR bit = 1 in SPCTLx register. <sup>&</sup>lt;sup>3</sup>SCLK/FS Configured as a receive clock/frame sync with the DDIR bit = 0 in SPCTLx register. Table 33. Serial Ports - Enable and Three-State | Parameter | | Min | Max | Unit | |----------------------|---------------------------------------------------------|-----|-----|------| | Switching Ch | aracteristics | | | | | $t_{ m DDTEN}$ | Data Enable from External Transmit SCLK <sup>1, 2</sup> | 4 | | ns | | $t_{ m DDTTE}$ | Data Disable from External Transmit SCLK <sup>1</sup> | | 10 | ns | | $t_{ m DDTIN}$ | Data Enable from Internal Transmit SCLK <sup>1</sup> | 0 | | ns | | $t_{\mathrm{DDTTI}}$ | Data Disable from Internal Transmit SCLK <sup>1</sup> | | 3 | ns | <sup>&</sup>lt;sup>1</sup>Referenced to drive edge. Table 34. Serial Ports – External Late Frame Sync | Parameter | | Min | Max | Unit | |------------------------|-------------------------------------------------------|-----|-----|------| | Switching Ch | aracteristics | | | | | $t_{\mathrm{DDTLFSE}}$ | Data Delay from Late External Transmit FS or External | | 13 | ns | | | Receive FS with MCE = 1, MFD = $0^1$ | | | | | $t_{\mathrm{DDTENFS}}$ | Data Enable from Late FS or MCE = 1, MFD = $0^1$ | 0.5 | | ns | $<sup>^{1}\</sup>text{MCE}$ = 1, Transmit FS enable and Transmit FS valid follow t<sub>DDTLFSE</sub> and t<sub>DDTENFS</sub>. $<sup>^2</sup>$ SCLK/FS Configured as a transmit clock/frame sync with the DDIR bit = 1 in SPCTLx register. #### DATA RECEIVE—INTERNAL CLOCK DATA RECEIVE— EXTERNAL CLOCK DRIVE EDGE SAMPLE EDGE DRIVE EDGE SAMPLE EDGE t<sub>SCLKIW</sub> t<sub>sclkw</sub> SCLK SCLK tHOFSI t<sub>HFSI</sub> t<sub>HOFSE</sub> FS FS ► t<sub>HDRE</sub> ► t<sub>sdri</sub> t<sub>HDRI</sub> t<sub>SDRE</sub> $D_XA/D_XB$ $D_XA/D_XB$ NOTE: EITHER THE RISING EDGE OR FALLING EDGE OF SCLK (EXTERNAL), SCLK (INTERNAL) CAN BE USED AS THE ACTIVE SAMPLING EDGE. NOTE: EITHER THE RISING EDGE OR FALLING EDGE OF SCLK (EXTERNAL), SCLK (INTERNAL) CAN BE USED AS THE ACTIVE SAMPLING EDGE. Figure 32. Serial Ports ### EXTERNAL RECEIVE FS WITH MCE = 1, MFD = 0 ### LATE EXTERNAL TRANSMIT FS Figure 33. Serial Ports – External Late Frame Sync ### SPI Interface Specifications Table 35. SPI Interface Protocol – Master Switching and Timing | Parameter | | Min | Max | Unit | |--------------------------|----------------------------------------------------------|--------------------------|-----|------| | Timing Requirer | nents | | | | | t <sub>SSPIDM</sub> | Data Input Valid to SPICLK Edge (Data Input Set-up Time) | 0.5t <sub>CCLK</sub> +10 | | ns | | $t_{HSPIDM}$ | SPICLK Last Sampling Edge to Data Input Not Valid | 0.5t <sub>CCLK</sub> +1 | | ns | | $t_{SPITDM}$ | Sequential Transfer Delay | 2t <sub>CCLK</sub> | | ns | | Switching Char | acteristics | | | | | t <sub>SPICLKM</sub> | Serial Clock Cycle | 8 t <sub>CCLK</sub> | | ns | | $t_{SPICHM}$ | Serial Clock High Period | 4t <sub>CCLK</sub> -4 | | ns | | $t_{SPICLM}$ | Serial Clock Low Period | 4t <sub>CCLK</sub> -4 | | ns | | $t_{ m DDSPIDM}$ | SPICLK Edge to Data Out Valid (Data Out Delay Time) | | 3 | ns | | $t_{HDSPIDM}$ | SPICLK Edge to Data Out Not Valid (Data Out Hold Time) | 0 | | ns | | $t_{SDSCIM\_0} \\$ | FLAG3-0 (SPI Device Select) Low to First SPICLK Edge | 5t <sub>CCLK</sub> | | ns | | | for $CPHASE = 0$ | | | | | $t_{\mathrm{SDSCIM}\_1}$ | FLAG3-0 (SPI Device Select) Low to First SPICLK Edge | 3t <sub>CCLK</sub> | | ns | | | for $CPHASE = 1$ | | | | | $t_{HDSM}$ | Last SPICLK Edge to FLAG3-0 High | t <sub>CCLK</sub> -3 | | ns | Table 36. SPI Interface Protocol – Slave Switching and Timing | Parameter | • | Min | Max | Unit | |----------------------------|---------------------------------------------------------------|----------------------------------------------|---------------------|------| | Timing Red | nuirements | | | | | t <sub>SPICLKS</sub> | Serial Clock Cycle | 8t <sub>CCLK</sub> | | ns | | $t_{SPICHS}$ | Serial Clock High Period | 4t <sub>CCLK</sub> -4 | | ns | | $t_{ m SPICLS}$ | Serial Clock Low Period | 4t <sub>CCLK</sub> -4 | | ns | | $t_{\rm SDSCO}$ | SPIDS Assertion to First SPICLK Edge | | | | | | CPHASE = 0 | 3.5t <sub>CCLK</sub> +8 | | ns | | | CPHASE = 1 | 1.5t <sub>CCLK</sub> +8 | | ns | | $t_{ m HDS}$ | Last SPICLK Edge to SPIDS Not Asserted | | | | | | CPHASE = 0 | 0 | | ns | | $t_{SSPIDS}$ | Data Input Valid to SPICLK Edge (Data Input Set-up Time) | 0 | | ns | | $t_{HSPIDS}$ | SPICLK Last Sampling Edge to Data Input Not Valid | t <sub>CCLK</sub> +1 | | ns | | $t_{SDPPW}$ | $\overline{\text{SPIDS}}$ Deassertion Pulsewidth (CPHASE = 0) | t <sub>CCLK</sub> | | ns | | Switching ( | Characteristics | | | | | $t_{DSOE}$ | SPIDS Assertion to Data Out Active | 2 | $0.5t_{CCLK} + 5.5$ | ns | | $t_{ m DSDHI}$ | SPIDS Deassertion to Data High Impedance | 1.5 | $0.5t_{CCLK} + 5.5$ | ns | | $t_{ m DDSPIDS}$ | SPICLK Edge to Data Out Valid (Data Out Delay Time) | | $0.75t_{CCLK}+3$ | ns | | $t_{\mathrm{HDSPIDS}}^{1}$ | SPICLK Edge to Data Out Not Valid (Data Out Hold Time) | 0.25t <sub>CCLK</sub> +3 | | ns | | $t_{\mathrm{HDLSBS}}^{-1}$ | SPICLK Edge to Last Bit Out Not Valid | 0.5t <sub>SPICLK</sub> +4.5t <sub>CCLK</sub> | | ns | | | (Data Out Hold Time) for LSB | | | | | $t_{\rm DSOV}^2$ | SPIDS Assertion to Data Out Valid (CPHASE = 0) | | $1.5t_{CCLK}+7$ | ns | $<sup>^{1}</sup>$ When CPHASE = 0 and baud rate is greater than 1, $t_{HDLSBS}$ affects the length of the last bit transmitted. <sup>&</sup>lt;sup>2</sup>Applies to the first deassertion of $\overline{SPIDS}$ only. Figure 34. SPI Interface Protocol – Master Switching and Timing Figure 35. SPI Interface Protocol – Slave Switching and Timing ### JTAG Test Access Port and Emulation Table 37. JTAG Test Access Port and Emulation | Parameter | | | Max | Unit | |--------------------|-------------------------------------------------|-----------|-----|------| | Timing Red | quirements | | | | | $t_{TCK}$ | TCK Period | $t_{CK}$ | | ns | | $t_{STAP}$ | TDI, TMS Setup Before TCK High | 5 | | ns | | $t_{HTAP}$ | TDI, TMS Hold After TCK High | 6 | | ns | | t <sub>SSYS</sub> | System Inputs Setup Before TCK Low <sup>1</sup> | 2 | | ns | | t <sub>HSYS</sub> | System Inputs Hold After TCK Low <sup>1</sup> | 15 | | ns | | $t_{\text{TRSTW}}$ | TRST Pulsewidth | $4t_{CK}$ | | ns | | Switching 6 | Characteristics | | | | | $t_{\rm DTDO}$ | TDO Delay from TCK Low | | 13 | ns | | $t_{DSYS} \\$ | System Outputs Delay After TCK Low <sup>2</sup> | | 30 | ns | $<sup>^{1}\</sup>text{System Inputs} = \text{DATA47-16, ADDR23-0, } \overline{\text{RD}, } \overline{\text{WR}, ACK, RPBA, } \overline{\text{SPIDS}, EBOOT, LBOOT, } \overline{\text{DMAR2-1}, CLK\_CFG1-0, } \overline{\text{CLKDBL}, } \overline{\text{CS}, } \overline{\text{HBR}, } \overline{\text{SBTS}, ID2-0, } \overline{\text{IRQ2-0, RESET, BMS}, MISO, MOSI, SPICLK, DxA, DxB, SCLKx, FSx, LxDAT7-0, LxCLK, LxACK, } \overline{\text{SDWE}, } \overline{\text{HBG}, } \overline{\text{RAS}, } \overline{\text{CAS}, } \overline{\text{SDCLK0, SDCKE, BRST, }} \overline{\text{BR6-1}, PA, } \overline{\text{MS3-0}, } \overline{\text{FLAG11-0}. } \overline{\text{CRCM}, } \overline{\text{CAS}, \overline{\text{CAS},$ <sup>&</sup>lt;sup>2</sup>System Outputs = BMS, MISO, MOSI, SPICLK, DxA, DxB, SCLKx, FSx, LxDAT7-0, LxCLK, LxACK, DATA47-16, SDWE, ACK, HBG, RAS, CAS, SDCLK1-0, SDCKE, BRST, RD, WR, BR6-1, PA, MS3-0, ADDR23-0, FLAG11-0, DMAG2-1, DQM, REDY, CLKOUT, SDA10, TIMEXP, EMU, BMSTR, RSTOUT. Figure 36. JTAG Test Access Port and Emulation ### **Output Drive Currents** Figure 37 shows typical I-V characteristics for the output drivers of the ADSP-21161N. The curves represent the current drive capability of the output drivers as a function of output voltage. Figure 37. Typical Drive Currents ### **Test Conditions** The DSP is tested for output enable, disable, and hold time. #### **Output Enable Time** Output pins are considered to be enabled when they have made a transition from a high impedance state to the point when they start driving. The output enable time $t_{\rm ENA}$ is the interval from the point when a reference signal reaches a high or low voltage level to the point when the output has reached a specified high or low trip point, as shown in the Output Enable/Disable diagram (Figure 38). If multiple pins (such as the data bus) are enabled, the measurement value is that of the first pin to start driving. ### Output Disable Time Output pins are considered to be disabled when they stop driving, go into a high impedance state, and start to decay from their output high or low voltage. The time for the voltage on the bus to decay by $\Delta V$ is dependent on the capacitive load, $C_L$ and the load current, $I_L$ . This decay time can be approximated by the following equation: $$t_{DECAY} = \frac{(C_L \Delta V)}{I_I}$$ The output disable time $t_{DIS}$ is the difference between $t_{MEASURED}$ and $t_{DECAY}$ as shown in Figure 38. The time $t_{MEASURED}$ is the interval from when the reference signal switches to when the output voltage decays $\Delta V$ from the measured output high or output low voltage. $t_{DECAY}$ is calculated with test loads $C_L$ and $I_L$ , and with $\Delta V$ equal to 0.5 V. ### Example System Hold Time Calculation To determine the data output hold time in a particular system, first calculate $t_{DECAY}$ using the equation given above. Choose $\Delta V$ to be the difference between the ADSP-21161N's output voltage Figure 38. Output Enable/Disable and the input threshold for the device requiring the hold time. A typical $\Delta V$ will be 0.4 V. $C_L$ is the total bus capacitance (per data line), and $I_L$ is the total leakage or three-state current (per data line). The hold time will be $t_{DECAY}$ plus the minimum disable time (i.e., $t_{DATRWH}$ for the write cycle). Figure 39. 31Equivalent Device Loading for AC Measurements (Includes All Fixtures) Figure 40. Voltage Reference Levels for AC Measurements (Except Output Enable/Disable) Figure 41. Typical Output Delay or Hold vs. Load Capacitance (at Max Case Temperature) Figure 42. Typical Output Rise/Fall Time (20% – 80%, VDDFXT = Max) Figure 43. Typical Output Rise/Fall Time (20% – 80%, $V_{DDEXT} = Min$ ) #### Capacitive Loading Output delays and holds are based on standard capacitive loads: $30~\mathrm{pF}$ on all pins (see Figure $39~\mathrm{on}$ Page 51). Figure $41~\mathrm{shows}$ graphically how output delays and holds vary with load capacitance. (Note that this graph or derating does not apply to output disable delays; see Output Disable Time on Page 51.) The graphs of Figure 41, Figure 42, and Figure $43~\mathrm{may}$ not be linear outside the ranges shown for Typical Output Delay vs. Load Capacitance and Typical Output Rise Time $(20\%-80\%, V=\mathrm{Min})$ vs. Load Capacitance. ### **Environmental Conditions** The thermal characteristics in which the DSP is operating influence performance. ### Thermal Characteristics The ADSP-21161N is packaged in a 225-ball Mini Ball Grid Array (MBGA). The ADSP-21161N is specified for a case temperature ( $T_{\rm CASE}$ ). To ensure that the $T_{\rm CASE}$ data sheet specification is not exceeded, a heatsink and/or an air flow source may be used. Use the center block of ground pins (MBGA balls: F6-10, G6-10, H6-10, J6-10, K6-10) to provide thermal pathways to the printed circuit board's ground plane. A heatsink should be attached to the ground plane (as close as possible to the thermal pathways) with a thermal adhesive. $$T_{CASE} = T_{AMB} + (PD \times \theta_{CA})$$ where: - T<sub>CASE</sub> = Case temperature (measured on top surface of package) - *PD* = Power dissipation in W (this value depends upon the specific application; a method for calculating PD is shown under Power Dissipation). - $\theta_{CA}$ = Value from Table 38. - $\theta_{IB} = 8.0 \,^{\circ} \text{C/W}$ Table 38. Airflow Over Package Versus $\theta_{CA}$ | Airflow (Linear Ft./Min.) | 0 | 200 | 400 | |-----------------------------------|------|------|------| | $\theta_{CA}$ (°C/W) <sup>1</sup> | 17.9 | 15.2 | 13.7 | $<sup>^{1}\</sup>theta_{JC} = 6.8^{\circ}C/W.$ ### 225-BALL METRIC MBGA PIN CONFIGURATIONS Table 39. 225-Ball Metric MBGA Pin Assignments | Pin Name | PBGA<br>Pin Number | Pin Name | PBGA<br>Pin Number | Pin Name | PBGA<br>Pin Number | Pin Name | PBGA<br>Pin Number | |---------------------------|--------------------|---------------------|--------------------|----------------------------------------------------------|--------------------|----------------------------------|--------------------| | NC | A01 | TRST | B01 | TMS | C01 | TDO | D01 | | BMSTR | A02 | TDI | B02 | EMU | C02 | TCK | D02 | | $\overline{\mathrm{BMS}}$ | A03 | RPBA | B03 | GND | C03 | FLAG11 | D03 | | <b>SPIDS</b> | A04 | MOSI | B04 | SPICLK | C04 | MISO | D04 | | EBOOT | A05 | FS0 | B05 | D0B | C05 | SCLK0 | D05 | | LBOOT | A06 | SCLK1 | B06 | D1A | C06 | D1B | D06 | | SCLK2 | A07 | D2B | B07 | D2A | C07 | FS1 | D07 | | D3B | A08 | D3A | B08 | FS2 | C08 | $V_{ m DDINT}$ | D08 | | L0DAT4 | A09 | L0DAT7 | B09 | FS3 | C09 | SCLK3 | D09 | | L0ACK | A10 | L0CLK | B10 | L0DAT6 | C10 | L0DAT5 | D10 | | L0DAT2 | A11 | L0DAT1 | B11 | L1DAT7 | C11 | L0DAT3 | D11 | | L1DAT6 | A12 | L1DAT4 | B12 | L1DAT3 | C12 | L1DAT5 | D12 | | L1CLK | A13 | L1ACK | B13 | L1DAT1 | C13 | DATA42 | D13 | | L1DAT2 | A14 | L1DAT0 | B14 | DATA45 | C14 | DATA46 | D14 | | NC | A15 | RSTOUT <sup>1</sup> | B15 | DATA47 | C15 | DATA44 | D15 | | FLAG10 | E01 | FLAG5 | F01 | FLAG1 | G01 | FLAG0 | H01 | | RESET | E02 | FLAG7 | F02 | FLAG2 | G02 | ĪRQ0 | H02 | | FLAG8 | E03 | FLAG9 | F03 | FLAG4 | G03 | $V_{ m DDINT}$ | H03 | | D0A | E04 | FLAG6 | F04 | FLAG3 | G04 | ĪRQ1 | H04 | | $V_{ m DDEXT}$ | E05 | $V_{ m DDINT}$ | F05 | $V_{ m DDEXT}$ | G05 | $V_{ m DDINT}$ | H05 | | $V_{ m DDINT}$ | E06 | GND | F06 | GND | G06 | GND | H06 | | $V_{ m DDEXT}$ | E07 | GND | F07 | GND | G07 | GND | H07 | | $ m V_{DDINT}$ | E08 | GND | F08 | GND | G08 | GND | H08 | | $V_{ m DDEXT}$ | E09 | GND | F09 | GND | G09 | GND | H09 | | $V_{ m DDINT}$ | E10 | GND | F10 | GND | G10 | GND | H10 | | V <sub>DDEXT</sub> | E11 | V <sub>DDINT</sub> | F11 | V <sub>DDEXT</sub> | G11 | V <sub>DDINT</sub> | H11 | | L0DAT0 | E12 | DATA37 | F12 | DATA34 | G12 | DATA29 | H12 | | DATA39 | E13 | DATA40 | F13 | DATA35 | G13 | DATA28 | H13 | | DATA43 | E14 | DATA38 | F14 | DATA33 | G14 | DATA30 | H14 | | DATA41 | E15 | DATA36 | F15 | DATA32 | G15 | DATA31 | H15 | | ĪRQ2 | J01 | TIMEXP | K01 | ADDR19 | L01 | ADDR16 | M01 | | ID1 | J02 | ADDR22 | K02 | ADDR17 | L02 | ADDR12 | M02 | | ID2 | J03 | ADDR20 | K03 | ADDR21 | L03 | ADDR18 | M03 | | ID0 | J04 | ADDR23 | K04 | ADDR2 | L04 | ADDR6 | M04 | | V <sub>DDEXT</sub> | J05 | V <sub>DDINT</sub> | K05 | $V_{ m DDEXT}$ | L05 | ADDR0 | M05 | | GND | J06 | GND | K06 | $V_{ m DDINT}$ | L06 | MS1 | M06 | | GND | J07<br>J08 | GND<br>GND | K07<br>K08 | $V_{ m DDEXT}$ | L07<br>L08 | BR6 | M07 | | GND<br>GND | J08<br>J09 | GND | K08<br>K09 | V <sub>DDINT</sub> | L08<br>L09 | $ rac{V_{DDEXT}}{\overline{WR}}$ | M08<br>M09 | | GND | J09<br>J10 | GND | K09<br>K10 | $egin{array}{c} V_{ m DDEXT} \ V_{ m DDINT} \end{array}$ | L10 | SDA10 | M109 | | $V_{\text{DDEXT}}$ | J10<br>J11 | V <sub>DDINT</sub> | K10<br>K11 | V <sub>DDEXT</sub> | L10<br>L11 | | | | | | | | | | RAS | M11 | | DATA26 | J12 | DATA22<br>DATA19 | K12 | CAS<br>DATA 20 | L12 | ACK<br>DATA17 | M12 | | DATA24 | J13 | | K13 | DATA20 | L13 | | M13 | | DATA25 | J14 | DATA21 | K14 | DATA16 | L14 | DMAG2 | M14 | | DATA27 | J15 | DATA23 | K15 | DATA18 | L15 | DMAG1 | M15 | Table 39. 225-Ball Metric MBGA Pin Assignments (continued) | Pin Name | PBGA<br>Pin Number | Pin Name | PBGA<br>Pin Number | Pin Name | PBGA<br>Pin Number | |----------|--------------------|-------------|--------------------|--------------------------|--------------------| | ADDR14 | N01 | ADDR13 | P01 | NC | R01 | | ADDR15 | N02 | ADDR9 | P02 | ADDR11 | R02 | | ADDR10 | N03 | ADDR8 | P03 | ADDR7 | R03 | | ADDR5 | N04 | ADDR4 | P04 | ADDR3 | R04 | | ADDR1 | N05 | MS2 | P05 | $\overline{MS3}$ | R05 | | MS0 | N06 | <b>SBTS</b> | P06 | $\overline{PA}$ | R06 | | BR5 | N07 | BR4 | P07 | BR3 | R07 | | BR2 | N08 | BR1 | P08 | $\overline{\mathrm{RD}}$ | R08 | | BRST | N09 | SDCLK1 | P09 | CLKOUT | R09 | | SDCKE | N10 | SDCLK0 | P10 | HBR | R10 | | CS | N11 | REDY | P11 | HBG | R11 | | CLK_CFG1 | N12 | CLKIN | P12 | CLKDBL | R12 | | CLK_CFG0 | N13 | DQM | P13 | XTAL | R13 | | AVDD | N14 | AGND | P14 | <b>SDWE</b> | R14 | | DMAR1 | N15 | DMAR2 | P15 | NC | R15 | <sup>&</sup>lt;sup>1</sup>RSTOUT exists only for silicon revisions 1.2 and greater. Leave this pin unconnected for silicon revisions 0.3, 1.0, and 1.1. ### **OUTLINE DIMENSIONS** The ADSP-21161N comes in a 17 mm × 17 mm, 225-ball MBGA package with 15 rows of balls. ### 225-Ball Mini-BGA (CA-225) - NOTES: 1. DIMENSIONS ARE IN MILLIMETERS AND COMPLY WITH JEDEC STANDARD MO-192-AAF2, EXCEPT FOR HEIGHT AND THICKNESS DIMENSIONS NOTED. 2. ACTUAL POSITION OF THE BALL GRID IS WITHIN 0.25 OF ITS IDEAL POSITION RELATIVE TO THE PACKAGE EDGES. 3. ACTUAL POSITION OF EACH BALL IS WITHIN 0.10 OF ITS IDEAL POSITION RELATIVE TO THE BALL GRID. ### **ORDERING GUIDE** | Part Number <sup>1</sup> | Case Temperature<br>Range | Instruction Rate | On-Chip<br>SRAM | Operating Voltage | |--------------------------|---------------------------|------------------|-----------------|-------------------| | ADSP-21161NKCA-100 | | 100 MHz | 1 M bit | 1.8 int/3.3 ext V | | ADSP-21161NCCA-100 | | 100 MHz | 1 M bit | 1.8 int/3.3 ext V | <sup>&</sup>lt;sup>1</sup>These parts are packaged in a 225-ball Mini-Ball Grid Array (MBGA). # **Revision History** | Solanges from Rev. 0 to Rev. A Changes for | Location | Page | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------| | KEY FEATURES 2 Table I 3 SIMD Computational Engine 5 Figure 2 6 OMA Controller 7 Hoss Processor Interface 9 Phase-Locked Loop and Crystal Double Enable 9 Design-for-Emulation Circuit Information 11 Table 2 12 Lish 3 17 ELECTRICAL CHARACTERISTICS 18 TIMING SPECIFICATIONS 20 Isgure 10 20 Power Dissipation 21 Table 8 22 Figure 11 22 Table 9 23 Figure 12 23 Clock Input 24 Table 10 24 Table 10 24 Table 12 25 Figure 18 26 Table 13 26 Figure 19 26 Memory Read – Bus Master 27 Table 15 27 Figure 20 27 Memory Write – Bus Master 28 Figure 21 29 Memor | 5/03—Changed from Rev. 0 to Rev. A | | | Table 1 3 SIMD Computational Engine 5 Figure 2 6 Off-Chip Memory and Peripherals Interface 6 Off-Chip Memory and Peripherals Interface 9 Phase-Cocked Loop and Grystal Double Enable 9 Pesign-for-Emulation Circuit Information 11 Table 2 12 Table 3 17 ELECTRICAL CHARACTERISTICS 18 ITIMING SPECIFICATIONS 20 Tigure 10 20 Power Dissipation 21 Table 5 22 Figure 10 20 Power Dissipation 21 Table 8 22 Figure 1 22 Table 9 22 Figure 12 23 Clock Input 24 Table 10 24 Figure 14 24 Table 13 26 Figure 14 26 Table 15 26 Figure 21 26 Table 12 26 Figure | | | | SIMD Computational Engine 5 Figure 2 6 Off-Chip Memory and Peripherals Interface 6 DMA Controller 7 Host Processor Interface 9 Phase-Locked Loop and Crystal Double Enable 9 Design-for-Emulation Circuit Information 11 Table 2 12 Table 3 17 ELECTRICAL CHARACTERISTICS 18 TIMING SPECIFICATIONS 20 Figure 10 20 Power Dissipation 21 Table 8 22 Figure 1 22 Table 9 23 Figure 12 23 Clock Input 24 Table 10 24 Figure 14 24 Table 10 24 Figure 13 25 Table 14 26 Table 15 26 Figure 17 25 Table 18 26 Figure 19 26 Memory Read – Bus Master 27 Tipure 20 27 Memory Write – Bus Master 28 | KEY FEATURES | 2 | | Figure 2 6 Off-Chip Memory and Peripherals Interface 6 DMA Controller 7 Host Processor Interface 9 Phase-Locked Loop and Crystal Double Enable 9 Design-for-Emulation Circuit Information 11 Table 2 12 Table 3 12 Tible 3 12 TIMIN GSPECIFICATIONS 18 TIMIN GSPECIFICATIONS 20 Tigure 10 20 Power Dissipation 21 Table 8 22 Figure 1 22 Tigure 23 Tigure 1 24 Table 1 24 Tigure 1 24 Tigure 2 25 Tigure 1 26 | | | | OFF-Chip Memory and Peripherals Interface 6 DMA Controller .9 Phase-Locked Loop and Crystal Double Enable .9 Design-for-Emulation Circuit Information .11 Table 2 .12 Table 3 .17 ELECTRICAL CHARACTERISTICS .18 TIMING SPECIFICATIONS .20 Table 5 .20 Figure 10 .20 Power Dissipation .21 Table 8 .22 Figure 11 .22 Table 9 .23 Figure 12 .23 Clock Input .24 Table 10 .24 Table 12 .25 Figure 14 .24 Table 15 .25 Figure 18 .26 Table 14 .26 Hownow Read – Bus Master .26 Table 15 .27 Figure 20 .27 Memory Write – Bus Master .29 Table 16 .28 Figure 21 .28 Synchronous Read/Write – Bus Master .29 Table 19 </td <td>SIMD Computational Engine</td> <td> 5</td> | SIMD Computational Engine | 5 | | DMA Controller ,7 Host Processor Interface ,9 Phase-Locked Loop and Crystal Double Enable ,9 Design-for-Emulation Circuit Information 11 Table 2 12 Labe 3 17 ELECTRICAL CHARACTERISTICS 18 TIMING SPECIFICATIONS 20 Table 5 20 Figure 10 20 Power Dissipation 21 Table 8 22 Figure 11 22 Table 9 23 Figure 12 23 Clock Input 24 Table 10 24 Figure 14 24 Table 12 25 Figure 14 24 Table 13 26 Figure 18 26 Table 13 26 Figure 19 26 Memory Read - Bus Master 27 Memory Read - Bus Master 28 Table 16 28 Figure 21 28 Synchronous Read/Write - Bus Master 29 Figure 24 31 | | | | Host Processor Interface 9 Phase-Locked Loop and Crystal Double Enable 9 Dosign-for-Emulation Circuit Information 11 Table 2 12 Table 3 12 Table 3 18 TIMING SPECIFICAL CHARACTERISTICS 18 TIMING SPECIFICATIONS 20 Figure 10 20 Power Dissipation 21 Table 8 22 Figure 11 22 Table 9 23 Figure 12 23 Clock Input 24 Table 10 24 Figure 14 24 Table 10 24 Figure 14 24 Table 13 26 Figure 19 26 Memory Read - Bus Master 27 Table 15 27 Figure 20 28 Memory Read - Bus Master 28 Table 16 28 Figure 21 28 Mornory Write - Bus Master 29 Table 19 | Off-Chip Memory and Peripherals Interface | 6 | | Phase-Locked Loop and Crystal Double Enable 9 Design-for-Emulation Circuit Information 11 Table 2 12 Table 3 17 ELECTRICAL CHARACTERISTICS 18 TIMING SPECIFICATIONS 20 Figure 10 20 Power Dissipation 21 Table 8 22 Figure 11 22 Table 9 23 Figure 12 23 Clock Input 24 Figure 14 24 Table 12 25 Figure 14 24 Table 13 26 Figure 19 25 Memory Read - Bus Master 26 Figure 19 26 Memory Read - Bus Master 27 Table 16 28 Figure 20 27 Memory Read - Bus Master 28 Table 16 28 Figure 21 29 Host Bus Request 31 Table 17 29 Figure 28 32 Asynchronous Read/Write - Bus Master 29 < | | | | Design-for-Emulation Circuit Information 11 Table 2 12 Table 3 17 ELECTRICAL CHARACTERISTICS 18 IMIMING SPECIFICATIONS 20 Table 5 20 Figure 10 20 Power Dissipation 21 Table 8 22 Figure 11 22 Table 9 23 Figure 12 23 Clock Input 24 Table 10 24 Table 10 24 Table 13 26 Figure 14 24 Table 15 25 Figure 18 26 Table 14 26 Figure 19 26 Table 14 26 Figure 19 26 Memory Read - Bus Master 27 Table 15 27 Figure 20 27 Mcmory Write - Bus Master 28 Table 17 29 Figure 21 32 Mornory Write - Bus Master 29 Figure 24 31 | | | | Table 2 12 Table 3 17 ELECTRICAL CHARACTERISTICS 18 TIMING SPECIFICATIONS 20 Figure 10 20 Power Dissipation 21 Table 8 22 Figure 11 22 Table 9 23 Figure 12 23 Clock Input 24 Table 10 24 Figure 14 24 Table 13 26 Figure 17 25 Table 13 26 Figure 18 26 Table 144 26 Figure 19 26 Memory Read - Bus Master 27 Table 15 27 Figure 20 27 Memory Write - Bus Master 28 Table 16 28 Figure 21 28 Table 19 31 Table 19 31 Table 19 31 Table 20 32 Asynchronous Read/Write - Host to ADSP-21161N | Phase-Locked Loop and Crystal Double Enable | 9 | | Table 3 17 ELECTRICAL CHARACTERISTICS 18 TIMING SPECIFICATIONS 20 Table 5 20 Figure 10 20 Power Dissipation 21 Table 8 22 Figure 11 22 Table 9 23 Figure 12 23 Clock Input 24 Table 10 24 Figure 14 24 Table 15 25 Figure 17 25 Table 13 26 Figure 18 26 Table 14. 26 Figure 19 26 Memory Read – Bus Master 27 Table 15 27 Figure 20 27 Memory Write – Bus Master 28 Table 16 28 Figure 21 29 Host Bus Request 31 Table 19 31 Figure 24 31 Table 19 32 Figure 25 32 | | | | ELECTRICAL CHARACTERISTICS 18 TIMING SPECIFICATIONS 20 Table 5 20 Figure 10 20 Power Dissipation 21 Table 8 22 Figure 11 22 Table 9 23 Figure 12 23 Clock Input 24 Table 10 24 Figure 14 24 Table 15 25 Figure 17 25 Table 13 26 Figure 18 26 Table 14 26 Figure 19 26 Memory Read - Bus Master 27 Table 16 28 Figure 20 27 Memory Write - Bus Master 28 Table 17 29 Figure 22 29 Host Bus Request 31 Table 29 32 Figure 24 31 Table 29 32 Figure 25 32 Asynchronous Read/Write - Host to ADSP-21161N< | | | | TIMING SPECIFICATIONS 20 Table 5 20 Figure 10 20 Power Dissipation 21 Table 8 22 Figure 11 22 Table 9 23 Figure 12 23 Clock Input 24 Table 10 24 Figure 14 24 Table 13 26 Figure 17 25 Table 13 26 Figure 18 26 Table 14 26 Figure 19 26 Memory Read – Bus Master 27 Table 15 27 Figure 20 27 Memory Write – Bus Master 28 Table 16 28 Figure 21 28 Synchronous Read/Write – Bus Master 29 Table 19 31 Table 20 32 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 22 33 | | | | Table 5 20 Figure 10 20 Power Dissipation 21 Table 8 22 Figure 1 22 Table 9 23 Figure 12 23 Clock Input 24 Table 10 24 Figure 14 24 Table 12 25 Figure 17 25 Table 13 26 Figure 18 26 Table 14 26 Figure 19 26 Memory Read – Bus Master 27 Table 15 27 Figure 20 27 Memory Write – Bus Master 28 Table 16 28 Figure 21 28 Synchronous Read/Write – Bus Master 29 Table 19 31 Table 19 31 Table 19 31 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N | ELECTRICAL CHARACTERISTICS | 18 | | Figure 10 20 Power Dissipation 21 Table 8 22 Figure 11 22 Table 9 23 Figure 12 23 Clock Input 24 Table 10 24 Figure 14 24 Table 12 25 Figure 17 25 Table 13 26 Figure 18 26 Table 14 26 Figure 19 26 Memory Read - Bus Master 27 Table 15 27 Table 16 28 Figure 20 27 Memory Write - Bus Master 28 Table 16 28 Figure 21 28 Synchronous Read/Write - Bus Master 29 Table 19 31 Table 19 31 Table 20 32 Figure 25 32 Asynchronous Read/Write - Host to ADSP-21161N 33 Table 21 33 Table 22 33 Table 23 35 Table 2 | TIMING SPECIFICATIONS | 20 | | Power Dissipation 21 Table 8 22 Figure 11 22 Table 9 23 Figure 12 23 Clock Input 24 Table 10 24 Figure 14 24 Table 12 25 Figure 17 25 Table 13 26 Figure 18 26 Table 14 26 Figure 19 26 Memory Read – Bus Master 27 Table 15 27 Figure 20 27 Memory Write – Bus Master 28 Table 16 28 Figure 21 28 Synchronous Read/Write – Bus Master 29 Table 17 29 Figure 22 29 Host BusRequest 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Ti | Table 5 | 20 | | Table 8 22 Figure 11 22 Table 9 23 Figure 12 23 Clock Input 24 Table 10 24 Figure 14 24 Table 12 25 Figure 17 25 Table 13 26 Figure 18 26 Table 14 26 Figure 19 26 Memory Read – Bus Master 27 Table 15 27 Figure 20 27 Memory Write – Bus Master 28 Table 16 28 Figure 21 28 Synchronous Read/Write – Bus Master 29 Table 17 29 Figure 22 29 Host BusRequest 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 33 | Figure 10 | 20 | | Figure 11 22 Table 9 23 Figure 12 23 Clock Input 24 Table 10 24 Figure 4 24 Table 12 25 Figure 17 25 Table 13 26 Figure 18 26 Table 14 26 Figure 19 26 Memory Read – Bus Master 27 Table 15 27 Figure 20 27 Memory Write – Bus Master 28 Table 16 28 Figure 21 28 Synchronous Read/Write – Bus Master 29 Table 19 31 Figure 22 29 Host BusRequest 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 37 | Power Dissipation | 21 | | Table 9 23 Figure 12 23 Clock Input 24 Table 10 24 Figure 14 24 Table 12 25 Figure 17 25 Table 13 26 Figure 18 26 Table 14 26 Figure 19 26 Memory Read – Bus Master 27 Table 15 27 Figure 20 27 Memory Write – Bus Master 28 Table 16 28 Figure 21 28 Synchronous Read/Write – Bus Master 29 Table 17 29 Figure 22 29 Host BusRequest 31 Table 19 31 Figure 24 31 Table 20 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 37 | Table 8 | 22 | | Figure 12 23 Clock Input 24 Table 10 24 Figure 14 24 Table 12 25 Figure 17 25 Table 13 26 Figure 18 26 Table 14 26 Figure 19 26 Memory Read – Bus Master 27 Table 15 27 Figure 20 27 Memory Write – Bus Master 28 Table 16 28 Figure 21 28 Synchronous Read/Write – Bus Master 29 Table 17 29 Figure 22 29 Host BusRequest 31 Table 29 31 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 37 | Figure 11 | 22 | | Clock Input 24 Table 10 24 Figure 14 24 Table 12 25 Figure 17 25 Table 13 26 Figure 18 26 Table 14 26 Figure 19 26 Memory Read – Bus Master 27 Table 15 27 Figure 20 27 Memory Write – Bus Master 28 Table 16 28 Figure 21 28 Synchronous Read/Write – Bus Master 29 Table 17 29 Figure 22 29 Host BusRequest 31 Table 19 31 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 36 Table 24 37 | Table 9 | 23 | | Table 10 24 Figure 14 24 Table 12 25 Figure 17 25 Table 13 26 Figure 18 26 Table 14 26 Figure 19 26 Memory Read – Bus Master 27 Table 15 27 Figure 20 27 Memory Write – Bus Master 28 Table 16 28 Figure 21 28 Synchronous Read/Write – Bus Master 29 Table 17 29 Figure 22 29 Host Buskequest 31 Table 19 31 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 37 | Figure 12 | 23 | | Figure 14 24 Table 12 25 Figure 17 25 Table 13 26 Figure 18 26 Table 14 26 Figure 19 26 Memory Read – Bus Master 27 Table 15 27 Figure 20 27 Memory Write – Bus Master 28 Table 16 28 Figure 21 28 Synchronous Read/Write – Bus Master 29 Table 17 29 Figure 22 29 Host BusRequest 31 Table 19 31 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Table 23 33 Table 23 35 Table 24 35 Table 23 35 Table 24 37 | Clock Input | 24 | | Table 12 25 Figure 17 25 Table 3 26 Figure 18 26 Table 14 26 Figure 19 26 Memory Read – Bus Master 27 Table 15 27 Figure 20 27 Memory Write – Bus Master 28 Table 16 28 Figure 21 28 Synchronous Read/Write – Bus Master 29 Table 17 29 Figure 22 29 Host BusRequest 31 Table 19 31 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Table 23 35 Table 24 35 Table 24 35 | Table 10 | 24 | | Figure 17 .25 Table 13 .26 Figure 18 .26 Table 14 .26 Figure 19 .26 Memory Read – Bus Master .27 Table 15 .27 Figure 20 .27 Memory Write – Bus Master .28 Table 16 .28 Figure 21 .28 Synchronous Read/Write – Bus Master .29 Table 17 .29 Figure 22 .29 Host BusRequest .31 Table 19 .31 Figure 24 .31 Table 20 .32 Figure 25 .32 Asynchronous Read/Write – Host to ADSP-21161N .33 Table 21 .33 Table 22 .33 Table 23 .35 Table 24 .35 | Figure 14 | 24 | | Table 13 26 Figure 18 26 Table 14 26 Figure 19 26 Memory Read – Bus Master 27 Table 15 27 Figure 20 27 Memory Write – Bus Master 28 Table 16 28 Figure 21 28 Synchronous Read/Write – Bus Master 29 Table 17 29 Figure 22 29 Host BusRequest 31 Table 19 31 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Tree-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 35 | Table 12 | 25 | | Figure 18 26 Table 14 26 Figure 19 26 Memory Read – Bus Master 27 Table 15 27 Figure 20 27 Memory Write – Bus Master 28 Table 16 28 Figure 21 28 Synchronous Read/Write – Bus Master 29 Table 17 29 Figure 22 29 Host BusRequest 31 Table 19 31 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 37 | Figure 17 | 25 | | Table 14 26 Figure 19 26 Memory Read – Bus Master 27 Table 15 27 Figure 20 27 Memory Write – Bus Master 28 Table 16 28 Figure 21 28 Synchronous Read/Write – Bus Master 29 Table 17 29 Figure 22 29 Host BusRequest 31 Table 19 31 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 37 | Table 13 | 26 | | Figure 19 26 Memory Read – Bus Master 27 Table 15 27 Figure 20 27 Memory Write – Bus Master 28 Table 16 28 Figure 21 28 Synchronous Read/Write – Bus Master 29 Table 17 29 Figure 22 29 Host BusRequest 31 Table 19 31 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 35 | Figure 18 | 26 | | Memory Read – Bus Master 27 Table 15 27 Figure 20 27 Memory Write – Bus Master 28 Table 16 28 Figure 21 28 Synchronous Read/Write – Bus Master 29 Table 17 29 Figure 22 29 Host BusRequest 31 Table 19 31 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 37 | Table 14 | 26 | | Table 15 27 Figure 20 27 Memory Write – Bus Master 28 Table 16 28 Figure 21 28 Synchronous Read/Write – Bus Master 29 Table 17 29 Figure 22 29 Host BusRequest 31 Table 19 31 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 35 | Figure 19 | 26 | | Figure 20 27 Memory Write – Bus Master 28 Table 16 28 Figure 21 28 Synchronous Read/Write – Bus Master 29 Table 17 29 Figure 22 29 Host BusRequest 31 Table 19 31 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 37 | Memory Read - Bus Master | 27 | | Memory Write – Bus Master 28 Table 16 28 Figure 21 28 Synchronous Read/Write – Bus Master 29 Table 17 29 Figure 22 29 Host BusRequest 31 Table 19 31 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 37 | Table 15 | 27 | | Table 16 28 Figure 21 28 Synchronous Read/Write – Bus Master 29 Table 17 29 Figure 22 29 Host BusRequest 31 Table 19 31 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 37 | Figure 20 | 27 | | Figure 21 28 Synchronous Read/Write – Bus Master 29 Table 17 29 Figure 22 29 Host BusRequest 31 Table 19 31 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 37 | Memory Write - Bus Master | 28 | | Synchronous Read/Write – Bus Master 29 Table 17 29 Figure 22 29 Host BusRequest 31 Table 19 31 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 37 | Table 16 | 28 | | Table 17 29 Figure 22 29 Host BusRequest 31 Table 19 31 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 37 | Figure 21 | 28 | | Figure 22 29 Host BusRequest 31 Table 19 31 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 37 | Synchronous Read/Write - Bus Master | 29 | | Host BusRequest 31 Table 19 31 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 37 | Table 17 | 29 | | Table 19 31 Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 37 | Figure 22 | 29 | | Figure 24 31 Table 20 32 Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 37 | Host BusRequest | 31 | | Table 20 32 Figure 25 32 Asynchronous Read/Write - Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing - Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 37 | Table 19 | 31 | | Figure 25 32 Asynchronous Read/Write – Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 37 | Figure 24 | 31 | | Asynchronous Read/Write - Host to ADSP-21161N 33 Table 21 33 Table 22 33 Three-State Timing - Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 37 | Table 20 | 32 | | Table 21 .33 Table 22 .33 Three-State Timing – Bus Master, Bus Slave .35 Figure 27 .36 Table 23 .35 Table 24 .37 | Figure 25 | 32 | | Table 22 33 Three-State Timing – Bus Master, Bus Slave 35 Figure 27 36 Table 23 35 Table 24 37 | Asynchronous Read/Write - Host to ADSP-21161N | 33 | | Three-State Timing – Bus Master, Bus Slave .35 Figure 27 .36 Table 23 .35 Table 24 .37 | · | | | Figure 27 .36 Table 23 .35 Table 24 .37 | | | | Figure 27 .36 Table 23 .35 Table 24 .37 | Three-State Timing – Bus Master, Bus Slave | 35 | | Table 23 Table 24 | · · · · · · · · · · · · · · · · · · · | | | Table 24 | | | | | | | | | Figure 28 | 38 | | ocation Pag | ge | |-----------------------|-----------| | Changes to: | | | Table 25 | 39 | | Table 26 | | | Figure 29 | | | Table 29 4 | | | Table 30 | | | Table 31 | | | Table 32 | | | Table 36 | <b>17</b> | | Figure 35 | | | Figure 37 | | | Figure 39 | | | Table 39 | 53 | | DUTLINE DIMENSIONS | | | Changes to formatting | al |