November 2005 ## **SCAN90004** # 4-Channel LVDS Buffer/Repeater with Pre-Emphasis and IEEE 1149.6 ## **General Description** The SCAN90004 is a four channel 1.5 Gbps LVDS buffer/ repeater. High speed data paths and flow-through pinout minimize internal device jitter and simplify board layout, while configurable pre-emphasis overcomes ISI jitter effects from lossy backplanes and cables. The differential inputs interface to LVDS, and Bus LVDS signals such as those on National's 10-, 16-, and 18- bit Bus LVDS SerDes, as well as CML and LVPECL. The differential inputs and outputs are internally terminated with a $100\Omega$ resistor to improve performance and minimize board space. The repeater function is especially useful for boosting signals for longer distance transmission over lossy cables and backplanes. Integrated IEEE 1149.1 (JTAG) and 1149.6 circuitry supports testability of both single-ended LVTTL/CMOS and high-speed differential LVDS interconnects. The 3.3V supply, CMOS process, and LVDS I/O ensure stable high performance at low power over the entire industrial -40 to +85°C temperature range. ## **Features** - 1.5 Gbps data rate per channel - Configurable pre-emphasis drives lossy backplanes and cables - Low output skew and jitter - Hot plug protection - LVDS/CML/LVPECL compatible input, LVDS output - On-chip 100Ω input and output termination - 15 kV ESD protection on LVDS inputs and outputs - IEEE 1149.1 and 1149.6 compliant - Fault Insertion - Single 3.3V supply - Very low power consumption - Industrial -40 to +85°C temperature range - Small TQFP Package Footprint - Evaluation Kit Available - See DS90LV004 for non-JTAG version SCAN90004 Block Diagram #### **Pin Descriptions** Pin **TQFP Pin** I/O, Type Description Name Number **DIFFERENTIAL INPUTS** IN0+ 13 I, LVDS Channel 0 inverting and non-inverting differential inputs. INO-14 IN1+ 15 I, LVDS Channel 1 inverting and non-inverting differential inputs. IN1-16 IN2+ 19 I, LVDS Channel 2 inverting and non-inverting differential inputs. IN2-20 IN3+ I, LVDS 21 Channel 3 inverting and non-inverting differential inputs. IN3-**DIFFERENTIAL OUTPUTS** OUT0+ O, LVDS Channel 0 inverting and non-inverting differential outputs. (Note 1) OUT0-47 OUT1+ O, LVDS 46 Channel 1 inverting and non-inverting differential outputs. (Note 1) OUT1-45 OUT2+ 42 O, LVDS Channel 2 inverting and non-inverting differential outputs. (Note 1) OUT2-41 OUT3+ 40 O, LVDS Channel 3 inverting and non-inverting differential outputs. (Note 1) OUT3-39 **DIGITAL CONTROL INTERFACE PWDN** 12 I, LVTTL A logic low at PWDN activates the hardware power down mode. PEM0 I, LVTTL Pre-emphasis Control Inputs (affects all Channels) 1 PEM1 2 TDI I, LVTTL Test Data Input to support IEEE 1149.1 features 34 TDO O, LVTTL 35 Test Data Output to support IEEE 1149.1 features TMS I, LVTTL Test Mode Select to support IEEE 1149.1 features 27 TCK I, LVTTL Test Clock to support IEEE 1149.1 features 26 TRST 25 I, LVTTL Test Reset to support IEEE 1149.1 features **POWER** $V_{\mathsf{DD}}$ 3, 4, 5, 7, 10, 11, I, Power $V_{DD} = 3.3V, \pm 5\%$ 28, 29, 32, 33 **GND** 8, 9, 17, 18, 23, I, Power Ground 24, 37, 38, 43, 44 N/C 6, 30, 31, 36 No Connect Note 1: The LVDS outputs do not support a multidrop (BLVDS) environment. The LVDS output characteristics of the SCAN90004 device have been optimized for point-to-point backplane and cable applications. 250V ## **Absolute Maximum Ratings** (Note 2) LVDS Output Short Circuit Current +40 mA Junction Temperature +150°C Storage Temperature -65°C to +150°C Lead Temperature (Solder, 4sec) 260°C ESD Last Passing Voltage HBM, $1.5k\Omega$ , 100pF 15kV EIAJ, 0Ω, 200pF ## Recommended Operating Conditions Operating Temperature $(T_A)$ Industrial -40°C to +85°C **Note 2:** Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. National does not recommend operation of products outside of recommended operation conditions. Note 3: $V_{ID}$ max < 2.4V ## **Electrical Characteristics** Over recommended operating supply and temperature ranges unless other specified. | Symbol | Parameter | Conditions | Min | Typ<br>(Note 4) | Max | Units | |-------------------|-----------------------------------------------|-------------------------------------------------------|----------------------|-----------------|----------|-------| | LVTTL DO | SPECIFICATIONS (PWDN, PE | M0, PEM1, TDI, TDO, TCK, TMS, TRST) | • | , | | | | V <sub>IH</sub> | High Level Input Voltage | | 2.0 | | $V_{DD}$ | V | | V <sub>IL</sub> | Low Level Input Voltage | | GND | | 0.8 | V | | I <sub>IH</sub> | High Level Input Current | $V_{IN} = V_{DD} = V_{DDMAX}$ | -10 | | +10 | μΑ | | I <sub>IL</sub> | Low Level Input Current | $V_{IN} = V_{SS}, V_{DD} = V_{DDMAX}$ | -10 | | +10 | μΑ | | I <sub>ILR</sub> | Low Level Input Current | TDI, TMS, TRST | -40 | | -200 | μΑ | | C <sub>IN1</sub> | Input Capacitance | Any Digital Input Pin to V <sub>SS</sub> | | 3.5 | | pF | | C <sub>OUT1</sub> | Output Capacitance | Any Digital Output Pin to V <sub>SS</sub> | | 5.5 | | pF | | V <sub>CL</sub> | Input Clamp Voltage | I <sub>CL</sub> = -18 mA | -1.5 | -0.8 | | V | | V <sub>OH</sub> | High Level Output Voltage | $I_{OH} = -12 \text{ mA}, V_{DD} = 3.15 \text{ V}$ | 2.4 | | | V | | | (TDO) | $I_{OH} = -100 \mu A, V_{DD} = 3.15 V$ | V <sub>DD</sub> -0.2 | | | V | | V <sub>OL</sub> | Low Level Output Voltage | I <sub>OL</sub> = 12 mA, V <sub>DD</sub> = 3.15 V | | | 0.5 | V | | | (TDO) | $I_{OL} = 100 \mu A, V_{DD} = 3.15 V$ | | | 0.2 | V | | los | Output Short Circuit Current | TDO | -15 | | -125 | mA | | l <sub>oz</sub> | Output TRI-STATE Current | TDO | -10 | | +10 | μΑ | | LVDS INF | PUT DC SPECIFICATIONS (INn± | :) | 1 | | | | | $V_{TH}$ | Differential Input High<br>Threshold (Note 5) | $V_{CM} = 0.8V \text{ to } 3.4V,$<br>$V_{DD} = 3.45V$ | | 0 | 100 | mV | | V <sub>TL</sub> | Differential Input Low<br>Threshold (Note 5) | $V_{CM} = 0.8V \text{ to } 3.4V,$<br>$V_{DD} = 3.45V$ | -100 | 0 | | mV | | V <sub>ID</sub> | Differential Input Voltage | $V_{CM} = 0.8V$ to 3.4V, $V_{DD} = 3.45V$ | 100 | | 2400 | mV | | V <sub>CMR</sub> | Common Mode Voltage Range | V <sub>ID</sub> = 150 mV, V <sub>DD</sub> = 3.45V | 0.05 | | 3.40 | V | | C <sub>IN2</sub> | Input Capacitance | IN+ or IN- to V <sub>SS</sub> | | 3.5 | | pF | | I <sub>IN</sub> | Input Current | $V_{IN} = 3.45V$ , $V_{DD} = V_{DDMAX}$ | -10 | | +10 | μΑ | | | | $V_{IN} = 0V, V_{DD} = V_{DDMAX}$ | -10 | | +10 | μΑ | **Electrical Characteristics** (Continued) Over recommended operating supply and temperature ranges unless other specified. | Symbol | Parameter | Conditions | Min | Typ<br>(Note 4) | Max | Units | |-------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------|-----------------|-------|-------| | LVDS OU | TPUT DC SPECIFICATIONS (O | UTn±) | | | | | | V <sub>OD</sub> | Differential Output Voltage,<br>0% Pre-emphasis (Note 5) | $R_L = 100\Omega$ between OUT+ and OUT- | 250 | 500 | 600 | mV | | $\Delta V_{OD}$ | Change in V <sub>OD</sub> between Complementary States | | -35 | | 35 | mV | | V <sub>os</sub> | Offset Voltage (Note 6) | | 1.05 | 1.18 | 1.475 | V | | $\Delta V_{OS}$ | Change in V <sub>OS</sub> between Complementary States | | -35 | | 35 | mV | | I <sub>os</sub> | Output Short Circuit Current | OUT+ or OUT- Short to GND | | -60 | -90 | mA | | C <sub>OUT2</sub> | Output Capacitance | OUT+ or OUT- to GND when TRI-STATE | | 5.5 | | pF | | SUPPLY ( | CURRENT (Static) | | | | | | | I <sub>cc</sub> | Supply Current | All inputs and outputs enabled and active, terminated with differential load of $100\Omega$ between OUT+ and OUT | | 117 | 140 | mA | | I <sub>CCZ</sub> | Supply Current - Power Down<br>Mode | PWDN = L | | 2.7 | 6 | mA | | SWITCHIN | G CHARACTERISTICS—LVDS | OUTPUTS | | | | | | t <sub>LHT</sub> | Differential Low to High<br>Transition Time | Use an alternating 1 and 0 pattern at 200 Mb/s, measure between 20% and 80% of V <sub>OD</sub> . | | 210 | 300 | ps | | t <sub>HLT</sub> | Differential High to Low<br>Transition Time | | | 210 | 300 | ps | | t <sub>PLHD</sub> | Differential Low to High<br>Propagation Delay | Use an alternating 1 and 0 pattern at 200 Mb/s, measure at 50% V <sub>OD</sub> between input to output. | | 2.0 | 3.2 | ns | | t <sub>PHLD</sub> | Differential High to Low<br>Propagation Delay | | | 2.0 | 3.2 | ns | | t <sub>SKD1</sub> | Pulse Skew | t <sub>PLHD</sub> -t <sub>PHLD</sub> | | 25 | 80 | ps | | t <sub>SKCC</sub> | Output Channel to Channel Skew | Difference in propagation delay (t <sub>PLHD</sub> or t <sub>PHLD</sub> ) among all output channels. | | 50 | 125 | ps | | t <sub>JIT</sub> | Jitter (0% Pre-emphasis) | RJ - Alternating 1 and 0 at 750 MHz (Note 8) | | 1.1 | 1.5 | psrms | | | (Note 7) | DJ - K28.5 Pattern, 1.5 Gbps (Note 9) | | 43 | 62 | psp-p | | | | TJ - PRBS 2 <sup>23</sup> -1 Pattern, 1.5 Gbps (Note 10) | | 35 | 85 | psp-p | | t <sub>ON</sub> | LVDS Output Enable Time | Time from PWDN to OUT± change from TRI-STATE to active. | | | 300 | ns | | t <sub>OFF</sub> | LVDS Output Disable Time | Time from PWDN to OUT± change from active to TRI-STATE. | | | 12 | ns | ## **Electrical Characteristics** (Continued) Over recommended operating supply and temperature ranges unless other specified. | Symbol | Parameter | Conditions | Min | Typ<br>(Note 4) | Max | Units | | |-----------------------------------------|--------------------------------|----------------------------------|------|-----------------|-----|-------|--| | SWITCHING CHARACTERISTICS—SCAN FEATURES | | | | | | | | | f <sub>MAX</sub> | Maximum TCK Clock<br>Frequency | $R_L = 500\Omega,$ $C_L = 35 pF$ | 25.0 | | | MHz | | | t <sub>S</sub> | TDI to TCK, H or L | | 3.0 | | | ns | | | t <sub>H</sub> | TDI to TCK, H or L | | 0.5 | | | ns | | | ts | TMS to TCK, H or L | | 2.5 | | | ns | | | t <sub>H</sub> | TMS to TCK, H or L | | 0.5 | | | ns | | | t <sub>w</sub> | TCK Pulse Width, H or L | | 10.0 | | | ns | | | t <sub>w</sub> | TRST Pulse Width, L | | 2.5 | | | ns | | | t <sub>REC</sub> | Recovery Time, TRST to TCK | | 1.0 | | | ns | | - Note 4: Typical parameters are measured at V<sub>DD</sub> = 3.3V, T<sub>A</sub> = 25°C. They are for reference purposes, and are not production-tested. - $\textbf{Note 5:} \ \ \text{Differential output voltage V}_{\text{OD}} \ \text{is defined as ABS}(\text{OUT+-OUT-}). \ \text{Differential input voltage V}_{\text{ID}} \ \text{is defined as ABS}(\text{IN+-IN-}).$ - $\textbf{Note 6:} \ \ \text{Output offset voltage V}_{\text{OS}} \ \text{is defined as the average of the LVDS single-ended output voltages at logic high and logic low states}.$ - Note 7: Jitter is not production tested, but guaranteed through characterization on a sample basis. - Note 8: Random Jitter, or RJ, is measured RMS with a histogram including 1500 histogram window hits. The input voltage = $V_{ID}$ = 500mV, 50% duty cycle at 750MHz, $t_r = t_f$ = 50ps (20% to 80%). - **Note 9:** Deterministic Jitter, or DJ, is measured to a histogram mean with a sample size of 350 hits. The input voltage = $V_{ID}$ = 500mV, K28.5 pattern at 1.5 Gbps, $t_r = t_f$ = 50ps (20% to 80%). The K28.5 pattern is repeating bit streams of (0011111010 1100000101). - Note 10: Total Jitter, or TJ, is measured peak to peak with a histogram including 3500 window hits. Stimulus and fixture jitter has been subtracted. The input voltage = $V_{ID}$ = 500mV, $2^{23}$ -1 PRBS pattern at 1.5 Gbps, $t_r = t_f$ = 50ps (20% to 80%). ## **Feature Descriptions** #### **OUTPUT CHARACTERISTICS** The output characteristics of the SCAN90004 have been optimized for point-to-point backplane and cable applications, and are not intended for multipoint or multidrop signaling. #### **POWERDOWN MODE** The PWDN input activates a hardware powerdown mode. When the powerdown mode is active (PWDN=L), all input and output buffers and internal bias circuitry are powered off and disabled. Outputs are tri-stated in powerdown mode. JTAG Circuitry is active per the IEEE standard, but does not switch unless TCK is toggling. When exiting powerdown mode, there is a delay associated with turning on bandgap references and input/output buffer circuits as indicated in the LVDS Output Switching Characteristics #### **PRE-EMPHASIS** Pre-emphasis dramatically reduces ISI jitter from long or lossy transmission media. Two pins are used to select the pre-emphasis level for all outputs: off, low, medium, or high. #### **Pre-emphasis Control Selection Table** | PEM1 | PEM0 | Pre-Emphasis | |------|------|--------------| | 0 | 0 | Off | | 0 | 1 | Low | | 1 | 0 | Medium | | 1 | 1 | High | #### INPUT FAILSAFE BIASING External pull up and pull down resistors may be used to provide enough of an offset to enable an input failsafe under open-circuit conditions. This configuration ties the positive LVDS input pin to $V_{\rm DD}$ thru a pull up resistor and the negative LVDS input pin is tied to GND by a pull down resistor. The pull up and pull down resistors should be in the $5k\Omega$ to $15k\Omega$ range to minimize loading and waveform distortion to the driver. The common-mode bias point ideally should be set to approximately 1.2V (less than 1.75V) to be compatible with the internal circuitry. Please refer to application note AN-1194 "Failsafe Biasing of LVDS Interfaces" for more information. ## **Design-for-Test (DfT) Features** #### IEEE 1149.1 (JTAG) SUPPORT The SCAN90004 supports a fully compliant IEEE 1149.1 interface. The Test Access Port (TAP) provides access to boundary scan cells at each LVTTL I/O on the device for interconnect testing. Differential pins are included in the same boundary scan chain but instead contain IEEE1149.6 cells. IEEE1149.6 is the improved IEEE standard for testing high-speed differential signals. Refer to the BSDL file located on National's website for the details of the SCAN90004 IEEE 1149.1 implementation. #### **IEEE 1149.6 SUPPORT** AC-coupled differential interconnections on very high speed (1+ Gbps) data paths are not testable using traditional IEEE 1149.1 techniques. The IEEE 1149.1 structures and methods are intended to test static (DC-coupled), single ended networks. IEEE1149.6 is specifically designed for testing high-speed differential, including AC coupled networks. The SCAN90004 is intended for high-speed signalling up to 1.5 Gbps and includes IEEE1149.6 on all differential inputs and outputs. #### **FAULT INSERTION** Fault Insertion is a technique used to assist in the verification and debug of diagnostic software. During system testing faults are "injected" to simulate hardware failure and thus help verify the monitoring software can detect and diagnose these faults. In the SCAN90004 an IEEE1149.1 "stuck-at" instruction can create a stuck-at condition, either high or low, on any pin or combination of pins. A more detailed description of the stuck-at feature can be found in NSC Applications note AN-1313. ## **Typical Performance Characteristics** #### Power Supply Current vs. Bit Data Rate 20113041 Dynamic power supply current was measured while running a clock or PRBS $2^{23}$ -1 pattern with all 4 channels active. $V_{CC}=3.3V,\,T_A=+25^{\circ}C,\,V_{ID}=0.5V,\,V_{CM}=1.2V$ ## Total Jitter $(T_J)$ vs. Bit Data Rate Total Jitter measured at 0V differential while running a PRBS $2^{23}$ -1 pattern with a single channel active. $V_{CC}$ = 3.3V, $T_A$ = +25°C, $V_{ID}$ = 0.5V, 0% Pre-emphasis #### Total Jitter (T<sub>J</sub>) vs. Temperature Total Jitter measured at 0V differential while running a PRBS $2^{23}$ -1 pattern with a single channel active. $V_{CC}=3.3V,\,V_{ID}=0.5V,\,V_{CM}=1.2V,\,1.5$ Gbps data rate, 0% Pre-emphasis ### Positive Edge Transition vs. Pre-emphasis Level FIGURE 1. Typical Performance Characteristics of the SCAN90004 ## Physical Dimensions inches (millimeters) unless otherwise noted 48-TQFP NS Package Number VBC48a Order Number SCAN90004TVS (250 piece Tray) National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications. For the most current product information visit us at www.national.com. #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### BANNED SUBSTANCE COMPLIANCE National Semiconductor manufactures products and uses packing materials that meet the provisions of the Customer Products Stewardship Specification (CSP-9-111C2) and the Banned Substances and Materials of Interest Specification (CSP-9-111S2) and contain no "Banned Substances" as defined in CSP-9-111S2. Leadfree products are RoHS compliant. National Semiconductor Americas Customer Support Center Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959 com Français Tel: +33 (0) 1 41 91 8790 **National Semiconductor** National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560