Data sheet acquired from Harris Semiconductor # **CMOS FIFO Register** 4 Bits X 16 Words High-Voltage Types (20-Volt Rating) CD40105B is a low-power first-infirst-out (FIFO) "elastic" storage register that can store 16 4-bit words. It is capable of handling input and output data at different shifting rates. This feature makes it particularly useful as a buffer between asynchronous systems. Each word position in the register is clocked by a control flip-flop, which stores a marker bit. A "1" signifies that the position's data is filled and a "0" denotes a vacancy in that position. The control flip-flop detects the state of the preceding flip-flop and communicates its own status to the succeeding flip-flop. When a control flip-flop is in the "0" state and sees a "1" in the preceding flip-flop, it generates a clock pulse that transfers data from the preceding four data latches into its own four data latches and resets the preceding flip-flop to "0". The first and last control flip-flops have buffered outputs. Since all empty locations "bubble" automatically to the input end, and all valid data ripple through to the output end, the status of the first control flip-flop (DATA-IN READY) indicates if the FIFO is full, and the status of the last flip-flop (DATA-OUT READY) indicates if the FIFO contains data. As the earliest data are removed from the bottom of the data stack (the output end), all data entered later will automatically propagate (ripple) toward the output. Loading Data — Data can be entered whenever the DATA-IN READY (DIR) flag is high, by a low to high transition on the SHIFT-IN (SI) input. This input must go low momentarily before the next word is accepted by the FIFO. The DIR flag will go low momentarily, until the data have been trans- ### Features: - Independent asynchronous inputs and outputs - 3-state outputs Expandable in either direction - Status indicators on input and output Reset capability - Standardized, symmetrical output characteristics - 100% tested for quiescent current at 20 V - 5-V, 10-V, and 15-V parametric ratings - Maximum input current of 1 µA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C - Noise margin (over full package-temperature range): 1 V at V<sub>DD</sub> = 5 V 2 V at V<sub>DD</sub> = 10 V 2.5 V at V<sub>DD</sub> = 15 V - Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices" ferred to the second location. The flag will remain low when all 16-word locations are filled with valid data, and further pulses on the SI input will be ignored until DIR goes high. Unloading Data — As soon as the first word has rippled to the output, DATA-OUT READY (DOR) goes high, and data can be removed by a falling edge on the SO input. This falling edge causes the DOR signal to go low while the word on the output is dumped and the next word moves to the output. As long as valid data are available in the FIFO, the DOR signal will go high again signifying that the next word is ready at the output. When the FIFO is empty, DOR will remain low, and any further commands will be ignored until a "1" marker ripples down to the last control register, ## DO Δn 12 Dι QI D2 92 03 - 03 DATA-OUT HIFT OUT 15 DATA-IN READY V<sub>DO</sub> = 16 MASTER 92CS-27282R **FUNCTIONAL DIAGRAM** # Applications: CD40105B Types - Bit rate smoothing - CPU/terminal buffering - Data communications - Peripheral buffering - Line printer input buffers - Auto dialers - CRT buffer memories - Radar data acquisition when DOR goes high. Unloading of data is inhibited while the 3-state control input is high. The 3-state control signal should not be shifted from high to low (data outputs turned on) while the SHIFT-OUT is at logic 0. This level change would cause the first word to be shifted out (unloaded) immediately and the data to be lost. Cascading — The CD40105B can be cascaded to form longer registers simply by connecting the DIR to SO and DOR to SI. In the cascaded mode, a MASTER RESET pulse must be applied after the supply voltage is turned on. For words wider than 4 bits, the DIR and the DOR outputs must be gated together with AND gates. Their outputs drive the SI and SO inputs in parallel, if expanding is done in both directions (see Figs. 3 and 15). 3-State Outputs — In order to facilitate data busing, 3-state outputs are provided on the data output lines, while the load condition of the register can be detected by the state of the DOR output. Master Reset — A high on the MASTER RESET (MR) sets all the control logic marker bits to "0". DOR goes low and DIR goes high. The contents of the data register are not changed, only declared invalid, and will be superseded when the first word is loaded. The shift-in must be low during Master Reset. The CD40105B types are supplied in 16-lead hermetic dual-in-line ceramic packages (D and F suffixes), 16-lead dual-in-line plastic packages (E suffix), and in chip form (H suffix). # MAXIMUM RATINGS, Absolute-Maximum Values: DC SUPPLY-VOLTAGE RANGE, (VDD) Voltages referenced to VSS Terminal) VOLTAGE RANGE, ALL INPUTS DC INPUT VOLTAGE RANGE, ALL INPUTS DC INPUT CURRENT, ANY ONE INPUT # 10mA POWER DISSIPATION PER PACKAGE (PD): For TA = -55°C to +100°C For TA = +100°C to +125°C Derate Linearity at 12mW/°C to 200mW DEVICE DISSIPATION PER OUTPUT TRANSISTOR FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package Types) 100mW OPERATING-TEMPERATURE RANGE (TA) STORAGE TEMPERATURE RANGE (Tatg) -65°C to +150°C LEAD TEMPERATURE (DURING SOLDERING): At distance 1/16 ± 1/32 inch (1.59 ± 0.79mm) from case for 10s max +265°C # RECOMMENDED OPERATING CONDITIONS at 25°C, Except as Noted For maximum.reliability, nominal operating conditions should be selected so that operation is always within the following ranges: | CHARACTERISTIC | V <sub>DD</sub> | LIM | UNITS | | | |------------------------------------------------------------------------------|-----------------|-------------------|----------------|-----|--| | | (V) | Min. | Max. | | | | Supply-Voltage Range (For T <sub>A</sub> = Full Package – Temperature Range) | 7 Ju | 3 | 18 | ٧ | | | Shift-In or Shift-Out Rate | 5<br>10<br>15 | ,<br> + 1 | 1.5<br>3<br>4 | MHz | | | Shift-In Pulse Width (Pin 3) | 5<br>10<br>15 | 200<br>80<br>60 | | ns | | | Shift-Out Pulse Width (Pin 15) | 5<br>10<br>15 | 180<br>75<br>55 | -<br>-<br>- | ns | | | Shift-In or Shift-Out Rise Time | 5<br>10<br>15 | | 15<br>15<br>15 | μs | | | Shift-In Fall Time | 5<br>10<br>15 | _<br>_<br>_ | 15<br>15<br>15 | μs | | | Shift-Out Fall Time | 5<br>10<br>15 | -<br>- | 15<br>5<br>5 | μs | | | Data Hold Time | 5<br>10<br>15 | 350<br>150<br>120 | -<br>-<br>- | ns | | | Master Reset Pulse Width | 5<br>10<br>15 | 220<br>90<br>60 | _<br>_<br>_ | ns | | Fig. 1 - Logic diagram for the CD401058. Fig. 2 - CD40105B functional block diagram. Fig. 3 - Expansion, 4-bits wide-by-16 N-bits long. Fig. 4 — Typical output low (sink) current characteristics. Fig. 5 – Minimum output low (sink) current characteristics. | STATIC ELECTRICAL CHARACTERISTICS | | | | | | | | | | | | |------------------------------------------|----------------|-----------------|-----------------|---------------------------------------|-------|-------|-------|-------|-------------------|-------------|-----| | CHARAC-<br>TERISTIC | CONDITIONS | | | LIMITS AT INDICATED TEMPERATURES (°C) | | | | | | N<br>I<br>T | | | | v <sub>o</sub> | | V <sub>DD</sub> | | | | | +25 | | | s | | | (V) | V <sub>IN</sub> | (V) | -55 | -40 | +85 | +125 | Min. | Тур. | Max. | | | Quiescent<br>Device<br>Current, | | 0,5 | .5 | 5 | 5 | 150 | 150 | - | 0.04 | 5 | μА | | | _ | 0,10 | -10 | 10 | 10 | 300 | 300 | - | 0.04 | 10 | | | | | 0,15 | 15 | 20 | 20 | 600 | 600 | _ | 0.04 | 20 | | | <sup>1</sup> DD Max. | _ | 0,20 | 20 | 100 | 100 | 3000 | 3000 | - | 0.08 | 100 | | | Output Low<br>(Sink) Current<br>IOL Min. | 0.4 | 0,5 | 5 | 0.64 | 0.61 | 0.42 | 0.36 | 0.51 | 1 | | | | | 0.5 | 0,10 | 10 | 1.6 | 1.5 | 1.1 | 0.9 | 1.3 | 2.6 | _ | | | | 1.5 | 0,15 | 15 | 4.2 | 4 | 2.8 | 2.4 | 3.4 | 6.8 | _ | | | Output High<br>(Source) | 4.6 | 0,5 | 5 | -0.64 | -0.61 | -0.42 | -0.36 | -0.51 | -1 | _ | mA | | | 2.5 | 0,5 | 5 | -2 | -1.8 | -1.3 | -1.15 | -1.6 | -3.2 | - | | | Current,<br>IOH Min. | 9.5 | 0,10 | 10 | -1.6 | -1.5 | -1,1 | -0.9 | -1.3 | -2.6 | _ | | | OH WILL | 13.5 | 0,15 | 15 | -4.2 | -4 | -2.8 | -2.4 | -3.4 | -6.8 | _ | | | Output Voltage: | <u> </u> | 0,5 | 5 | 0.05 | | | | _ | 0 | 0.05 | | | Low-Level, | _ | 0,10 | 10 | 0.05 | | | | - | 0 | 0.05 | 1 1 | | VOL Max. | _ | 0,15 | 15 | 0.05 | | | | _ | 0 | 0.05 | | | Output | | 0,5 | 5 | 4.95 4.95 5 - | | | | | _ | | | | Voltage:<br>High-Level, | _ | 0,10 | 10 | 9.95 | | | | 9.95 | 10 | _ | | | VOH Min. | | 0,15 | 15 | 14.95 14.95 15 | | | | | - | | | | Input Low | 0.5,4.5 | _ | 5 | 1.5 – – | | | | | 1.5 | | | | Voltage | 1,9 | _ | 10 | 3 | | | | | - | 3 | ] | | V <sub>1L</sub> Max. | 1.5,13.5 | _ | 15 | 4 | | | | | _ | 4 | v | | Input High | 0.5,4.5 | - | 5 | 3.5 | | | | 3.5 | _ | ·- | | | Voltage,<br>V <sub>IH</sub> Min. | 1,9 | - | 10 | 7 | | | | 7 | _ | - | | | | 1.5,13.5 | _ | 15 | 11 | | | 11 | - | - | | | | Input Current I <sub>IN</sub> Max. | | 0,18 | 18 | ±0.1 | ±0.1 | ±1 | ±1 | - | ±10 <sup>-5</sup> | ±0.1 | μΑ | | 3-State<br>Output<br>Leakage<br>Current | 0,18 | 0,18 | 18 | ±0.4 | ±0.4 | ±12 | ±12 | _ | ±10 <sup>-4</sup> | ±0.4 | μΑ | IOUT Max. Fig. 9 — Typical dynamic power dissipation as a function of frequency. Fig. 10 – Dynamic power dissipation test circuit. Fig. 6 — Typical output high (source) current characteristics. Fig. 7 — Minimum output high (source) current characteristics. Fig. 8 - Typical transition time as a function of load capacitance. Fig. 11 — Quiescent-device-current test circuit. # CD40105B Types DYNAMIC ELECTRICAL CHARACTERISTICS at T $_A$ = 25°C; Input t $_{r}$ , t $_{f}$ = 20 ns, C $_{L}$ = 50 pF, R $_{L}$ = 200 k $\Omega$ | CHARACTERISTIC | TEST CONDI | LIMITS | | | UNITS | | |--------------------------------------------------------------------|-------------|---------------------|----------------|------------------|-------------------|------| | | | V <sub>DD</sub> (V) | Min. | Тур. | Max. | | | Propagation Delay Time: Shift-Out or Reset to Data-Out Ready, tpHL | | 5<br>10<br>15 | | 185<br>90<br>65 | 370<br>180<br>130 | n\$ | | Shift-In to Data-In Ready, tpHL | | 5<br>10<br>15 | 1 1 | 160<br>65<br>45 | 320<br>130<br>90 | ns | | Shift-Out to Q <sub>n</sub> Out, | | 5<br>10<br>15 | -<br>- | 210<br>100<br>70 | | ns | | 3-State Control to Data Out Note 1 tpZH, tpZL | | 5<br>10<br>15 | | 140<br>60<br>40 | 280<br>120<br>80 | ns | | tpHZ, tpLZ | | 5<br>10<br>15 | , <del>1</del> | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Ripple-Through Delay Input to Output, | . : | 5<br>10<br>15 | 1 1 1 | 2<br>1<br>0.7 | 4<br>2<br>1.4 | μs | | Transition Time, t <sub>THL</sub> , t <sub>TLH</sub> | | 5<br>10<br>15 | 1 1-1 | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Maximum Shift-In or Shift-Out Rate, | | 5<br>10<br>15 | 1.5<br>3<br>4 | 3<br>6<br>8 | 1, 1 1 | MHz | | Minimum Shift-In Pulse Width,<br>(Pin 3) tw | | 5<br>10<br>15 | 1 1 1 | 100<br>40<br>30 | 200<br>80<br>60 | ns | | Minimum Shift-Out Pulse Width,<br>(Pìn 15) <sup>t</sup> WL | | 5<br>10<br>15 | 1 1 | 90<br>35<br>25 | 180<br>75<br>55 | ns | | Maximum Shift-In or Shift-Out Rise<br>Time, t <sub>r</sub> | | 5<br>10<br>15 | 1 1 1 | , I I | 15<br>15<br>15 | μs . | | Maximum Shift-In Fall Time,<br>t <sub>f</sub> | | 5<br>10<br>15 | 1 1 1 | 1 1 1 | 15<br>15<br>15 | μs | | Maximum Shift-Qut Fall Time, | | 5<br>10<br>15 | | 1 1 1 | 15<br>5<br>5 | μs | | Minimum Data Setup Time, t <sub>SU</sub> | | 5<br>10<br>15 | _<br> | -<br>- | 0<br>0<br>0 | ns | | Minimum Data Hold Time, t <sub>H</sub> | | 5<br>10<br>15 | -<br>- | 175<br>75<br>60 | 350<br>150<br>120 | ns | | Data-In Ready Pulse Width, t <sub>WL</sub> | | 5<br>10<br>15 | 1 1 1 | 260<br>100<br>70 | 520<br>200<br>140 | ns | | Data-Out Ready Pulse Width, t <sub>WL</sub><br>(Pin 14) | | 5<br>10<br>15 | , <u> </u> | 220<br>90<br>65 | 440<br>180<br>130 | ns | | Minimum Master Reset Pulse Width,<br><sup>t</sup> WH | | 5<br>10<br>15 | 1 1 1 | 100<br>45<br>30 | 200<br>90<br>60 | ns | | Input Capacitance CIN | (Any Input) | _ | _ | 5 | 7.5 | pF | Note 1: The Output Enable Line (Pin 1) should be low for limits specified. Fig. 12 - Input-voltage test circuit. Fig. 13 - Input current test circuit. TERMINAL ASSIGNMENT Fig. 14 — Timing diagram for the CD40105B. Annual Section 14 Fig. 15 - Expansion, 8-bits-wide-by-16 N-bits long using CD40105. Dimension and pad layout for CD40105B. Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils (10<sup>-3</sup> inch). ## **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated