Data sheet acquired from Harris Semiconductor ## TERMINAL ASSIGNMENT ## 8-Input Universal Shift/Storage Register with Common Parallel I/O Pins CD54/74AC/ACT299 - Asynchronous Reset CD54/74AC/ACT323 - Synchronous Reset ### Type Features: - Buffered inputs - Typical propagation delay: 6 ns @ $V_{CC} = 5 V$ , $T_A = 25^{\circ} C$ . $C_L = 50 DF$ The RCA CD54/74AC299 and CD54/74AC323 and the CD54/74ACT299 and CD54/74ACT323 are 3-state, 8-input universal shift/storage registers with common parallel I/O pins. These devices use the RCA ADVANCED CMOS technology. These registers have four synchronous-operating modes controlled by the two select inputs as shown in the Mode Select (S0, S1) table. The Mode Select, the Serial Data (DSO, DS7), and the Parallel Data (I/O<sub>0</sub> - I/O<sub>7</sub>) respond only to the LOW-TO-HIGH transition of the clock (CP) pulse. S0, S1 and Data inputs must be present one setup time prior to the positive transition of the clock. With the CD54/74AC/ACT299, the Master Reset (MR) is an asynchronous active-LOW input. When MR is LOW, the register is cleared regardless of the status of all other inputs. With the CD54/74AC/ACT323, the Master Reset (MR) clears the register in sync with the clock input. The register can be expanded by cascading same units by tying the serial output (QO) to the serial data (DS7) input of the preceding register, and tying the serial output (Q7) to the serial data (DSO) input of the following register. Recirculating the (n x 8) bits is accomplished by tying the Q7 of the last stage to the DSO of the first stage. The 3-state input/output (I/O) port has three modes of operation: - 1. Both Output Enable (OE1 and OE2) inputs are LOW and S0 or S1 or both are LOW; the data in the register is present at the eight outputs. - 2. When both S0 and S1 are HIGH, I/O terminals are in the high-impedance state but being input ports, ready for parallel data to be loaded into eight registers with one clock transition regardless of the status of OE1 and OE2. #### **Family Features:** - Exceeds 2-kV ESD Protection MIL-STD-883, Method 3015 - SCR-Latchup-resistant CMOS process and circuit design - Speed of bipolar FAST\*/AS/S with significantly reduced power consumption - Balanced propagation delays - AC types feature 1.5-V to 5.5-V operation and balanced noise immunity at 30% of the supply - ± 24-mA output drive current - Fanout to 15 FAST\* ICs - Drives 50-ohm transmission lines \*FAST is a Registered Trademark of Fairchild Semiconductor Corp. 3. Either one of the two Output Enable inputs being HIGH will force I/O terminals to be in the off state. It is noted that each I/O terminal is a 3-state output and a CMOS buffer input. The CD74AC/ACT299 and CD74AC/ACT323 are supplied in 20-lead dual-in-line plastic packages (E suffix) and in 20lead dual-in-line small-outline plastic packages (M suffix). Both package types are operable over the following temperature ranges: Commercial (0 to 70°C); Industrial (-40 to +85°C); and Extended Industrial/Military (-55 to +125°C). The CD54AC/ACT299 and CD54AC/ACT323, available in chip form (H suffix), are operable over the -55 to +125°C temperature range. **MODE SELECT — FUNCTION TABLE REGISTER OPERATING MODES** | | | | | INPUT | S | | | REGISTER OUTPUTS | | | | | |-------------------|------|-----------------|----|-------|-----|-----|------------------|------------------|----------------|--|----------------|----------------| | FUNCTION | MŘ | СР | S0 | S1 | DS0 | DS7 | I/O <sub>n</sub> | Q0 Q1 Q | | | Q6 | <b>Q</b> 7 | | Reset (Clear) | L | X. | Х | Х | X | Х | Х | L | L | | L | L | | Shift Right | Н | <del>-</del> /- | h: | ı | ī | Х | Х | L | qo | | Q <sub>5</sub> | Q <sub>6</sub> | | | н | | h | - 1 | h | Х | × | Н | qo | | Q <sub>5</sub> | Q <sub>6</sub> | | Shift Left | Н | /- | 1 | h · | Х | 1 | Х | q <sub>1</sub> | q <sub>2</sub> | | Q <sub>7</sub> | L | | | · H- | | 1 | h | Х | h | Х | q <sub>1</sub> | $q_2$ | | q <sub>7</sub> | Н | | Hold (do nothing) | Н | _/_ | 1 | 1 | Х | Х | Х | q <sub>o</sub> | q <sub>1</sub> | | Q <sub>6</sub> | Q <sub>7</sub> | | Parallel Load | Н | | h | h | Х | X | I | L | L | | L | L | | | Н | | h | h | х | × | h | Н | Н | | Н | Н | <sup>\*</sup>On CD54/74AC/ACT323, CP must be in transition from the LOW-to-HIGH state to Reset (Clear). #### **MODE SELECT — FUNCTION TABLE** 3-STATE I/O PORT OPERATING MODE | FUNCTION | | | | INPUTS | | INPUTS/OUTPUTS | |---------------|-----|---------|---|-----------|-----------------------|-----------------------------------| | FUNCTION | OE1 | OE1 OE2 | | <b>S1</b> | Qn (Register) | I/O <sub>0</sub> I/O <sub>7</sub> | | Read Register | L | L | L | Х | L | L . | | | L | L | L | x | Н | H | | | L | L | х | L | Ĺ | L | | | L | L | х | L | Н | Н | | Load Register | X | Х | Н | Н | Qn = 1/O <sub>n</sub> | I/O <sub>n</sub> = Inputs | | Disable I/O | Н | Х | X | Х | X | (Z) | | | × | н | х | X | X | (Z) | H = Input voltage high level. h = Input voltage high one set-up time prior clock transition. L = Input voltage low level. I = Input voltage low one set-up time prior clock transition. q<sub>n</sub> = Lower case letters indicate the state of the referenced output one set-up time prior clock transition. X = Voltage level on logic status don't care. Fig. 1 - Functional diagram | MAXIMUM RATINGS, Absolute-Maximum Values: | |-------------------------------------------------------------------------------------------------------------------| | DC SUPPLY-VOLTAGE (V <sub>cc</sub> )0.5 to 6 V | | DC INPUT DIODE CURRENT, $I_{iK}$ (for $V_i < -0.5$ V or $V_i > V_{CC} + 0.5$ V) | | DC OUTPUT DIODE CURRENT, $l_{oK}$ (for $V_0 < -0.5$ V or $V_0 > V_{cc} + 0.5$ V) | | DC OUTPUT SOURCE OR SINK CURRENT per Output Pin, $I_0$ (for $V_0 > -0.5$ V or $V_0 < V_{cc} + 0.5$ V) $\pm 50$ mA | | DC $V_{\infty}$ or GROUND CURRENT ( $I_{\infty}$ or $I_{GND}$ ) | | POWER DISSIPATION PER PACKAGE (PD): | | For T <sub>A</sub> = -55 to +100°C (PACKAGE TYPE E) | | For $T_A = +100$ to $+125$ °C (PACKAGE TYPE E) | | For $T_A = -55$ to $+70$ °C (PACKAGE TYPE M) | | For $T_A = +70$ to $+125^{\circ}$ C (PACKAGE TYPE M) | | OPERATING-TEMPERATURE RANGE (T <sub>A</sub> )55 to +125°C | | STORAGE TEMPERATURE (T <sub>stg</sub> )65 to +150°C | | LEAD TEMPERATURE (DURING SOLDERING): | | At distance 1/16 $\pm$ 1/32 in. (1.59 $\pm$ 0.79 mm) from case for 10 s maximum | | Unit inserted into PC board min. thickness 1/16 in. (1.59 mm) with solder contacting lead tips only +300°C | | *For up to 4 outputs per device; add $\pm$ 25 mA for each additional output. | #### **RECOMMENDED OPERATING CONDITIONS:** For maximum reliability, normal operating conditions should be selected so that operation is always within the following ranges: | CHARACTERIOTICS | LIN | IITS | LIAUTO | |-------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------|----------------------| | CHARACTERISTICS | MIN. | MAX. | UNITS | | Supply-Voltage Range, V <sub>CC</sub> *: (For T <sub>A</sub> = Full Package-Temperature Range) AC Types | 1.5 | 5.5 | V | | ACT Types | 4.5 | 5.5 | v | | DC Input or Output Voltage, V <sub>1</sub> , V <sub>0</sub> | 0 | Vcc | V | | Operating Temperature, TA | -55 | +125 | °C | | Input Rise and Fall Slew Rate, dt/dv<br>at 1.5 V to 3 V (AC Types)<br>at 3.6 V to 5.5 V (AC Types)<br>at 4.5 V to 5.5 V (ACT Types) | 0<br>0<br>0 | 50<br>20<br>10 | ns/V<br>ns/V<br>ns/V | <sup>\*</sup>Unless otherwise specified, all voltages are referenced to ground. # STATIC ELECTRICAL CHARACTERISTICS: AC Series | | | | | | | AMBIEN' | T TEMPE | RATURE | (T <sub>A</sub> ) - ° | С | | |----------------------------------|-----------------|------------------------------|------------------------|-----------------|--------------------|--------------------|--------------------|--------------------|-----------------------|--------------------|--------------------------------------------------| | CHARACTERIST | ics | TEST CO | NDITIONS | V <sub>cc</sub> | + | 25 | -40 t | o +85. | -55 to | +125 | UNITS V V | | | | V,<br>(V) | l <sub>o</sub><br>(mA) | (V) | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | High-Level Input<br>Voltage | V <sub>IH</sub> | | | 1.5<br>3<br>5.5 | 1.2<br>2.1<br>3.85 | | 1.2<br>2.1<br>3.85 | <del>-</del> | 1.2<br>2.1<br>3.85 | | ٧ | | Low-Level Input<br>Voltage | V <sub>IL</sub> | | | 1.5<br>3<br>5.5 | _ | 0.3<br>0.9<br>1.65 | | 0.3<br>0.9<br>1.65 | = | 0.3<br>0.9<br>1.65 | V | | High-Level Output | <del></del> | | -0.05 | 1.5 | 1.4 | | 1.4 | _ | 1.4 | | <del> </del> | | Voltage | V <sub>OH</sub> | V <sub>IH</sub> | -0.05 | 3 | 2.9 | _ | 2.9 | - | 2.9 | _ | 1 | | | | or | -0.05 | 4.5 | 4.4 | | 4.4 | _ | 4.4 | _ | ] | | | | V <sub>IL</sub> | -4 | 3 | 2.58 | | 2.48 | _ | 2.4 | | ] v | | | | <u> </u> | -24 | 4.5 | 3.94 | | 3.8 | | 3.7 | _ | ] | | | | #, * { | -75 | 5.5 | | - | 3.85 | _ | _ | _ | ] | | | | <b>"</b> , " } | -50 | 5.5 | _ | _ | [ _ | | 3.85 | _ | <u></u> | | Low-Level Output | | | 0.05 | 1.5 | _ | 0.1 | _ | 0.1 | _ | 0.1 | | | Voltage | Vol | VIIH | 0.05 | 3 | _ | 0.1 | _ | 0.1 | | 0.1 | | | | | or | 0.05 | 4.5 | _ | 0.1 | | 0.1 | - | 0.1 | ] . | | | | Vil | 12 | 3 | _ | 0.36 | _ | 0.44 | _ | 0.5 | V | | | | | 24 | 4.5 | _ | 0.36 | _ | 0.44 | | 0.5 | | | | | #, * { | 75 | 5.5 | | _ | | 1.65 | | | | | | | <b>"</b> ' \ | 50 | 5.5 | _ | | _ | | | 1.65 | | | Input Leakage<br>Current | ŧ, | V <sub>cc</sub><br>or<br>GND | | 5.5 | _ | ±0.1 | | ±1 | _ | ±1 | μΑ | | 3-Stage<br>Leakage<br>Current | loz | VIH Or Vit Vo= Vcc Or GND | | 5.5 | | ±0.5 | _ | ±5 | | ±10 | μΑ | | Quiescent Supply<br>Current, MSI | tcc | V <sub>cc</sub><br>or<br>GND | 0 | 5.5 | _ | 8 | <u> </u> | 80 | _ | 160 | μΑ | <sup>#</sup>Test one output at a time for a 1-second maximum duration. Measurement is made by forcing current and measuring voltage to minimize power dissipation. \*Test verifies a minimum 50-ohm transmission-line-drive capability at +85°C, 75 ohms at +125°C. #### STATIC ELECTRICAL CHARACTERISTICS: ACT Series | | 4 | | , | | | AMBIEN | T TEMPE | RATURE | E (T <sub>A</sub> ) - ° | С | | |-------------------------------------------------------------------------------|----------------------------------|--------------------------------------------|------------------------|------------------|------|--------|---------|--------|-------------------------|----------|-------| | CHARACTERIST | ics | TEST CO | NDITIONS | V <sub>cc</sub> | + | 25 | -40 t | o +85 | -55 to | +125 | UNITS | | | | V <sub>1</sub> (V) | l <sub>o</sub><br>(mA) | (V) | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | High-Level Input<br>Voltage | ViH | | | 4.5<br>to<br>5.5 | 2 | _ | 2 | _ | 2 | _ | v | | Low-Level Input<br>Voltage | VIL | | | 4.5<br>to<br>5.5 | | 0.8 | _ | 0.8 | _ | 0.8 | V | | High-Level Output | | V <sub>IH</sub> | -0.05 | 4.5 | 4.4 | _ | 4.4 | _ | 4.4 | | | | Voltage | V <sub>OH</sub> | or<br>V <sub>IL</sub> | -24 | 4.5 | 3.94 | _ | 3.8 | - | 3.7 | <u> </u> | ] | | | | #, * { | -75 | 5.5 | _ | _ | 3.85 | _ | _ | _ | ] v | | | | "' | -50 | 5.5 | _ | | | | 3.85 | | ] | | Low-Level Output | | VIH | 0.05 | 4.5 | | 0.1 | – | 0.1 | - | 0.1 | ] | | Voltage | Vol | or<br>V <sub>IL</sub> | 24 | 4.5 | | 0.36 | _ | 0.44 | _ | 0.5 | v | | | | #, * { | 75 | 5.5 | _ | _ | _ | 1.65 | _ | _ | 1 | | | | <b>"</b> , " { | 50 | 5.5 | | _ | | _ | _ | 1.65 | | | Input Leakage<br>Current | l <sub>1</sub> | V <sub>cc</sub><br>or<br>GND | | 5.5 | _ | ±0.1 | _ | ±1 | - | ±1 | μΑ | | 3-State<br>Leakage<br>Current | loz | VIH<br>or<br>VIL<br>Vo<br>VCC<br>or<br>GND | | 5.5 | | ±0.5 | | ±5 | _ | ±10 | μΑ | | Quiescent Supply<br>Current, MSI | lcc | V <sub>cc</sub><br>or<br>GND | 0 | 5.5 | _ | 8 | _ | 80 | _ | 160 | μΑ | | Additional Quiescent<br>Current per Input P<br>TTL Inputs High<br>1 Unit Load | Supply<br>in<br>Δt <sub>cc</sub> | V <sub>cc</sub> -2.1 | | 4.5<br>to<br>5.5 | | 2.4 | | 2.8 | _ | 3 | mA | <sup>#</sup>Test one output at a time for a 1-second maximum duration. Measurement is made by forcing current and measuring voltage to minimize power dissipation. \*Test verifies a minimum 50-ohm transmission-line-drive capability at +85°C, 75 ohms at +125°C. #### **ACT INPUT LOADING TABLE** | 14.04.17 | UNIT LOADS* | | | | | |----------------------------------------------------|-------------|------|--|--|--| | INPUT | 299 | 323 | | | | | S1, S0, OE1, OE2 | 0.83 | 0.83 | | | | | 1/O <sub>0</sub> - 1/O <sub>7</sub> , CP, DS0, DS7 | 0.67 | 0.67 | | | | | MR | 1.33 | 0.67 | | | | \*Unit load is $\Delta I_{CC}$ limit specified in Static Characteristics Chart, e.g., 2.4 mA max. @ 25°C. Technical Data \_\_\_\_ ## CD54/74AC299, CD54/74AC323 CD54/74ACT299, CD54/74ACT323 PREREQUISITE FOR SWITCHING: AC Series | | | | IBMA | ENT TEMPE | RATURE (1 | 「∧) - °C | 1. | |-----------------------------------------|----------------|-------------------|-------------------|-----------|------------------|-----------------|-------| | CHARACTERISTICS | SYMBOL | V <sub>cc</sub> | -40 1 | o +85 | -55 to | +125 | UNITS | | | | (V) | MIN. | MAX. | MIN. | MAX. | ] | | Setup Time<br>S1, S0, to CP | tsu | 1.5<br>3.3*<br>5† | 99<br>11.1<br>7.9 | | 113<br>12.6<br>9 | _ | ns | | Hold Time<br>S1, S0 to CP | t <sub>H</sub> | 1.5<br>3.3<br>5 | 0<br>0<br>0 | = | 0<br>0<br>0 | | ns | | Setup Time<br>(I/O)n, DS0,<br>DS7 to CP | tsu | 1.5<br>3.3<br>5 | 49<br>5.5<br>3.9 | - | 56<br>6.3<br>4.5 | | ns | | Hold Time<br>(I/O)n, DS0,<br>DS7 to CP | tsu | 1.5<br>3.3<br>5 | 0<br>0<br>0 | | 0<br>0<br>0 | -<br> -<br> - | ns | | Setup Time<br>MR to CP (323) | tsu | 1.5<br>3.3<br>5 | 61<br>6.8<br>4.8 | | 69<br>7.8<br>5.5 | | ńs | | Hold Time<br>MR to CP (323) | tн | 1.5<br>3.3<br>5 | 0<br>0<br>0 | = | 0<br>0<br>0 | | ns | | Maximum CP<br>Frequency | fmax | 1.5<br>3.3<br>5 | 9<br>78<br>108 | | 8<br>68<br>95 | | MHz | | CP Pulse<br>Width | tw | 1.5<br>3.3<br>5 | 57<br>6.4<br>4.6 | | 65<br>7.3<br>5.2 | | ns | | MR Pulse<br>Width | tw | 1.5<br>3.3<br>5 | 55<br>6.1<br>4.4 | <u>-</u> | 63<br>7<br>5 | = | ns | | Recovery Time<br>MR to CP<br>299 | trec | 1.5<br>3.3<br>5 | 55<br>6.1<br>4.4 | | 63<br>7<br>5 | _<br>_<br>_ | ns | \*3.3 V: min. is @ 3 V †5 V: min is @ 4.5 V SWITCHING CHARACTERISTICS: AC Series; t, t = 3 ns, CL = 50 pF | | | | AMBI | ENT TEMPE | RATURE ( | Γ <sub>Λ</sub> ) - °C | | |-------------------------------------|--------------------------------------|-------------------|---------------|---------------------|----------------|-----------------------|-------| | CHARACTERISTICS | SYMBOL | V <sub>cc</sub> | | o +85 | | 0 +125 | UNITS | | - | | (V) . | MIN. | MAX. | MIN. | MAX. | | | Propagation Delays:<br>CP to Q0, Q7 | t <sub>PLH</sub><br>t <sub>PHL</sub> | 1.5<br>3.3*<br>5† | 4.7<br>3.3 | 147<br>16.5<br>11.7 | <br>4.5<br>3.2 | 162<br>18.1<br>12.9 | ns | | CP to (I/O)n | t <sub>PLH</sub><br>t <sub>PHL</sub> | 1.5<br>3.3<br>5 | 4.9<br>3.5 | 154<br>17.2<br>12.3 | <br>4.7<br>3.4 | 169<br>18.9<br>13.5 | ns | | MR to Q0, Q7<br>(299 only) | tplH<br>tpHL | 1.5<br>3.3<br>5 | -<br>4<br>2.9 | 127<br>14.3<br>10.2 | <br>3.9<br>2.8 | 140<br>15.7<br>11.2 | ns | | MR to (I/O)n | telн<br>tehl | 1.5<br>3.3<br>5 | 5<br>3.6 | 158<br>17.7<br>12.6 | <br>4.9<br>3.5 | 174<br>19.5<br>13.9 | ns | | Enable and Disable<br>Times | tpzl<br>tpzh<br>tplz<br>tphz | 1.5<br>3.3<br>5 | 5.8<br>3.8 | 169<br>20.4<br>13.5 | <br>5.6<br>3.7 | 186<br>22.4<br>14.9 | ns | | Power Dissipation Capacitance | C <sub>PD</sub> § | | 280 | Тур. | 280 | Тур. | pF | | Input Capacitance | Cı | _ | _ | 10 | | 10 | pF | | 3-State Output Capacitance | Co | | _ | 15 | | 15 | pF | \*3.3 V: min. is @ 3.6 V max. is @ 3 V †5 V: min. is @ 5.5 V max. is @ 4.5 V §C<sub>PD</sub> is used to determine the dynamic power consumption, per function. $P_D = C_{PD}V_{CC}^2 f_i + \Sigma (C_L V_{CC}^2 f_o)$ where $f_i = input$ frequency f<sub>o</sub> = output frequency C<sub>L</sub> = output load capacitance $V_{CC}$ = supply voltage. ## PREREQUISITE FOR SWITCHING: ACT Series | | | | AMBI | ENT TEMP | ERATURE ( | r <sub>A</sub> ) - °C | | | |-----------------------------------------|------------------|-----------------|------|----------|-----------|-----------------------|-------|--| | CHARACTERISTICS | SYMBOL | V <sub>cc</sub> | -40 | to +85 | -55 t | o +125 | UNITS | | | | | (*/ | MIN. | MAX. | MIN. | MAX. | 1 | | | Setup Time<br>S1, S0 to CP | tsu | 5. | 7.9 | _ | 9 | _ | ns | | | Hold Time<br>S1, S0 to CP | th | 5 | 0 | | 0 | _ | ns | | | Setup Time<br>(I/O)n, DS0,<br>DS7 to CP | tsu | 5 | 3.9 | _ | 4.5 | _ | ns | | | Hold Time<br>(I/O)n, DS0,<br>DS7 to CP | ŧн | 5 | 0 | _ | 0 | _ | ns | | | Setup Time<br>MR to CP (323) | tsu | 5* | 4.8 | _ | 5.5 | - | ns | | | Hold Time<br>MR to CP (323) | t <sub>H</sub> | 5 | 0 | _ | 0 | _ | ns | | | Maximum CP<br>Frequency | fmax | 5 | 103 | _ | 90 | | MHz | | | CP Pulse Width | tw | 5 | 4.8 | | 5.5 | | ns | | | MR Pulse Width | tw | 5 | 4.4 | _ | 5 | _ | ns | | | Recovery Time<br>MR to CP (299) | t <sub>REC</sub> | 5 | 4.4 | _ | 5 | | ns | | <sup>\*5</sup> V: min. is @ 4.5 V SWITCHING CHARACTERISTICS: ACT Series; t,, t, = 3 ns, CL = 50 pF | | | | AMBIENT TEMPERATURE (TA) - °C | | | | | | |-------------------------------------|--------------------------------------|-----|-------------------------------|-------|--------|------|-------|--| | CHARACTERISTICS | SYMBOL | (V) | -40 t | o +85 | -55 to | +125 | UNITS | | | | | (*) | MIN. | MAX. | MIN. | MAX. | | | | Propagation Delays:<br>CP to Q0, Q7 | t <sub>РСН</sub> | 5* | 3.3 | 11.7 | 3.2 | 12.9 | ns | | | CP to (I/O)n | t <sub>PLH</sub><br>t <sub>PHL</sub> | 5 | 43.7 | 13.2 | 3.6 | 14.5 | ns | | | MR to Q0, Q7<br>(299 only) | t <sub>PLH</sub><br>t <sub>PHL</sub> | 5 | 3.1 | 11.1 | 3.1 | 12.2 | ns | | | MR to (I/O)n | t <sub>РСН</sub> | 5 | 4.8 | 16.9 | 4.7 | 18.6 | ns | | | Enable and Disable<br>Times | tplz<br>tpHz<br>tpZL<br>tpZH | 5 | 3.8 | 13.5 | 3.7 | 14.9 | ns | | | Power Dissipation Capacitance | C <sub>PD</sub> § | - | 280 | Тур. | 280 | Тур. | pF | | | Input Capacitance | Cı | | _ | 10 | | 10 | pF | | | 3-State Output Capacitance | Co | | | 15 | | 15 | pF | | \*5 V: min. is @ 5.5 V max. is @ 4.5 V $C_{PD}$ is used to determine the dynamic power consumption, per function. $P_D = C_{PD} V_{CC}^2 \, f_i + \Sigma \, (C_L V_{CC}^2 \, f_o) + V_{CC} \Delta I_{CC} \, \text{where} \ \ \, f_i = \text{input frequency}$ fo = output frequency C<sub>L</sub> = output load capacitance $V_{cc} = supply voltage.$ Fig. 2 - Clock prerequisite and propagation delays. Fig. 3 - Master Reset prerequisite and propagation delays. Fig. 4 - Three-state propagation delay times and test circuit. Fig. 5 - Data prerequisite times. Fig. 6 - Test circuit. | | CD54/74AC | CD54/74ACT | |------------------------------|---------------------|---------------------| | Input Level | Vcc | 3 V | | Input Switching Voltage, Vs | 0.5 V <sub>cc</sub> | 1.5 V | | Output Switching Voltage, Vs | 0.5 V <sub>CC</sub> | 0.5 V <sub>cc</sub> | ### PACKAGE OPTION ADDENDUM 5-Sep-2005 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------| | CD54AC299F3A | ACTIVE | CDIP | J | 20 | 1 | TBD | Call TI | Level-NC-NC-NC | | CD54ACT299F3A | ACTIVE | CDIP | J | 20 | 1 | TBD | Call TI | Level-NC-NC-NC | | CD54ACT323F3A | NRND | CDIP | J | 20 | 1 | TBD | Call TI | Level-NC-NC-NC | | CD74AC299M96 | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74AC299M96E4 | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74AC323M | ACTIVE | SOIC | DW | 20 | 25 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74ACT299M | ACTIVE | SOIC | DW | 20 | 25 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74ACT299M96 | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74ACT299M96E4 | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE**: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. ## DW (R-PDSO-G20) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AC. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265