January 1990 Revised November 1999 # 74ACTQ533 Quiet Series Octal Transparent Latch with 3-STATE Outputs #### **General Description** The ACTQ533 consists of eight latches with 3-STATE outputs for bus organized system applications. The flip-flops appear transparent to the data when Latch Enable (LE) is HIGH. When LE is LOW, the data satisfying the input timing requirements is latched. Data appears on the bus when the Output Enable (OE) is LOW. When OE is HIGH, the bus output is in the high impedance state. The ACTQ533 utilizes Fairchild Quiet Series™ technology to guarantee quiet output switching and improve dynamic threshold performance. FACT Quiet Series features GTO™ output control and undershoot corrector in addition to a split ground bus for superior performance. #### **Features** - I<sub>CC</sub> and I<sub>OZ</sub> reduced by 50% - Guaranteed simultaneous switching noise level and dynamic threshold performance - Guaranteed pin-to-pin skew AC performance - Improved latch up immunity - Eight latches in a single package - 3-STATE outputs drive bus lines or buffer memory address registers - Outputs source/sink 24 mA - Inverted version of the ACTQ373 - 4 kV minimum ESD immunity ### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|---------------------------------------------------------------------------------| | 74ACTQ533SC | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide Body | | 74ACTQ533MTC | MTC20 | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | 74ACTQ533PC | N20A | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code #### **Logic Symbols** # **Connection Diagram** #### **Pin Descriptions** | Pin Names | Description | |-----------------------------------|-----------------------| | D <sub>0</sub> –D <sub>7</sub> | Data Inputs | | LE | Latch Enable Input | | ŌĒ | Output Enable Input | | $\overline{O}_0 - \overline{O}_7$ | 3-STATE Latch Outputs | FACT™, FACT Quiet Series™, and GTO™ are trademarks of Fairchild Semiconductor Corporation. #### **Truth Table** | | Outputs | | | |----|---------|----------------|------------------| | LE | OE | D <sub>n</sub> | $\overline{O}_n$ | | Х | Н | Х | Z | | Н | L | L | Н | | Н | L | Н | L | | L | L | Х | $\overline{O}_0$ | - H = HIGH Voltage Level - L = LOW Voltage Level Z = High Impedance - X = Immaterial $\overline{O}_0 = Previous \overline{O}_0$ before HIGH-to-LOW transition of Latch Enable ## **Functional Description** The ACTQ533 contains eight D-type latches with 3-STATE standard outputs. When the Latch Enable (LE) input is HIGH, data on the D<sub>n</sub> inputs enters the latches. In this condition the latches are transparent, i.e., a latch output will change state each time its D input changes. When LE is LOW, the latches store the information that was present on the D inputs at setup time preceding the HIGH-to-LOW transition of LE. The 3-STATE standard outputs are controlled by the Output Enable ( $\overline{OE}$ ) input. When $\overline{OE}$ is LOW, the standard outputs are in the 2-state mode. When $\overline{\text{OE}}$ is HIGH, the standard outputs are in the high impedance mode but this does not interfere with entering new data into the latches. ### **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. # Absolute Maximum Ratings(Note 1) # Recommended Operating Conditions Supply Voltage ( $V_{CC}$ ) -0.5V to +7.0V DC Input Diode Current ( $I_{IK}$ ) $V_I = -0.5V$ $\begin{aligned} &V_{I} = -\ 0.5V & -20\ \text{mA} \\ &V_{I} = V_{CC} + 0.5V & +20\ \text{mA} \end{aligned}$ DC Input Voltage (V<sub>I</sub>) $-0.5 \text{V to V}_{CC} + 0.5 \text{V}$ DC Output Diode Current (I<sub>OK</sub>) $V_{O} = -0.5V$ -20 mA $V_{O} = V_{CC} + 0.5V$ +20 mA DC Output Voltage ( $V_O$ ) -0.5V to $V_{CC} + 0.5V$ DC Output Source or Sink Current ( $I_{\Omega}$ ) $\pm$ 50 mA DC V<sub>CC</sub> or Ground Current per Output Pin ( $I_{CC}$ or $I_{GND}$ ) $\pm$ 50 mA Storage Temperature ( $T_{STG}$ ) $-65^{\circ}C$ to $+150^{\circ}C$ DC Latchup Source or Sink Current $\pm$ 300 mA Junction Temperature (T<sub>J</sub>) PDIP 140°C $V_{IN}$ from 0.8V to 2.0V $V_{CC}$ @ 4.5V, 5.5V Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACTTM circuits outside databook specifications. #### **DC Electrical Characteristics** | Symbol | Parameter | v <sub>cc</sub> | $V_{CC}$ $T_A = +25$ | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | Conditions | | |------------------|---------------------------------|-----------------|----------------------|-------|-----------------------------------------------|-------|------------------------------------|------------------------| | Symbol | | (V) | Тур | Guí | aranteed Limits | Units | Conditions | | | V <sub>IH</sub> | Minimum HIGH Level | 4.5 | 1.5 | 2.0 | 2.0 | V | V <sub>OUT</sub> = 0.1V | | | | Input Voltage | 5.5 | 1.5 | 2.0 | 2.0 | V | or V <sub>CC</sub> – 0.1V | | | V <sub>IL</sub> | Maximum LOW Level | 4.5 | 1.5 | 0.8 | 0.8 | V | V <sub>OUT</sub> = 0.1V | | | | Input Voltage | 5.5 | 1.5 | 0.8 | 0.8 | V | or V <sub>CC</sub> – 0.1V | | | V <sub>OH</sub> | Minimum HIGH Level | 4.5 | 4.49 | 4.4 | 4.4 | V | . FOA | | | | Output Voltage | 5.5 | 5.49 | 5.4 | 5.4 | v | I <sub>OUT</sub> = -50 μA | | | | | | | | | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | | 4.5 | | 3.86 | 3.76 | V | $I_{OH} = -24 \text{ mA}$ | | | | | 5.5 | | 4.86 | 4.76 | | $I_{OH} = -24 \text{ mA (Note 2)}$ | | | / <sub>OL</sub> | Maximum LOW Level | 4.5 | 0.001 | 0.1 | 0.1 | V | _ FOA | | | | Output Voltage | 5.5 | 0.001 | 0.1 | 0.1 | V | $I_{OUT} = 50 \mu A$ | | | | | | | | | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | | 4.5 | | 0.36 | 0.44 | V | $I_{OL} = 24 \text{ mA}$ | | | | | 5.5 | | 0.36 | 0.44 | | I <sub>OL</sub> = 24 mA (Note 2) | | | I <sub>IN</sub> | Maximum Input | 5.5 | | ±0.1 | ±1.0 | μА | $V_1 = V_{CC}$ , GND | | | | Leakage Current | 5.5 | | ±0.1 | ±1.0 | μΛ | VI = VCC, GND | | | l <sub>oz</sub> | Maximum 3-STATE | | 5.5 | 1 | ±0.25 | ±2.5 | μА | $V_I = V_{IL}, V_{IH}$ | | | Leakage Current | 5.5 | | ±0.23 | ±2.5 | μΛ | $V_O = V_{CC}$ , GND | | | Ісст | Maximum | 5.5 | 0.6 | | 1.5 | mA | $V_I = V_{CC} - 2.1V$ | | | | I <sub>CC</sub> /Input | ა.ა | 0.0 | | 1.5 | mA | | | | I <sub>OLD</sub> | Minimum Dynamic | 5.5 | 1 | 1 | 75 | mA | V <sub>OLD</sub> = 1.65V Max | | | I <sub>OHD</sub> | Output Current (Note 3) | 5.5 | | | -75 | mA | V <sub>OHD</sub> = 3.85V Min | | | I <sub>CC</sub> | Maximum Quiescent | 5.5 | | 4.0 | 40.0 | μА | $V_{IN} = V_{CC}$ | | | | Supply Current | 5.5 | | 4.0 | 40.0 | μА | or GND | | | V <sub>OLP</sub> | Quiet Output | 5.0 | 1.1 | 1.5 | | V | Figures 1, 2 | | | | Maximum Dynamic V <sub>OL</sub> | 5.0 | 1.1 | 1.5 | | V | (Note 4)(Note 5) | | | V <sub>OLV</sub> | Quiet Output | 1 50 | -0.6 | 12 | | V | Figures 1, 2 | | | | Minimum Dynamic V <sub>OL</sub> | 5.0 | -0.0 | -1.2 | | V | (Note 4)(Note 5) | | | V <sub>IHD</sub> | Minimum HIGH Level | 5.0 | 1.9 | 2.2 | | V | (Note 4)(Note 6) | | | | Dynamic Input Voltage | 5.0 | 1.9 | ۷.۷ | | V | (Note 4)(Note 6) | | # DC Electrical Characteristics (Continued) | Symbol | Parameter | v <sub>cc</sub> | <b>T</b> <sub>A</sub> = - | $= +25^{\circ}C$ $T_{A} = -40^{\circ}C \text{ to } +85^{\circ}C$ | | Units | Conditions | | |------------------|-----------------------|-----------------|---------------------------|------------------------------------------------------------------|----------------|-------|--------------------|--| | · , | . a.ao.o. | (V) | Тур | Gua | ranteed Limits | • | - Containono | | | V <sub>ILD</sub> | Maximum LOW Level | 5.0 | 1.2 | 0.8 | | V | (Note 4)(Note 6) | | | | Dynamic Input Voltage | 3.0 | 1.2 | 0.6 | | V | (140te 4)(140te 0) | | Note 2: All outputs loaded; thresholds on input associated with output under test. Note 3: Maximum test duration 2.0 ms, one output loaded at a time. Note 4: DIP package. Note 5: Max number of outputs defined as (n). Data inputs are driven 0V to 3V. One output @ GND. Note 6: Max number of data inputs (n) switching. (n-1) inputs switching 0V to 3V Input-under-test switching: 3V to threshold (V<sub>ILD</sub>), 0V to threshold (V<sub>IHD</sub>), f = 1 MHz ### **AC Electrical Characteristics** | Symbol | Parameter | $V_{CC}$ $T_A = +25^{\circ}C$ $C_L = 50 \text{ pF}$ | | | $T_A = -40^{\circ}\text{C to} + 85^{\circ}\text{C}$ $C_1 = 50 \text{ pF}$ | | Units | | |--------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------|-----|-----|---------------------------------------------------------------------------|-----|-------|----| | | | (Note 7) | Min | Тур | Max | Min | Max | | | t <sub>PHL</sub> | Propagation Delay D <sub>n</sub> to O <sub>n</sub> | 5.0 | 2.0 | 6.0 | 8.0 | 2.0 | 8.5 | ns | | t <sub>PHL</sub><br>t <sub>PLH</sub> | Propagation Delay<br>LE to O <sub>n</sub> | 5.0 | 2.5 | 7.0 | 9.0 | 2.5 | 9.5 | ns | | t <sub>PZL</sub> , t <sub>PZH</sub> | Output Enable Time | 5.0 | 2.0 | 7.0 | 9.0 | 2.0 | 9.5 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Output Disable Time | 5.0 | 1.0 | 8.0 | 10.0 | 1.0 | 10.5 | ns | | t <sub>OSHL</sub> | Output to Output Skew D <sub>n</sub> to O <sub>n</sub> (Note 8) | 5.0 | | 0.5 | 1.0 | | 1.0 | ns | Note 7: Voltage Range 5.0 is $5.0V \pm 0.5V$ . Note 8: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design. # **AC Operating Requirements** | Symbol | Parameter | V <sub>CC</sub><br>(V) | $T_A = + 25$ °C<br>$C_L = 50 pF$ | | $T_A = -40$ °C to $+85$ °C $C_L = 50$ pF | Units | |----------------|----------------------------------------------|------------------------|----------------------------------|-----|------------------------------------------|-------| | | | (Note 9) | Тур | G | uaranteed Minimum | | | t <sub>S</sub> | Setup Time, HIGH or LOW D <sub>n</sub> to LE | 5.0 | 0 | 3.0 | 3.0 | ns | | t <sub>H</sub> | Hold Time, HIGH or LOW D <sub>n</sub> to LE | 5.0 | 0 | 1.5 | 1.5 | ns | | t <sub>W</sub> | LE Pulse Width, HIGH | 5.0 | 2.0 | 4.0 | 4.0 | ns | **Note 9:** Voltage Range 5.0 is $5.0V \pm 0.5V$ . ### Capacitance | Symbol Parameter | | Тур | Units | Conditions | |------------------|-------------------------------|-----|-------|------------------------| | C <sub>IN</sub> | Input Capacitance | 4.5 | pF | V <sub>CC</sub> = OPEN | | C <sub>PD</sub> | Power Dissipation Capacitance | 40 | pF | $V_{CC} = 5.0V$ | #### **FACT Noise Characteristics** The setup of a noise characteristics measurement is critical to the accuracy and repeatability of the tests. The following is a brief description of the setup used to measure the noise characteristics of FACT. #### Equipment: Hewlett Packard Model 8180A Word Generator PC-163A Test Fixture Tektronics Model 7854 Oscillo- #### Procedure: - 1. Verify Test Fixture Loading: Standard Load 50 pF, $500\Omega$ . - Deskew the HFS generator so that no two channels have greater than 150 ps skew between them. This requires that the oscilloscope be deskewed first. It is important to deskew the HFS generator channels before testing. This will ensure that the outputs switch simultaneously. - Terminate all inputs and outputs to ensure proper loading of the outputs and that the input levels are at the correct voltage. - Set the HFS generator to toggle all but one output at a frequency of 1 MHz. Greater frequencies will increase DUT heating and effect the results of the measurement - Set the HFS generator input levels at 0V LOW and 3V HIGH for ACT devices and 0V LOW and 5V HIGH for AC devices. Verify levels with a digital volt meter. #### FIGURE 1. Quiet Output Noise Voltage Waveforms Note 10: $\rm V_{OHV}$ and $\rm V_{OLP}$ are measured with respect to ground reference. Note 11: Input pulses have the following characteristics: $f = 1 \text{ MHz}, t_r = 3 \text{ ns}, t_f = 3 \text{ ns}, \text{ skew} < 150 \text{ ps}.$ $\rm V_{OLP}/\rm V_{OLV}$ and $\rm V_{OHP}/\rm V_{OHV}$ : - Determine the quiet output pin that demonstrates the greatest noise levels. The worst case pin will usually be the furthest from the ground pin. Monitor the output voltages using a 50Ω coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe. - Measure V<sub>OLP</sub> and V<sub>OLV</sub> on the quiet output during the worst case transition for active and enable. Measure V<sub>OHP</sub> and V<sub>OHV</sub> on the quiet output during the worst case active and enable transition. - Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements. #### V<sub>ILD</sub> and V<sub>IHD</sub>: - Monitor one of the switching outputs using a $50\Omega$ coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe. - First increase the input LOW voltage level, V<sub>IL</sub>, until the output begins to oscillate or steps out a min of 2 ns. Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits, or on output HIGH levels that exceed V<sub>IH</sub> limits. The input LOW voltage level at which oscillation occurs is defined as V<sub>ILD</sub>. - Next decrease the input HIGH voltage level on the V<sub>IH</sub> until the output begins to oscillate or steps out a min of 2 ns. Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits, or on output HIGH levels that exceed V<sub>IH</sub> limits. The input HIGH voltage level at which oscillation occurs is defined as V<sub>IHD</sub>. - Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements. FIGURE 2. Simultaneous Switching Test Circuit 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N20A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com