# Freescale Semiconductor Advance Information MC9328MXL/D Rev. 5, 08/2004 # MC9328MXL Package Information Plastic Package (MAPBGA–225 or 256) #### Ordering Information See Table 2 on page 5 # MC9328MXL # 1 Introduction The i.MX family builds on the DragonBall family of application processors which have demonstrated leadership in the portable handheld market. Continuing this legacy, the i.MX (Media Extensions) series provides a leap in performance with an ARM9<sup>TM</sup> microprocessor core and highly integrated system functions. The i.MX products specifically address the requirements of the personal, portable product market by providing intelligent integrated peripherals, an advanced processor core, and power management capabilities. The new MC9328MXL features the advanced and power-efficient ARM920T<sup>TM</sup> core that operates at speeds up to 200 MHz. Integrated modules, which include an LCD controller, USB support, and an MMC/SD host controller, support a suite of peripherals to enhance any product seeking to provide a rich multimedia experience. It is packaged in either a 256-pin Mold Array Process-Ball Grid Array (MAPBGA) or 225-pin PBGA package. Figure 1 shows the functional block diagram of the MC9328MXL. #### **Contents** | 1 | Introduction | 1 | |---|---------------------------------|---| | 2 | Signals and Connections | ( | | 3 | Specifications1 | 1 | | 4 | Pin-Out and Package Information | ć | | | Contact Information Last Page | _ | #### Introduction Figure 1. MC9328MXL Functional Block Diagram #### 1.1 Conventions This document uses the following conventions: - OVERBAR is used to indicate a signal that is active when pulled low: for example, RESET. - Logic level one is a voltage that corresponds to Boolean true (1) state. - Logic level zero is a voltage that corresponds to Boolean false (0) state. - To set a bit or bits means to establish logic level one. - To *clear* a bit or bits means to establish logic level zero. - A *signal* is an electronic construct whose state conveys or changes in state convey information. - A pin is an external physical connection. The same pin can be used to connect a number of signals. - Asserted means that a discrete signal is in active logic state. - Active low signals change from logic level one to logic level zero. - Active high signals change from logic level zero to logic level one. - Negated means that an asserted discrete signal changes logic state. - Active low signals change from logic level zero to logic level one. - Active high signals change from logic level one to logic level zero. - LSB means *least significant bit* or *bits*, and MSB means *most significant bit* or *bits*. References to low and high bytes or words are spelled out. - Numbers preceded by a percent sign (%) are binary. Numbers preceded by a dollar sign (\$) or 0x are hexadecimal. 3 #### 1.2 Features To support a wide variety of applications, the MC9328MXL offers a robust array of features, including the following: - ARM920T<sup>TM</sup> Microprocessor Core - AHB to IP Bus Interfaces (AIPIs) - External Interface Module (EIM) - SDRAM Controller (SDRAMC) - DPLL Clock and Power Control Module - Two Universal Asynchronous Receiver/Transmitters (UART 1 and UART 2) - Two Serial Peripheral Interfaces (SPI1 and SPI2) - Two General-Purpose 32-bit Counters/Timers - · Watchdog Timer - Real-Time Clock/Sampling Timer (RTC) - LCD Controller (LCDC) - Pulse-Width Modulation (PWM) Module - Universal Serial Bus (USB) Device - Multimedia Card and Secure Digital (MMC/SD) Host Controller Module - Memory Stick® Host Controller (MSHC) - Direct Memory Access Controller (DMAC) - Synchronous Serial Interface and Inter-IC Sound (SSI/I<sup>2</sup>S) Module - Inter-IC (I<sup>2</sup>C) Bus Module - Video Port - General-Purpose I/O (GPIO) Ports - Bootstrap Mode - Multimedia Accelerator (MMA) - Power Management Features - Operating Voltage Range: 1.7 V to 1.98 V core, 1.7 V to 3.3V I/O - 256-pin MAPBGA Package - 225-pin MAPBGA Package # 1.3 Target Applications The MC9328MXL is targeted for advanced information appliances, smart phones, Web browsers, digital MP3 audio players, handheld computers, and messaging applications. #### Introduction # 1.4 Revision History Table 1 provides revision history for this release. This history includes technical content revisions only and not stylistic or grammatical changes. Table 1. MC9328MXL Data Sheet Revision History Rev. 5 | Revision Location | Revision | |----------------------------------------------------------|-------------------------------------------------------| | Throughout | Clarified instances where BCLK signal is burst clock. | | Section 3.3, "Power Sequence<br>Requirements" on page 12 | Added reference to AN2537. | #### 1.5 Product Documentation The following documents are required for a complete description of the MC9328MXL and are necessary to design properly with the device. Especially for those not familiar with the ARM920T processor or previous DragonBall products, the following documents are helpful when used in conjunction with this document. ARM Architecture Reference Manual (ARM Ltd., order number ARM DDI 0100) ARM9DT1 Data Sheet Manual (ARM Ltd., order number ARM DDI 0029) ARM Technical Reference Manual (ARM Ltd., order number ARM DDI 0151C) EMT9 Technical Reference Manual (ARM Ltd., order number DDI O157E) MC9328MXL Product Brief (order number MC9328MXLP/D) MC9328MXL Reference Manual (order number MC9328MXLRM/D) The Motorola manuals are available on the Motorola Semiconductors Web site at http://www.motorola.com/semiconductors. These documents may be downloaded directly from the Motorola Web site, or printed versions may be ordered. The ARM Ltd. documentation is available from http://www.arm.com. # 1.6 Ordering Information Table 2 provides ordering information for both the 256-lead mold array process ball grid array (MAPBGA) package and the 225-lead BGA package. Table 2. MC9328MXL Ordering Information | Package Type | Frequency | Temperature | Solderball Type | Order Number | |-----------------|-----------|---------------|-----------------|--------------------| | 256-lead MAPBGA | 150 MHz | -40°C to 85°C | Standard | MC9328MXLCVH15(R2) | | | | | Pb-free | MC9328MXLCVM15(R2) | | | 200 MHz | 0°C to 70°C | Standard | MC9328MXLVH20(R2) | | | | | Pb-free | MC9328MXLVM20(R2) | | | | -30°C to 70°C | Standard | MC9328MXLDVH20(R2) | | | | | Pb-free | MC9328MXLDVM20(R2) | | 225-lead MAPBGA | 150 MHz | -40°C to 85°C | Standard | MC9328MXLCVF15(R2) | | | | | Pb-free | MC9328MXLCVP15(R2) | | | 200 MHz | 0°C to 70°C | Standard | MC9328MXLVF20(R2) | | | | | Pb-free | MC9328MXLVP20(R2) | | | | -30°C to 70°C | Standard | MC9328MXLDVF20(R2) | | | | | Pb-free | MC9328MXLDVP20(R2) | #### **Signals and Connections** # 2 Signals and Connections Table 3 identifies and describes the MC9328MXL signals that are assigned to package pins. The signals are grouped by the internal module that they are connected to. Table 3. MC9328MXL Signal Descriptions | Signal Name | Function/Notes | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | External Bus/Chip-Select (EIM) | | | | | | A[24:0] | Address bus signals | | | | | D[31:0] | Data bus signals | | | | | EB0 | MSB Byte Strobe—Active low external enable byte signal that controls D [31:24]. | | | | | EB1 | Byte Strobe—Active low external enable byte signal that controls D [23:16]. | | | | | EB2 | Byte Strobe—Active low external enable byte signal that controls D [15:8]. | | | | | EB3 | LSB Byte Strobe—Active low external enable byte signal that controls D [7:0]. | | | | | ŌĒ | Memory Output Enable—Active low output enables external data bus. | | | | | <u>CS</u> [5:0] | Chip-Select—The chip-select signals $\overline{\text{CS}}$ [3:2] are multiplexed with $\overline{\text{CSD}}$ [1:0] and are selected by the Function Multiplexing Control Register (FMCR). By default $\overline{\text{CSD}}$ [1:0] is selected. | | | | | ECB | Active low input signal sent by a flash device to the EIM whenever the flash device must terminate an on-going burst sequence and initiate a new (long first access) burst sequence. | | | | | LBA | Active low signal sent by a flash device causing the external burst device to latch the starting burst address. | | | | | BCLK (burst clock) | Clock signal sent to external synchronous memories (such as burst flash) during burst mode. | | | | | RW | RW signal—Indicates whether external access is a read (high) or write (low) cycle. Used as a WE input signal by external DRAM. | | | | | DTACK signal—The external input data acknowledge signal. When using the external DTACK as a data acknowledge signal, the bus time-out monitor generates a bus error when a bus cyclotterminated by the external DTACK signal after 1022 clock counts have elapsed. | | | | | | | Bootstrap | | | | | BOOT [3:0] | System Boot Mode Select—The operational system boot mode of the MC9328MXL upon system reset is determined by the settings of these pins. | | | | | | SDRAM Controller | | | | | SDBA [4:0] | SDRAM/SyncFlash non-interleave mode bank address multiplexed with address signals A [15:11]. These signals are logically equivalent to core address p_addr [25:21] in SDRAM/SyncFlash cycles. | | | | | SDIBA [3:0] | SDRAM/SyncFlash interleave addressing mode bank address multiplexed with address signals A [19:16]. These signals are logically equivalent to core address p_addr [12:9] in SDRAM/SyncFlash cycles. | | | | | MA [11:10] | SDRAM address signals | | | | | MA [9:0] | SDRAM address signals which are multiplexed with address signals A [10:1]. MA [9:0] are selected on SDRAM/SyncFlash cycles. | | | | | DQM [3:0] | SDRAM data enable | | | | | CSD0 | SDRAM/SyncFlash Chip-select signal which is multiplexed with the $\overline{\text{CS2}}$ signal. These two signals are selectable by programming the system control register. | | | | Table 3. MC9328MXL Signal Descriptions (Continued) | Signal Name | Function/Notes | | | | |--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | CSD1 | SDRAM/SyncFlash Chip-select signal which is multiplexed with $\overline{\text{CS3}}$ signal. These two signals are selectable by programming the system control register. By default, $\overline{\text{CSD1}}$ is selected, so it can be used as SyncFlash boot chip-select by properly configuring BOOT [3:0] input pins. | | | | | RAS | SDRAM/SyncFlash Row Address Select signal | | | | | CAS | SDRAM/SyncFlash Column Address Select signal | | | | | SDWE | SDRAM/SyncFlash Write Enable signal | | | | | SDCKE0 | SDRAM/SyncFlash Clock Enable 0 | | | | | SDCKE1 | SDRAM/SyncFlash Clock Enable 1 | | | | | SDCLK | SDRAM/SyncFlash Clock | | | | | RESET_SF | SyncFlash Reset | | | | | | Clocks and Resets | | | | | EXTAL16M | Crystal input (4 MHz to 16 MHz), or a 16 MHz oscillator input when the internal oscillator circuit is shut down. | | | | | XTAL16M | Crystal output | | | | | EXTAL32K | 32 kHz crystal input | | | | | XTAL32K | 32 kHz crystal output | | | | | CLKO | Clock Out signal selected from internal clock signals. | | | | | RESET_IN | Master Reset—External active low Schmitt trigger input signal. When this signal goes active, all modules (except the reset module and the clock control module) are reset. | | | | | RESET_OUT | Reset Out—Internal active low output signal from the Watchdog Timer module and is asserted from the following sources: Power-on reset, External reset (RESET_IN), and Watchdog time-out. | | | | | POR | Power On Reset—Internal active high Schmitt trigger input signal. The POR signal is normally generated by an external RC circuit designed to detect a power-up event. | | | | | | JTAG | | | | | TRST | Test Reset Pin—External active low signal used to asynchronously initialize the JTAG controller. | | | | | TDO | Serial Output for test instructions and data. Changes on the falling edge of TCK. | | | | | TDI | Serial Input for test instructions and data. Sampled on the rising edge of TCK. | | | | | TCK | Test Clock to synchronize test logic and control register access through the JTAG port. | | | | | TMS | Test Mode Select to sequence the JTAG test controller's state machine. Sampled on the rising edge of TCK. | | | | | DMA | | | | | | BIG_ENDIAN | Big Endian—Input signal that determines the configuration of the external chip-select space. If it is driven logic-high at reset, the external chip-select space will be configured to little endian. If it is driven logic-low at reset, the external chip-select space will be configured to big endian. | | | | | DMA_REQ | External DMA request pin. | | | | | | ETM | | | | | ETMTRACESYNC | ETM sync signal which is multiplexed with A24. ETMTRACESYNC is selected in ETM mode. | | | | #### **Signals and Connections** Table 3. MC9328MXL Signal Descriptions (Continued) | Signal Name | Function/Notes | |----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ETMTRACECLK | ETM clock signal which is multiplexed with A23. ETMTRACECLK is selected in ETM mode. | | ETMPIPESTAT [2:0] | ETM status signals which are multiplexed with A [22:20]. ETMPIPESTAT [2:0] are selected in ETM mode. | | ETMTRACEPKT [7:0] | ETM packet signals which are multiplexed with ECB, LBA, BCLK(burst clock), PA17, A [19:16]. ETMTRACEPKT [7:0] are selected in ETM mode. | | | CMOS Sensor Interface | | CSI_D [7:0] | Sensor port data | | CSI_MCLK | Sensor port master clock | | CSI_VSYNC | Sensor port vertical sync | | CSI_HSYNC | Sensor port horizontal sync | | CSI_PIXCLK | Sensor port data latch clock | | | LCD Controller | | LD [15:0] | LCD Data Bus—All LCD signals are driven low after reset and when LCD is off. | | FLM/VSYNC | Frame Sync or Vsync—This signal also serves as the clock signal output for the gate driver (dedicated signal SPS for Sharp panel HR-TFT). | | LP/HSYNC | Line pulse or H sync | | LSCLK | Shift clock | | ACD/OE | Alternate crystal direction/output enable. | | CONTRAST | This signal is used to control the LCD bias voltage as contrast control. | | SPL_SPR | Program horizontal scan direction (Sharp panel dedicated signal). | | PS Control signal output for source driver (Sharp panel dedicated signal). | | | CLS | Start signal output for gate driver. This signal is an inverted version of PS (Sharp panel dedicated signal). | | REV | Signal for common electrode driving signal preparation (Sharp panel dedicated signal). | | | SPI 1 and 2 | | SPI1_MOSI | Master Out/Slave In | | SPI1_MISO | Slave In/Master Out | | SPI1_SS | Slave Select (Selectable polarity) | | SPI1_SCLK | Serial Clock | | SPI1_SPI_RDY | Serial Data Ready | | SPI2_TXD | SPI2 Master TxData Output—This signal is multiplexed with a GPI/O pin yet shows up as a primary or alternative signal in the signal multiplex scheme table. Please refer to the SPI and GPIO chapters in the MC9328MXL Reference Manual for information about how to bring this signal to the assigned pin. | | SPI2_RXD | SPI2 Master RxData Input—This signal is multiplexed with a GPI/O pin yet shows up as a primary or alternative signal in the signal multiplex scheme table. Please refer to the SPI and GPIO chapters in the MC9328MXL Reference Manual for information about how to bring this signal to the assigned pin. | Table 3. MC9328MXL Signal Descriptions (Continued) | Signal Name | Function/Notes | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SPI2_ <del>SS</del> | SPI2 Slave Select—This signal is multiplexed with a GPI/O pin yet shows up as a primary or alternative signal in the signal multiplex scheme table. Please refer to the SPI and GPIO chapters in the MC9328MXL Reference Manual for information about how to bring this signal to the assigned pin. | | SPI2_SCLK | SPI2 Serial Clock—This signal is multiplexed with a GPI/O pin yet shows up as a primary or alternative signal in the signal multiplex scheme table. Please refer to the SPI and GPIO chapters in the MC9328MXL Reference Manual for information about how to bring this signal to the assigned pin. | | | General Purpose Timers | | TIN | Timer Input Capture or Timer Input Clock—The signal on this input is applied to both timers simultaneously. | | TMR2OUT | Timer 2 Output | | | USB Device | | USBD_VMO | USB Minus Output | | USBD_VPO | USB Plus Output | | USBD_VM | USB Minus Input | | USBD_VP | USB Plus Input | | USBD_SUSPND | USB Suspend Output | | USBD_RCV | USB Receive Data | | USBD_OE | USB OE | | USBD_AFE | USB Analog Front End Enable | | | Secure Digital Interface | | SD_CMD | SD Command—If the system designer does not wish to make use of the internal pull-up, via the Pull-up enable register, a 4.7K–69K external pull up resistor must be added. | | SD_CLK | MMC Output Clock | | SD_DAT [3:0] | Data—If the system designer does not wish to make use of the internal pull-up, via the Pull-up enable register, a 50K–69K external pull up resistor must be added. | | | Memory Stick Interface | | MS_BS | Memory Stick Bus State (Output)—Serial bus control signal | | MS_SDIO | Memory Stick Serial Data (Input/Output) | | MS_SCLKO | Memory Stick Serial Clock (Input)—Serial protocol clock source for SCLK Divider | | MS_SCLKI | Memory Stick External Clock (Output)—Test clock input pin for SCLK divider. This pin is only for test purposes, not for use in application mode. | | MS_PI0 | General purpose Input0—Can be used for Memory Stick Insertion/Extraction detect | | MS_PI1 | General purpose Input1—Can be used for Memory Stick Insertion/Extraction detect | | | UARTs – IrDA/Auto-Bauding | | UART1_RXD | Receive Data | | UART1_TXD | Transmit Data | #### **Signals and Connections** Table 3. MC9328MXL Signal Descriptions (Continued) | Signal Name | Function/Notes | | | | |-------------|---------------------------------------------------------------------|--|--|--| | UART1_RTS | Request to Send | | | | | UART1_CTS | Clear to Send | | | | | UART2_RXD | Receive Data | | | | | UART2_TXD | Transmit Data | | | | | UART2_RTS | Request to Send | | | | | UART2_CTS | Clear to Send | | | | | UART2_DSR | Data Set Ready | | | | | UART2_RI | Ring Indicator | | | | | UART2_DCD | Data Carrier Detect | | | | | UART2_DTR | Data Terminal Ready | | | | | | Serial Audio Port – SSI (configurable to I <sup>2</sup> S protocol) | | | | | SSI_TXDAT | Transmit Data | | | | | SSI_RXDAT | Receive Data | | | | | SSI_TXCLK | Transmit Serial Clock | | | | | SSI_RXCLK | Receive Serial Clock | | | | | SSI_TXFS | Transmit Frame Sync | | | | | SSI_RXFS | Receive Frame Sync | | | | | | I <sup>2</sup> C | | | | | I2C_SCL | I <sup>2</sup> C Clock | | | | | I2C_SDA | I <sup>2</sup> C Data | | | | | | PWM | | | | | PWMO | PWM Output | | | | | | Digital Supply Pins | | | | | NVDD | Digital Supply for the I/O pins | | | | | NVSS | Digital Ground for the I/O pins | | | | | | Supply Pins – Analog Modules | | | | | AVDD | Supply for analog blocks | | | | | AVSS | Quiet ground for analog blocks | | | | | | Internal Power Supply | | | | | QVDD | Power supply pins for silicon internal circuitry | | | | | QVSS | Ground pins for silicon internal circuitry | | | | 11 Table 3. MC9328MXL Signal Descriptions (Continued) | Signal Name Function/Notes | | | |----------------------------|--------------------------------------------------------------|--| | Substrate Supply Pins | | | | SVDD | Supply routed through substrate of package; not to be bonded | | | SGND | Ground routed through substrate of package; not to be bonded | | # 3 Specifications This section contains the electrical specifications and timing diagrams for the MC9328MXL processor. # 3.1 Maximum Ratings Table 4 provides information on maximum ratings. **Table 4. Maximum Ratings** | Rating | Symbol | Minimum | Maximum | Unit | |--------------------------------------------------------------------------------------------------------|-----------------|------------------|-------------------|------| | Supply voltage | V <sub>dd</sub> | -0.3 | 3.3 | V | | Maximum operating temperature range<br>MC9328MXLVH20/MC9328MXLVM20/<br>MC9328MXLVF20/MC9328MXLVP20 | T <sub>A</sub> | 0 | 70 | °C | | Maximum operating temperature range<br>MC9328MXLDVH20/MC9328MXLDVM20/<br>MC9328MXLDVF20/MC9328MXLDVP20 | T <sub>A</sub> | -30 | 70 | °C | | Maximum operating temperature range<br>MC9328MXLCVH15/MC9328MXLCVM15/<br>MC9328MXLCVF15/MC9328MXLCVP15 | T <sub>A</sub> | -40 | 85 | °C | | ESD at human body model (HBM) | VESD_HBM | _ | 2000 | V | | ESD at machine model (MM) | VESD_MM | _ | 100 | V | | Latch-up current | ILatchup | _ | 200 | mA | | Storage temperature | Test | -55 | 150 | °C | | Power Consumption | Pmax | 800 <sup>1</sup> | 1300 <sup>2</sup> | mW | - 1. A typical application with 30 pads simultaneously switching assumes the GPIO toggling and instruction fetches from the ARM core-that is, 7x GPIO, 15x Data bus, and 8x Address bus. - 2. A worst-case application with 70 pads simultaneously switching assumes the GPIO toggling and instruction fetches from the ARM core-that is, 32x GPIO, 30x Data bus, 8x Address bus. These calculations are based on the core running its heaviest OS application at 200MHz, and where the whole image is running out of SDRAM. QVDD at 2.0V, NVDD and AVDD at 3.3V, therefore, 180mA is the worst measurement recorded in the factory environment, max 5mA is consumed for OSC pads, with each toggle GPIO consuming 4mA. # 3.2 Recommended Operating Range Table 5 provides the recommended operating ranges for the supply voltages. The MC9328MXL has multiple pairs of VDD and VSS power supply and return pins. QVDD and QVSS pins are used for internal logic. All other VDD and VSS pins are for the I/O pads voltage supply, and each pair of VDD and VSS provides power to the enclosed I/O pads. This design allows different peripheral supply voltage levels in a system. Because AVDD pins are supply voltages to the analog pads, it is recommended to isolate and noise-filter the AVDD pins from other VDD pins. For more information about I/O pads grouping per VDD, please refer to Table 3 on page 6. **Symbol** Minimum Rating Maximum Unit I/O supply voltage (if using MSHC, SPI, BTA, USBd, LCD and CSI NVDD 2.70 3.30 V which are only 3 V interfaces) I/O supply voltage (if not using the peripherals listed above) **NVDD** 1.70 3.30 ٧ Internal supply voltage (Core = 150 MHz) QVDD 1.70 1.90 ٧ Internal supply voltage (Core = 200 MHz) QVDD 2.00 V 1.80 Analog supply voltage **AVDD** 1.70 3.30 ٧ Table 5. Recommended Operating Range # 3.3 Power Sequence Requirements For required power-up and power-down sequencing, please refer to the "Power-Up Sequence" section of application note AN2537 on the i.MX website page. #### 3.4 DC Electrical Characteristics Table 6 contains both maximum and minimum DC characteristics of the MC9328MXL. Number or **Parameter** Min **Typical** Max Unit Symbol Full running operating current at 1.8V for QVDD, 3.3V for QVDD at lop mΑ NVDD/AVDD (Core = 96 MHz, System = 96 MHz, MPEG4 1.8v = 120mA: decoding playback from external memory card to both NVDD+AVDD at external SSI audio decoder and TFT display panel, and OS 3.0v = 30mAwith MMU enabled memory system is running on external SDRAM). Sidd<sub>1</sub> Standby current 25 μΑ (Core = 150 MHz, QVDD = 1.8V, temp = $25^{\circ}$ C) Sidd<sub>2</sub> Standby current 45 μΑ (Core = 150 MHz, QVDD = 1.8V, temp = $55^{\circ}$ C) Standby current 35 Sidd<sub>3</sub> μΑ (Core = 150 MHz, QVDD = 2.0V, temp = $25^{\circ}$ C) Table 6. Maximum and Minimum DC Characteristics Table 6. Maximum and Minimum DC Characteristics (Continued) | Number or<br>Symbol | Parameter | Min | Typical | Max | Unit | |---------------------|------------------------------------------------------------------------------------------|--------------------|---------|---------|------| | Sidd <sub>4</sub> | Standby current (Core = 150 MHz, QVDD = 2.0V, temp = 55°C) | - | 60 | _ | μΑ | | V <sub>IH</sub> | Input high voltage | 0.7V <sub>DD</sub> | - | Vdd+0.2 | V | | V <sub>IL</sub> | Input low voltage | - | - | 0.4 | V | | V <sub>OH</sub> | Output high voltage (I <sub>OH</sub> = 2.0 mA) | 0.7V <sub>DD</sub> | - | Vdd | V | | V <sub>OL</sub> | Output low voltage (I <sub>OL</sub> = -2.5 mA) | - | - | 0.4 | V | | I <sub>IL</sub> | Input low leakage current (V <sub>IN</sub> = GND, no pull-up or pull-down) | - | - | ±1 | μΑ | | IIH | Input high leakage current (V <sub>IN</sub> = V <sub>DD</sub> , no pull-up or pull-down) | - | - | ±1 | μΑ | | ІОН | Output high current $(V_{OH} = 0.8V_{DD}, V_{DD} = 1.8V)$ | - | - | 4.0 | mA | | l <sub>OL</sub> | Output low current (V <sub>OL</sub> = 0.4V, V <sub>DD</sub> = 1.8V) | -4.0 | _ | _ | mA | | loz | Output leakage current (V <sub>out</sub> = V <sub>DD</sub> , output is tri-stated) | - | - | ±5 | μА | | C <sub>i</sub> | Input capacitance | - | _ | 5 | pF | | C <sub>o</sub> | Output capacitance | - | - | 5 | pF | #### 3.5 AC Electrical Characteristics The AC characteristics consist of output delays, input setup and hold times, and signal skew times. All signals are specified relative to an appropriate edge of other signals. All timing specifications are specified at a system operating frequency from 0 MHz to 96 MHz (core operating frequency 150 MHz) with an operating supply voltage from $V_{DD\ min}$ to $V_{DD\ max}$ under an operating temperature from $T_L$ to $T_H$ . All timing is measured at 30 pF loading. **Table 7. Tristate Signal Timing** | Pin | Parameter | Minimum | Maximum | Unit | |----------|----------------------------------------------------|---------|---------|------| | TRISTATE | Time from TRISTATE activate until I/O becomes Hi-Z | _ | 20.8 | ns | Table 8. 32k/16M Oscillator Signal Timing | Parameter | Minimum | RMS | Maximum | Unit | |--------------------------------------|---------|-----|---------|------| | EXTAL32k input jitter (peak to peak) | _ | 5 | 20 | ns | Table 8. 32k/16M Oscillator Signal Timing (Continued) | Parameter | Minimum | RMS | Maximum | Unit | |--------------------------------------|---------|-----|---------|------| | EXTAL32k startup time | 800 | - | _ | ms | | EXTAL16M input jitter (peak to peak) | _ | TBD | TBD | _ | | EXTAL16M startup time | TBD | - | _ | - | #### 3.6 Embedded Trace Macrocell All registers in the ETM9 are programmed through a JTAG interface. The interface is an extension of the ARM920T processor's TAP controller, and is assigned scan chain 6. The scan chain consists of a 40-bit shift register comprised of the following: - 32-bit data field - 7-bit address field - A read/write bit The data to be written is scanned into the 32-bit data field, the address of the register into the 7-bit address field, and a 1 into the read/write bit. A register is read by scanning its address into the address field and a 0 into the read/write bit. The 32-bit data field is ignored. A read or a write takes place when the TAP controller enters the UPDATE-DR state. The timing diagram for the ETM9 is shown in Figure 2. See Table 9 for the ETM9 timing parameters used in Figure 2. Figure 2. Trace Port Timing Diagram **Table 9. Trace Port Timing Diagram Parameter Table** | Ref | Parameter | 1.8V ± | 1.8V ± 0.10V 3.0 Minimum Maximum Minimum | | 3.0V ± 0.30V | | | 3.0V ± 0.30V | | | |-----|-----------------|---------|----------------------------------------------------------------------------|---|--------------|------|--|--------------|--|--| | No. | i didiletei | Minimum | | | Maximum | Unit | | | | | | 1 | CLK frequency | 0 | 85 | 0 | 100 | MHz | | | | | | 2a | Clock high time | 1.3 | _ | 2 | _ | ns | | | | | | 2b | Clock low time | 3 | _ | 2 | _ | ns | | | | | Table 9. Trace Port Timing Diagram Parameter Table (Continued) | Ref | Parameter | 1.8V ± | : 0.10V | 3.0V ± | Unit | | | |-----|-------------------|---------|-----------------|--------|---------|----|--| | No. | raiametei | Minimum | Maximum Minimur | | Maximum | | | | 3a | Clock rise time | _ | 4 | _ | 3 | ns | | | 3b | Clock fall time | _ | 3 | _ | 3 | ns | | | 4a | Output hold time | 2.28 | _ | 2 | _ | ns | | | 4b | Output setup time | 3.42 | - | 3 | _ | ns | | # 3.7 DPLL Timing Specifications Parameters of the DPLL are given in Table 10. In this table, $T_{ref}$ is a reference clock period after the pre-divider and $T_{dck}$ is the output double clock period. Table 10. DPLL Specifications | Parameter | Test Conditions | Minimum | Typical | Maximum | Unit | |----------------------------------------|-----------------------------------------------------------------------|---------|------------------|---------|--------------------| | Reference clock freq range | Vcc = 1.8V | 5 | - | 100 | MHz | | Pre-divider output clock freq range | Vcc = 1.8V | 5 | - | 30 | MHz | | Double clock freq range | Vcc = 1.8V | 80 | - | 220 | MHz | | Pre-divider factor (PD) | - | 1 | _ | 16 | _ | | Total multiplication factor (MF) | Includes both integer and fractional parts | 5 | - | 15 | _ | | MF integer part | - | 5 | - | 15 | _ | | MF numerator | Should be less than the denominator | 0 | - | 1022 | _ | | MF denominator | - | 1 | - | 1023 | _ | | Pre-multiplier lock-in time | - | _ | _ | 312.5 | μsec | | Freq lock-in time after full reset | FOL mode for non-integer MF (does not include pre-multi lock-in time) | 250 | 280<br>(56 μs) | 300 | T <sub>ref</sub> | | Freq lock-in time after partial reset | FOL mode for non-integer MF (does not include pre-multi lock-in time) | 220 | 250<br>(50 μs) | 270 | T <sub>ref</sub> | | Phase lock-in time after full reset | FPL mode and integer MF (does not include pre-multi lock-in time) | 300 | 350<br>(70 μs) | 400 | T <sub>ref</sub> | | Phase lock-in time after partial reset | FPL mode and integer MF (does not include pre-multi lock-in time) | 270 | 320<br>(64 μs) | 370 | T <sub>ref</sub> | | Freq jitter (p-p) | - | _ | 0.005<br>(0.01%) | 0.01 | 2•T <sub>dck</sub> | | Phase jitter (p-p) | Integer MF, FPL mode, Vcc=1.8V | _ | 1.0<br>(10%) | 1.5 | ns | | Power supply voltage | - | 1.7 | - | 2.5 | V | | Power dissipation | FOL mode, integer MF,<br>f <sub>dck</sub> = 200 MHz, Vcc = 1.8V | _ | - | 4 | mW | # 3.8 Reset Module The timing relationships of the Reset module with the POR and RESET\_IN are shown in Figure 3 and Figure 4. #### NOTE: Be aware that NVDD must ramp up to at least 1.8V before QVDD is powered up to prevent forward biasing. Figure 3. Timing Relationship with POR Figure 4. Timing Relationship with RESET\_IN **Table 11. Reset Module Timing Parameter Table** | Ref | Parameter | 1.8V ± | 0.10V | 3.0V ± | Unit | | |-----|------------------------------------------------------------------------------------------------|-------------------|-----------------|-------------------|------|--------------------| | No. | T di dillotto | Min | lin Max Min Max | O me | | | | 1 | Width of input POWER_ON_RESET | note <sup>1</sup> | ı | note <sup>1</sup> | 1 | _ | | 2 | Width of internal POWER_ON_RESET (CLK32 at 32 kHz) | 300 | 300 | 300 | 300 | ms | | 3 | 7K to 32K-cycle stretcher for SDRAM reset | 7 | 7 | 7 | 7 | Cycles of<br>CLK32 | | 4 | 14K to 32K-cycle stretcher for internal system reset HRESERT and output reset at pin RESET_OUT | 14 | 14 | 14 | 14 | Cycles of<br>CLK32 | | 5 | Width of external hard-reset RESET_IN | 4 | - | 4 | _ | Cycles of<br>CLK32 | | 6 | 4K to 32K-cycle qualifier | 4 | 4 | 4 | 4 | Cycles of<br>CLK32 | POR width is dependent on the 32 or 32.768 kHz crystal oscillator start-up time. Design margin should allow for crystal tolerance, i.MX chip variations, temperature impact, and supply voltage influence. Through the process of supplying crystals for use with CMOS oscillators, crystal manufacturers have developed a working knowledge of start-up time of their crystals. Typically, start-up times range from 400 ms to 1.2 seconds for this type of crystal. If an external stable clock source (already running) is used instead of a crystal, the width of POR should be ignored in calculating timing for the start-up process. 19 #### 3.9 External Interface Module The External Interface Module (EIM) handles the interface to devices external to the MC9328MXL, including the generation of chip-selects for external peripherals and memory. The timing diagram for the EIM is shown in Figure 5, and Table 12 on page 20 defines the parameters of signals. Figure 5. EIM Bus Timing Diagram **Table 12. EIM Bus Timing Parameter Table** | DefNe | Davamatan | 1.8V ± 0.10V | | | 3.0V ± 0.30V | | | | |---------|-------------------------------------------------------|--------------|---------|------|--------------|---------|-----|------| | Ref No. | Parameter | Min | Typical | Max | Min | Typical | Max | Unit | | 1a | Clock fall to address valid | 2.48 | 3.31 | 9.11 | 2.4 | 3.2 | 8.8 | ns | | 1b | Clock fall to address invalid | 1.55 | 2.48 | 5.69 | 1.5 | 2.4 | 5.5 | ns | | 2a | Clock fall to chip-select valid | 2.69 | 3.31 | 7.87 | 2.6 | 3.2 | 7.6 | ns | | 2b | Clock fall to chip-select invalid | 1.55 | 2.48 | 6.31 | 1.5 | 2.4 | 6.1 | ns | | 3a | Clock fall to Read (Write) Valid | 1.35 | 2.79 | 6.52 | 1.3 | 2.7 | 6.3 | ns | | 3b | Clock fall to Read (Write) Invalid | 1.86 | 2.59 | 6.11 | 1.8 | 2.5 | 5.9 | ns | | 4a | Clock <sup>1</sup> rise to Output Enable Valid | 2.32 | 2.62 | 6.85 | 2.3 | 2.6 | 6.8 | ns | | 4b | Clock <sup>1</sup> rise to Output Enable Invalid | 2.11 | 2.52 | 6.55 | 2.1 | 2.5 | 6.5 | ns | | 4c | Clock <sup>1</sup> fall to Output Enable Valid | 2.38 | 2.69 | 7.04 | 2.3 | 2.6 | 6.8 | ns | | 4d | Clock <sup>1</sup> fall to Output Enable Invalid | 2.17 | 2.59 | 6.73 | 2.1 | 2.5 | 6.5 | ns | | 5a | Clock <sup>1</sup> rise to Enable Bytes Valid | 1.91 | 2.52 | 5.54 | 1.9 | 2.5 | 5.5 | ns | | 5b | Clock <sup>1</sup> rise to Enable Bytes Invalid | 1.81 | 2.42 | 5.24 | 1.8 | 2.4 | 5.2 | ns | | 5c | Clock <sup>1</sup> fall to Enable Bytes Valid | 1.97 | 2.59 | 5.69 | 1.9 | 2.5 | 5.5 | ns | | 5d | Clock <sup>1</sup> fall to Enable Bytes Invalid | 1.76 | 2.48 | 5.38 | 1.7 | 2.4 | 5.2 | ns | | 6a | Clock <sup>1</sup> fall to Load Burst Address Valid | 2.07 | 2.79 | 6.73 | 2.0 | 2.7 | 6.5 | ns | | 6b | Clock <sup>1</sup> fall to Load Burst Address Invalid | 1.97 | 2.79 | 6.83 | 1.9 | 2.7 | 6.6 | ns | | 6c | Clock <sup>1</sup> rise to Load Burst Address Invalid | 1.91 | 2.62 | 6.45 | 1.9 | 2.6 | 6.4 | ns | | 7a | Clock <sup>1</sup> rise to Burst Clock rise | 1.61 | 2.62 | 5.64 | 1.6 | 2.6 | 5.6 | ns | | 7b | Clock <sup>1</sup> rise to Burst Clock fall | 1.61 | 2.62 | 5.84 | 1.6 | 2.6 | 5.8 | ns | | 7c | Clock <sup>1</sup> fall to Burst Clock rise | 1.55 | 2.48 | 5.59 | 1.5 | 2.4 | 5.4 | ns | | 7d | Clock <sup>1</sup> fall to Burst Clock fall | 1.55 | 2.59 | 5.80 | 1.5 | 2.5 | 5.6 | ns | | 8a | Read Data setup time | 5.54 | _ | _ | 5.5 | _ | _ | ns | | 8b | Read Data hold time | 0 | _ | _ | 0 | _ | _ | ns | | 9a | Clock <sup>1</sup> rise to Write Data Valid | 1.81 | 2.72 | 6.85 | 1.8 | 2.7 | 6.8 | ns | | 9b | Clock <sup>1</sup> fall to Write Data Invalid | 1.45 | 2.48 | 5.69 | 1.4 | 2.4 | 5.5 | ns | | 9c | Clock <sup>1</sup> rise to Write Data Invalid | 1.63 | _ | _ | 1.62 | _ | _ | ns | | 10a | DTACK setup time | 2.52 | _ | _ | 2.5 | _ | _ | ns | <sup>1.</sup> Clock refers to the system clock signal, HCLK, generated from the System PLL # 3.9.1 DTACK Signal Description The DTACK signal is the external input data acknowledge signal. When using the external DTACK signal as a data acknowledge signal, the bus time-out monitor generates a bus error when a bus cycle is not terminated by the external DTACK signal after 1022 HCLK counts have elapsed. Only CS5 group is designed to support DTACK signal function when using the external DTACK signal for data acknowledgement. # 3.9.2 DTACK Signal Timing Figure 6 shows the access cycle timing used by chip-select 5. The signal values and units of measure for this figure are found in Table 13. Figure 6. DTACK Timing, WSC=111111, DTACK\_sel=0 | Ref<br>No. | Characteristic | 1.8V ± | : 0.10V | 3.0V ± | Unit | | |------------|------------------------------------------------|--------|---------|--------|------|-------| | | Characteristic | Min | | Min | Max | Oilit | | 1 | CS5 asserted to OE asserted | _ | Т | 1 | Т | ns | | 2 | External DTACK input setup from CS5 asserted | 0 | _ | 0 | _ | ns | | 3 | CS5 pulse width | 3Т | _ | 3T | _ | ns | | 4 | External DTACK input hold after CS5 is negated | 0 | 1.5T | 0 | 1.5T | ns | | 5 | OE negated after CS5 is negated | 0 | 4.5 | 0 | 4 | ns | **Table 13. Access Cycle Timing Parameters** #### Note: - 1. n is the number of wait states in the current memory access cycle. The max n is 1022. - 2. T is the system clock period (system clock is 96 MHz). - 3. The external DTACK input requirement is eliminated when CS5 is programmed to use internal wait state. Figure 7. DTACK Timing, WSC=111111, DTACK\_sel=1 **Table 14. Access Cycle Timing Parameters** | Ref | Characteristic | 1.8V ± ( | 0.10V | 3.0V ± ( | Unit | | |-----|----------------------------------------------|----------|-------|----------|------|---------------------------------------| | No. | Silatatoriono | Min | Max | Min | Max | • • • • • • • • • • • • • • • • • • • | | 1 | External DTACK input setup from CS5 asserted | 0 | _ | 0 | _ | ns | #### Note: - 1. n is the number of wait states in the current memory access cycle. The max n is 1022. - 2. T is the system clock period (system clock is 96 MHz). - 3. The external $\overline{\text{DTACK}}$ input requirement is eliminated when $\overline{\text{CS5}}$ is programmed to use internal wait state. # 3.9.3 EIM External Bus Timing The timing diagrams in this section show the timing of accesses to memory or a peripheral. Figure 8. WSC = 1, A.HALF/E.HALF Figure 9. WSC = 1, WEA = 1, WEN = 1, A.HALF/E.HALF Figure 10. WSC = 1, OEA = 1, A.WORD/E.HALF Figure 11. WSC = 1, WEA = 1, WEN = 2, A.WORD/E.HALF Figure 12. WSC = 3, OEA = 2, A.WORD/E.HALF Figure 13. WSC = 3, WEA = 1, WEN = 3, A.WORD/E.HALF Figure 14. WSC = 3, OEA = 4, A.WORD/E.HALF Figure 15. WSC = 3, WEA = 2, WEN = 3, A.WORD/E.HALF Figure 16. WSC = 3, OEN = 2, A.WORD/E.HALF Figure 17. WSC = 3, OEA = 2, OEN = 2, A.WORD/E.HALF Figure 18. WSC = 2, WWS = 1, WEA = 1, WEN = 2, A.WORD/E.HALF Figure 19. WSC = 1, WWS = 2, WEA = 1, WEN = 2, A.WORD/E.HALF Figure 20. WSC = 2, WWS = 2, WEA = 1, WEN = 2, A.HALF/E.HALF Figure 21. WSC = 2, WWS = 1, WEA = 1, WEN = 2, EDC = 1, A.HALF/E.HALF Figure 22. WSC = 2, CSA = 1, WWS = 1, A.WORD/E.HALF Figure 23. WSC = 3, CSA = 1, A.HALF/E.HALF Figure 24. WSC = 2, OEA = 2, CNC = 3, BCM = 0, A.HALF/E.HALF Figure 25. WSC = 2, OEA = 2, WEA = 1, WEN = 2, CNC = 3, A.HALF/E.HALF Figure 26. WSC = 3, SYNC = 1, A.HALF/E.HALF Figure 27. WSC = 2, SYNC = 1, DOL = [1/0], A.WORD/E.WORD Figure 28. WSC = 2, SYNC = 1, DOL = [1/0], A.WORD/E.HALF Figure 29. WSC = 7, OEA = 8, SYNC = 1, DOL = 1, BCD = 1, BCS = 2, A.WORD/E.HALF Figure 30. WSC = 7, OEA = 8, SYNC = 1, DOL = 1, BCD = 1, BCS = 1, A.WORD/E.HALF ## 3.10 SPI Timing Diagrams To utilize the internal transmit (TX) and receive (RX) data FIFOs when the SPI 1 module is configured as a master, two control signals are used for data transfer rate control: the $\overline{SS}$ signal (output) and the $\overline{SPI}$ RDY signal (input). The SPI 1 Sample Period Control Register (PERIODREG1) and the SPI 2 Sample Period Control Register (PERIODREG2) can also be programmed to a fixed data transfer rate for either SPI 1 or SPI 2. When the SPI 1 module is configured as a slave, the user can configure the SPI 1 Control Register (CONTROLREG1) to match the external SPI master's timing. In this configuration, $\overline{SS}$ becomes an input signal, and is used to latch data into or load data out to the internal data shift registers, as well as to increment the data FIFO. Figure 31 through Figure 35 show the timing relationship of the master SPI using different triggering mechanisms. Figure 31. Master SPI Timing Diagram Using SPI\_RDY Edge Trigger Figure 32. Master SPI Timing Diagram Using SPI\_RDY Level Trigger Figure 33. Master SPI Timing Diagram Ignore SPI RDY Level Trigger Figure 34. Slave SPI Timing Diagram FIFO Advanced by BIT COUNT Figure 35. Slave SPI Timing Diagram FIFO Advanced by SS Rising Edge | | Table 15. | Timing Parameter | <b>Table for Figure 31</b> | through Figure 35 | |--|-----------|------------------|----------------------------|-------------------| |--|-----------|------------------|----------------------------|-------------------| | Def | | 1.8V ± 0.10V | | 3.0V ± | | | |------------|----------------------------------|------------------------------|---------|------------------------------|---------|------| | Ref<br>No. | Parameter | Minimum | Maximum | Minimum | Maximum | Unit | | 1 | SPI_RDY to SS output low | 2T <sup>1</sup> | - | 2T <sup>1</sup> | - | ns | | 2 | SS output low to first SCLK edge | 3 • Tsclk <sup>2</sup> | _ | 3 • Tsclk <sup>2</sup> | _ | ns | | 3 | Last SCLK edge to SS output high | 2 • Tsclk | - | 2 • Tsclk | - | ns | | 4 | SS output high to SPI_RDY low | 0 | - | 0 | - | ns | | 5 | SS output pulse width | Tsclk +<br>WAIT <sup>3</sup> | _ | Tsclk +<br>WAIT <sup>3</sup> | - | ns | | 6 | SS input low to first SCLK edge | Т | - | Т | - | ns | | 7 | SS input pulse width | Т | _ | Т | _ | ns | - 1. T = CSPI system clock period (PERCLK2). - 2. Tsclk = Period of SCLK. - 3. WAIT = Number of bit clocks (SCLK) or 32.768 kHz clocks per Sample Period Control Register. #### 3.11 LCD Controller This section includes timing diagrams for the LCD controller. For detailed timing diagrams of the LCD controller with various display configurations, refer to the LCD controller chapter of the MC9328MXL Reference Manual. Figure 36. SCLK to LD Timing Diagram MC9328MXL Advance Information, Rev. 5 Table 16. LCDC SCLK Timing Parameter Table | Ref | | 1.8V ± | : 0.10V | 3.0V ± | | | |-----|------------------|---------|---------|---------|---------|------| | No. | Parameter | Minimum | Maximum | Minimum | Maximum | Unit | | 1 | SCLK to LD valid | ı | 2 | _ | 2 | ns | Figure 37. 4/8/16 Bit/Pixel TFT Color Mode Panel Timing Table 17. 4/8/16 Bit/Pixel TFT Color Mode Panel Timing | Symbol | Description | Minimum | Corresponding Register Value | Unit | |--------|--------------------------------|-----------------|------------------------------|------| | T1 | End of OE to beginning of VSYN | T5+T6<br>+T7+T9 | (VWAIT1·T2)+T5+T6+T7+T9 | Ts | | T2 | HSYN period | XMAX+5 | XMAX+T5+T6+T7+T9+T10 | Ts | | Т3 | VSYN pulse width | T2 | VWIDTH·(T2) | Ts | | T4 | End of VSYN to beginning of OE | 2 | VWAIT2·(T2) | Ts | | T5 | HSYN pulse width | 1 | HWIDTH+1 | Ts | | Т6 | End of HSYN to beginning to T9 | 1 | HWAIT2+1 | Ts | MC9328MXL Advance Information, Rev. 5 ## Table 17. 4/8/16 Bit/Pixel TFT Color Mode Panel Timing (Continued) | Symbol | Description | Minimum | Corresponding Register Value | Unit | |--------|---------------------------------------------------------|---------|------------------------------|------| | T7 | End of OE to beginning of HSYN | 1 | HWAIT1+1 | Ts | | Т8 | SCLK to valid LD data | -3 | 3 | ns | | Т9 | End of HSYN idle2 to VSYN edge (for non-display region) | 2 | 2 | Ts | | Т9 | End of HSYN idle2 to VSYN edge (for Display region) | 1 | 1 | Ts | | T10 | VSYN to OE active (Sharp = 0) when VWAIT2 = 0 | 1 | 1 | Ts | | T10 | VSYN to OE active (Sharp = 1) when VWAIT2 = 0 | 2 | 2 | Ts | #### Note: - Ts is the SCLK period which equals LCDC\_CLK / (PCD + 1). Normally LCDC\_CLK = 15ns. - VSYN, HSYN and OE can be programmed as active high or active low. In Figure 37, all 3 signals are active low. - The polarity of SCLK and LD[15:0] can also be programmed. - SCLK can be programmed to be deactivated during the VSYN pulse or the OE deasserted period. In Figure 37, SCLK is always active. - For T9 non-display region, VSYN is non-active. It is used as an reference. - XMAX is defined in pixels. ## 3.12 Multimedia Card/Secure Digital Host Controller The DMA interface block controls all data routing between the external data bus (DMA access), internal MMC/SD module data bus, and internal system FIFO access through a dedicated state machine that monitors the status of FIFO content (empty or full), FIFO address, and byte/block counters for the MMC/SD module (inner system) and the application (user programming). Figure 38. Chip-Select Read Cycle Timing Diagram | Table 18. | SDHC | Bus | Timing | <b>Parameter</b> | Table | |-----------|------|-----|--------|------------------|-------| |-----------|------|-----|--------|------------------|-------| | Ref | Parameter | 1.8V : | ± 0.10V | 3.0 ± | Unit | | |-----|--------------------------------------------------------------------|---------|------------------------------|---------|---------|-------| | No. | Farameter | Minimum | Maximum | Minimum | Maximum | Ollic | | 1 | CLK frequency at Data transfer Mode (PP) <sup>1</sup> —10/30 cards | 0 | 25/5 | 0 | 25/5 | MHz | | 2 | CLK frequency at Identification Mode <sup>2</sup> | 0 | 400 | 0 | 400 | kHz | | За | Clock high time <sup>1</sup> —10/30 cards | 6/33 | _ | 10/50 | _ | ns | | 3b | Clock low time <sup>1</sup> —10/30 cards | 15/75 | _ | 10/50 | _ | ns | | 4a | Clock fall time <sup>1</sup> —10/30 cards | - | 10/50<br>(5.00) <sup>3</sup> | - | 10/50 | ns | | 4b | Clock rise time <sup>1</sup> —10/30 cards | - | 14/67<br>(6.67) <sup>3</sup> | - | 10/50 | ns | | 5a | Input hold time <sup>3</sup> —10/30 cards | 5.7/5.7 | _ | 5/5 | _ | ns | | 5b | Input setup time <sup>3</sup> —10/30 cards | 5.7/5.7 | _ | 5/5 | _ | ns | | 6a | Output hold time <sup>3</sup> —10/30 cards | 5.7/5.7 | _ | 5/5 | - | ns | | 6b | Output setup time <sup>3</sup> —10/30 cards | 5.7/5.7 | _ | 5/5 | _ | ns | | 7 | Output delay time <sup>3</sup> | 0 | 16 | 0 | 14 | ns | - 1. $C_L \le 100 \text{ pF} / 250 \text{ pF} (10/30 \text{ cards})$ - 2. $C_L \le 250 \text{ pF} (21 \text{ cards})$ - 3. $C_L \le 25 \text{ pF (1 card)}$ ### 3.12.1 Command Response Timing on MMC/SD Bus The card identification and card operation conditions timing are processed in open-drain mode. The card response to the host command starts after exactly N<sub>ID</sub> clock cycles. For the card address assignment, SET\_RCA is also processed in the open-drain mode. The minimum delay between the host command and card response is NCR clock cycles as illustrated in Figure 39. The symbols for Figure 39 through Figure 43 are defined in Table 19. | | Card Active | Host Active | | | |--------|---------------------------------------|-------------|-----------------------------------------|--| | Symbol | Definition | Symbol | Definition | | | Z | High impedance state | S | Start bit (0) | | | D | Data bits | Т | Transmitter bit<br>(Host = 1, Card = 0) | | | * | Repetition | Р | One-cycle pull-up (1) | | | CRC | Cyclic redundancy check bits (7 bits) | E | End bit (1) | | Table 19. State Signal Parameters for Figure 39 through Figure 43 Figure 39. Timing Diagrams at Identification Mode After a card receives its RCA, it switches to data transfer mode. As shown on the first diagram in Figure 40, SD\_CMD lines in this mode are driven with push-pull drivers. The command is followed by a period of two $\overline{Z}$ bits (allowing time for direction switching on the bus) and then by P bits pushed up by the responding card. The other two diagrams show the separating periods $N_{RC}$ and $N_{CC}$ . Command response timing (data transfer mode) Timing response end to next CMD start (data transfer mode) Figure 40. Timing Diagrams at Data Transfer Mode Figure 41 on page 53 shows basic read operation timing. In a read operation, the sequence starts with a single block read command (which specifies the start address in the argument field). The response is sent on the SD\_CMD lines as usual. Data transmission from the card starts after the access time delay $N_{AC}$ , beginning from the last bit of the read command. If the system is in multiple block read mode, the card sends a continuous flow of data blocks with distance $N_{AC}$ until the card sees a stop transmission command. The data stops two clock cycles after the end bit of the stop command. N<sub>AC</sub> cycles Z\*\*\*\*Z DAT Timing of multiple block read N<sub>AC</sub> cycles Read Data Read Data Figure 41. Timing Diagrams at Data Read Figure 42 shows the basic write operation timing. As with the read operation, after the card response, the data transfer starts after $N_{WR}$ cycles. The data is suffixed with CRC check bits to allow the card to check for transmission errors. The card sends back the CRC check result as a CC status token on the data line. If there was a transmission error, the card sends a negative CRC status (101); otherwise, a positive CRC status (010) is returned. The card expects a continuous flow of data blocks if it is configured to multiple block mode, with the flow terminated by a stop transmission command. Figure 42. Timing Diagrams at Data Write The stop transmission command may occur when the card is in different states. Figure 43 shows the different scenarios on the bus. Figure 43. Stop Transmission During Different Scenarios Table 20. Timing Values for Figure 39 through Figure 43 | Parameter | Symbol | Minimum | Maximum | Unit | Parameter | |----------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------|-----------------|-------------------------------| | MMC/SD bus clock, CLK (All v (VIL) | MMC/SD bus clock, CLK<br>(All values are referred to<br>minimum (VIH) and<br>maximum (VIL) | | | | | | Command response cycle | NCR | 2 | 64 | Clock<br>cycles | Command response cycle | | Identification response cycle | NID | 5 | 5 | Clock<br>cycles | Identification response cycle | | Access time delay cycle | NAC | 2 | TAAC + NSAC | Clock<br>cycles | Access time delay cycle | | Command read cycle | NRC | 8 | - | Clock<br>cycles | Command read cycle | | Command-command cycle | NCC | 8 | _ | Clock<br>cycles | Command-command cycle | | Command write cycle | NWR | 2 | _ | Clock<br>cycles | Command write cycle | | Stop transmission cycle | NST | 2 | 2 | Clock<br>cycles | Stop transmission cycle | | TAAC: Data read access time<br>NSAC: Data read access time<br>bit[111:104] | TAAC: Data read access time -1 defined in CSD register bit[119:112] NSAC: Data read access time -2 in CLK cycles (NSAC·100) defined in CSD register bit[111:104] | | | | | # 3.12.2 SDIO-IRQ and ReadWait Service Handling In SDIO, there is a 1-bit or 4-bit interrupt response from the SDIO peripheral card. In 1-bit mode, the interrupt response is simply that the SD\_DAT[1] line is held low. The SD\_DAT[1] line is not used as data in this mode. The memory controller generates an interrupt according to this low and the system interrupt continues until the source is removed (SD\_DAT[1] returns to its high level). In 4-bit mode, the interrupt is less simple. The interrupt triggers at a particular period called the "Interrupt Period" during the data access, and the controller must sample SD\_DAT[1] during this short period to determine the IRQ status of the attached card. The interrupt period only happens at the boundary of each block (512 bytes). # DAT[1] Interrupt Period S Block Data E IRQ S Block Data E IRQ DAT[1] Interrupt Period Figure 44. SDIO IRQ Timing Diagram ReadWait is another feature in SDIO that allows the user to submit commands during the data transfer. In this mode, the block temporarily pauses the data transfer operation counter and related status, yet keeps the clock running, and allows the user to submit commands as normal. After all commands are submitted, the user can switch back to the data transfer operation and all counter and status values are resumed as access continues. #### n Figure 45. SDIO ReadWait Timing Diagram ## 3.13 Memory Stick Host Controller For 1-bit The Memory Stick protocol requires three interface signal line connections for data transfers: MS\_BS, MS\_SDIO, and MS\_SCLKO. Communication is always initiated by the MSHC and operates the bus in either four-state or two-state access mode. The MS\_BS signal classifies data on the SDIO into one of four states (BS0, BS1, BS2, or BS3) according to its attribute and transfer direction. BS0 is the INT transfer state, and during this state no packet transmissions occur. During the BS1, BS2, and BS3 states, packet communications are executed. The BS1, BS2, and BS3 states are regarded as one packet length and one communication transfer is always completed within one packet length (in four-state access mode). The Memory Stick usually operates in four state access mode and in BS1, BS2, and BS3 bus states. When an error occurs during packet communication, the mode is shifted to two-state access mode, and the BS0 and BS1 bus states are automatically repeated to avoid a bus collision on the SDIO. Figure 46. MSHC Signal Timing Diagram **Table 21. MSHC Signal Timing Parameter Table** | Ref | Parameter | | 3.0 ± 0.3V | | | |-----|----------------------------------------|---------|------------|------|--| | No. | i arameter | Minimum | Maximum | Unit | | | 1 | MS_SCLKI frequency | _ | 25 | MHz | | | 2 | MS_SCLKI high pulse width | 20 | _ | ns | | | 3 | MS_SCLKI low pulse width | 20 | 1 | ns | | | 4 | MS_SCLKI rise time | _ | 3 | ns | | | 5 | MS_SCLKI fall time | _ | 3 | ns | | | 6 | MS_SCLKO frequency <sup>1</sup> | _ | 25 | MHz | | | 7 | MS_SCLKO high pulse width <sup>1</sup> | 20 | - | ns | | | 8 | MS_SCLKO low pulse width <sup>1</sup> | 15 | - | ns | | | 9 | MS_SCLKO rise time <sup>1</sup> | _ | 5 | ns | | | 10 | MS_SCLKO fall time <sup>1</sup> | _ | 5 | ns | | MC9328MXL Advance Information, Rev. 5 Table 21. MSHC Signal Timing Parameter Table (Continued) | Ref | Parameter | 3.0 ± | Unit | | |-----|---------------------------------------------------------------------------------|---------|---------|-------| | No. | Farameter | Minimum | Maximum | o iii | | 11 | MS_BS delay time <sup>1</sup> | 1 | 3 | ns | | 12 | MS_SDIO output delay time <sup>1,2</sup> | _ | 3 | ns | | 13 | MS_SDIO input setup time for MS_SCLKO rising edge (RED bit = $0$ ) <sup>3</sup> | 18 | _ | ns | | 14 | MS_SDIO input hold time for MS_SCLKO rising edge (RED bit = $0$ ) <sup>3</sup> | 0 | _ | ns | | 15 | MS_SDIO input setup time for MS_SCLKO falling edge (RED bit = 1) <sup>4</sup> | 23 | _ | ns | | 16 | MS_SDIO input hold time for MS_SCLKO falling edge (RED bit = 1) <sup>4</sup> | 0 | _ | ns | - 1. Loading capacitor condition is less than or equal to 30pF. - 2. An external resistor (100 ~ 200 ohm) should be inserted in series to provide current control on the MS\_SDIO pin, because of a possibility of signal conflict between the MS\_SDIO pin and Memory Stick SDIO pin when the pin direction changes. - 3. If the MSC2[RED] bit = 0, MSHC samples MS\_SDIO input data at MS\_SCLKO rising edge. - 4. If the MSC2[RED] bit = 1, MSHC samples MS\_SDIO input data at MS\_SCLKO falling edge. #### 3.14 Pulse-Width Modulator The PWM can be programmed to select one of two clock signals as its source frequency. The selected clock signal is passed through a divider and a prescaler before being input to the counter. The output is available at the pulse-width modulator output (PWMO) external pin. Its timing diagram is shown in Figure 47 and the parameters are listed in Table 22. Figure 47. PWM Output Timing Diagram | Ref | Parameter | 1.8V ± 0.10V | | 3.0V ± | Unit | | |-----|-----------------------------------|--------------|---------|---------|---------|------| | No. | Farameter | Minimum | Maximum | Minimum | Maximum | Oill | | 1 | System CLK frequency <sup>1</sup> | 0 | 87 | 0 | 100 | MHz | | 2a | Clock high time <sup>1</sup> | 3.3 | - | 5/10 | - | ns | | 2b | Clock low time <sup>1</sup> | 7.5 | - | 5/10 | - | ns | | 3a | Clock fall time <sup>1</sup> | _ | 5 | _ | 5/10 | ns | | 3b | Clock rise time <sup>1</sup> | _ | 6.67 | _ | 5/10 | ns | | 4a | Output delay time <sup>1</sup> | 5.7 | - | 5 | - | ns | | 4b | Output setup time <sup>1</sup> | 5.7 | _ | 5 | - | ns | **Table 22. PWM Output Timing Parameter Table** #### 3.15 SDRAM Controller A write to an address within the memory region initiates the program sequence. The first command issued to the SyncFlash is Load Command Register. The value in A [7:0] determines which operation the command performs. For this write setup operation, an address of 0x40 is hardware generated. The bank and other address lines are driven with the address to be programmed. The next command is Active which registers the row address and confirms the bank address. The third command supplies the column address, re-confirms the bank address, and supplies the data to be written. SyncFlash does not support burst writes, therefore a Burst Terminate command is not required. A read to the memory region initiates the status read sequence. The first command issued to the SyncFlash is the Load Command Register with A [7:0] set to 0x70 which corresponds to the Read Status Register operation. The bank and other address lines are driven to the selected address. The second command is <sup>1.</sup> $C_1$ of PWMO = 30 pF Active which sets up the status register read. The bank and row addresses are driven during this command. The third command of the triplet is Read. Bank and column addresses are driven on the address bus during this command. Data is returned from memory on the low order 8 data bits following the CAS latency. Figure 48. SDRAM/SyncFlash Read Cycle Timing Diagram Table 23. SDRAM Timing Parameter Table | Ref | Parameter | 1.8V ± 0.10V<br>Parameter | 0.10V 3.0V ± 0.30V | | : 0.30V | Unit | |-----|----------------------------------|---------------------------|--------------------|---------|---------|-------| | No. | i didilietei | Minimum | Maximum | Minimum | Maximum | Offic | | 1 | SDRAM clock high-level width | 2.67 | _ | 4 | 1 | ns | | 2 | SDRAM clock low-level width | 6 | _ | 4 | _ | ns | | 3 | SDRAM clock cycle time | 11.4 | _ | 10 | _ | ns | | 3S | CS, RAS, CAS, WE, DQM setup time | 3.42 | _ | 3 | _ | ns | MC9328MXL Advance Information, Rev. 5 Table 23. SDRAM Timing Parameter Table (Continued) | Ref | Parameter | 1.8V ± | : 0.10V | 3.0V ± | : 0.30V | Unit | |-----|----------------------------------------------|--------------------|---------|--------------------|---------|------| | No. | 1 drameter | Minimum | Maximum | Minimum | Maximum | Onit | | ЗН | CS, RAS, CAS, WE, DQM hold time | 2.28 | _ | 2 | _ | ns | | 4S | Address setup time | 3.42 | _ | 3 | _ | ns | | 4H | Address hold time | 2.28 | _ | 2 | _ | ns | | 5 | SDRAM access time (CL = 3) | - | 6.84 | _ | 6 | ns | | 5 | SDRAM access time (CL = 2) | - | 6.84 | _ | 6 | ns | | 5 | SDRAM access time (CL = 1) | _ | 22 | _ | 22 | ns | | 6 | Data out hold time | 2.85 | _ | 2.5 | _ | ns | | 7 | Data out high-impedance time (CL = 3) | _ | 6.84 | _ | 6 | ns | | 7 | Data out high-impedance time (CL = 2) | _ | 6.84 | _ | 6 | ns | | 7 | Data out high-impedance time (CL = 1) | _ | 22 | _ | 22 | ns | | 8 | Active to read/write command period (RC = 1) | t <sub>RCD</sub> 1 | _ | t <sub>RCD</sub> 1 | _ | ns | <sup>1.</sup> $t_{RCD} = SDRAM$ clock cycle time. This settings can be found in the MC9328MXL reference manual. Figure 49. SDRAM/SyncFlash Write Cycle Timing Diagram **Table 24. SDRAM Write Timing Parameter Table** | Ref | Parameter | 1.8V ± | : 0.10V | 3.0V ± | Unit | | |-----|-------------------------------------|-------------------------------|---------|-------------------------------|---------|------| | No. | T di dillotoi | Minimum | Maximum | Minimum | Maximum | Oint | | 1 | SDRAM clock high-level width | 2.67 | _ | 4 | _ | ns | | 2 | SDRAM clock low-level width | 6 | _ | 4 | _ | ns | | 3 | SDRAM clock cycle time | 11.4 | _ | 10 | _ | ns | | 4 | Address setup time | 3.42 | _ | 3 | _ | ns | | 5 | Address hold time | 2.28 | _ | 2 | _ | ns | | 6 | Precharge cycle period <sup>1</sup> | t <sub>RP</sub> <sup>2</sup> | - | t <sub>RP</sub> <sup>2</sup> | - | ns | | 7 | Active to read/write command delay | t <sub>RCD</sub> <sup>2</sup> | _ | t <sub>RCD</sub> <sup>2</sup> | _ | ns | Table 24. SDRAM Write Timing Parameter Table (Continued) | Ref | Parameter | 1.8V ± 0.10V | | 3.0V ± 0.30V | | Unit | |-----|-----------------|--------------|---------|--------------|---------|-------| | No. | i didilictoi | Minimum | Maximum | Minimum | Maximum | Oilit | | 8 | Data setup time | 4.0 | - | 2 | - | ns | | 9 | Data hold time | 2.28 | _ | 2 | _ | ns | - 1. Precharge cycle timing is included in the write timing diagram. - 2. $t_{RP}$ and $t_{RCD}$ = SDRAM clock cycle time. These settings can be found in the MC9328MXL reference manual. Figure 50. SDRAM Refresh Timing Diagram **Table 25. SDRAM Refresh Timing Parameter Table** | Ref | Parameter | 1.8V ± 0.10V | | 0.10V 3.0V ± 0.30V | | | |-----|------------------------------|--------------|---------|--------------------|---------|------| | No. | T drameter | Minimum | Maximum | Minimum | Maximum | Unit | | 1 | SDRAM clock high-level width | 2.67 | - | 4 | _ | ns | | 2 | SDRAM clock low-level width | 6 | _ | 4 | _ | ns | MC9328MXL Advance Information, Rev. 5 Table 25. SDRAM Refresh Timing Parameter Table (Continued) | Ref | Parameter | 1.8V ± 0.10V | | 3.0V ± | Unit | | |-----|-------------------------------|-------------------|---------|------------------------------|---------|-------| | No. | raianietei | Minimum | Maximum | Minimum | Maximum | Oilit | | 3 | SDRAM clock cycle time | 11.4 | 1 | 10 | - | ns | | 4 | Address setup time | 3.42 | _ | 3 | _ | ns | | 5 | Address hold time | 2.28 | _ | 2 | _ | ns | | 6 | Precharge cycle period | t <sub>RP</sub> 1 | _ | t <sub>RP</sub> 1 | _ | ns | | 7 | Auto precharge command period | t <sub>RC</sub> 1 | - | t <sub>RC</sub> <sup>1</sup> | - | ns | <sup>1.</sup> $t_{RP}$ and $t_{RC}$ = SDRAM clock cycle time. These settings can be found in the MC9328MXL reference manual. Figure 51. SDRAM Self-Refresh Cycle Timing Diagram #### 3.16 USB Device Port Four types of data transfer modes exist for the USB module: control transfers, bulk transfers, isochronous transfers, and interrupt transfers. From the perspective of the USB module, the interrupt transfer type is identical to the bulk data transfer mode, and no additional hardware is supplied to support it. This section covers the transfer modes and how they work from the ground up. Data moves across the USB in packets. Groups of packets are combined to form data transfers. The same packet transfer mechanism applies to bulk, interrupt, and control transfers. Isochronous data is also moved in the form of packets, however, because isochronous pipes are given a fixed portion of the USB bandwidth at all times, there is no end-of-transfer. Figure 52. USB Device Timing Diagram for Data Transfer to USB Transceiver (TX) Table 26. USB Device Timing Parameter Table for Data Transfer to USB Transceiver (TX) | Ref No. | Parameter | 1.8V ± 0.10V | | .10V 3.0V ± 0.30V | | | |---------|--------------------------------------------------------------|--------------|---------|-------------------|---------|------| | | Tarameter | Minimum | Maximum | Minimum | Maximum | Unit | | 1 | t <sub>ROE_VPO</sub> ; USBD_ROE active to USBD_VPO low | 83.14 | 83.47 | 83.14 | 83.47 | ns | | 2 | t <sub>ROE_VMO</sub> ; USBD_ROE active to USBD_VMO high | 81.55 | 81.98 | 81.55 | 81.98 | ns | | 3 | t <sub>VPO_ROE</sub> ; USBD_VPO high to USBD_ROE deactivated | 83.54 | 83.80 | 83.54 | 83.80 | ns | 67 Table 26. USB Device Timing Parameter Table for Data Transfer to USB Transceiver (TX) | Ref No. | Parameter | 1.8V ± 0.10V | | 3.0V ± 0.30V | | Unit | |---------|----------------------------------------------------------------------------|--------------|---------|--------------|---------|------| | | r arameter | Minimum | Maximum | Minimum | Maximum | Ome | | 4 | t <sub>VMO_ROE</sub> ; USBD_VMO low to USBD_ROE deactivated (includes SE0) | 248.90 | 249.13 | 248.90 | 249.13 | ns | | 5 | t <sub>FEOPT</sub> ; SE0 interval of EOP | 160.00 | 175.00 | 160.00 | 175.00 | ns | | 6 | t <sub>PERIOD</sub> ; Data transfer rate | 11.97 | 12.03 | 11.97 | 12.03 | Mb/s | Figure 53. USB Device Timing Diagram for Data Transfer from USB Transceiver (RX) Table 27. USB Device Timing Parameter Table for Data Transfer from USB Transceiver (RX) | Ref No. | Parameter | 1.8V ± 0.10V | | 3.0V ± 0.30V | | | |---------|---------------------------------------------------|--------------|-----------------|--------------|---------|------| | | T di dillotto | Minimum | Minimum Maximum | Minimum | Maximum | Unit | | 1 | t <sub>FEOPR</sub> ; Receiver SE0 interval of EOP | 82 | _ | 82 | _ | ns | # 3.17 I<sup>2</sup>C Module The I<sup>2</sup>C communication protocol consists of seven elements: START, Data Source/Recipient, Data Direction, Slave Acknowledge, Data, Data Acknowledge, and STOP. Figure 54. Definition of Bus Timing for I<sup>2</sup>C | Ref No. | Parameter | 1.8V ± 0.10V | | 3.0V ± 0.30V | | Unit | |---------|--------------------------------------|--------------|---------|--------------|---------|------| | | i didilictei | Minimum | Maximum | Minimum | Maximum | Ome | | 1 | Hold time (repeated) START condition | 182 | _ | 160 | - | ns | | 2 | Data hold time | 0 | 171 | 0 | 150 | ns | | 3 | Data setup time | 11.4 | _ | 10 | - | ns | | 4 | HIGH period of the SCL clock | 80 | _ | 120 | _ | ns | | 5 | LOW period of the SCL clock | 480 | _ | 320 | - | ns | | 6 | Setup time for STOP condition | 182.4 | _ | 160 | - | ns | # 3.18 Synchronous Serial Interface The transmit and receive sections of the SSI can be synchronous or asynchronous. In synchronous mode, the transmitter and the receiver use a common clock and frame synchronization signal. In asynchronous mode, the transmitter and receiver each have their own clock and frame synchronization signals. Continuous or gated clock mode can be selected. In continuous mode, the clock runs continuously. In gated clock mode, the clock functions only during transmission. The internal and external clock timing diagrams are shown in Figure 56 through Figure 58 on page 70. Normal or network mode can also be selected. In normal mode, the SSI functions with one data word of I/O per frame. In network mode, a frame can contain between 2 and 32 data words. Network mode is typically used in star or ring-time division multiplex networks with other processors or codecs, allowing interface to time division multiplexed networks without additional logic. Use of the gated clock is not allowed in network mode. These distinctions result in the basic operating modes that allow the SSI to communicate with a wide variety of devices. Note: SRXD input in synchronous mode only. Figure 55. SSI Transmitter Internal Clock Timing Diagram Figure 56. SSI Receiver Internal Clock Timing Diagram Note: SRXD Input in Synchronous mode only Figure 57. SSI Transmitter External Clock Timing Diagram Figure 58. SSI Receiver External Clock Timing Diagram Table 29. SSI (Port C Primary Function) Timing Parameter Table | Ref No. | Parameter | 1.8V ± | 0.10V | 3.0V ± 0.30V | | Unit | | |---------|-------------------------------------------------------------------------------|---------|---------|--------------|---------|-------|--| | | Farameter | Minimum | Maximum | Minimum | Maximum | Oilit | | | | Internal Clock Operation <sup>1</sup> (Port C Primary Function <sup>2</sup> ) | | | | | | | | 1 | STCK/SRCK clock period <sup>1</sup> | 95 | - | 83.3 | - | ns | | | 2 | STCK high to STFS (bl) high <sup>3</sup> | 1.5 | 4.5 | 1.3 | 3.9 | ns | | | 3 | SRCK high to SRFS (bl) high <sup>3</sup> | -1.2 | -1.7 | -1.1 | -1.5 | ns | | MC9328MXL Advance Information, Rev. 5 Table 29. SSI (Port C Primary Function) Timing Parameter Table (Continued) | Ref No. | Parameter | 1.8V ± 0.10V | | 3.0V ± 0.30V | | | |---------|---------------------------------------------|----------------|--------------|----------------------|---------|------| | | | Minimum | Maximum | Minimum | Maximum | Unit | | 4 | STCK high to STFS (bl) low <sup>3</sup> | 2.5 | 4.3 | 2.2 | 3.8 | ns | | 5 | SRCK high to SRFS (bl) low <sup>3</sup> | 0.1 | -0.8 | 0.1 | -0.8 | ns | | 6 | STCK high to STFS (wl) high <sup>3</sup> | 1.48 | 4.45 | 1.3 | 3.9 | ns | | 7 | SRCK high to SRFS (wl) high <sup>3</sup> | -1.1 | -1.5 | -1.1 | -1.5 | ns | | 8 | STCK high to STFS (wl) low <sup>3</sup> | 2.51 | 4.33 | 2.2 | 3.8 | ns | | 9 | SRCK high to SRFS (wl) low <sup>3</sup> | 0.1 | -0.8 | 0.1 | -0.8 | ns | | 10 | STCK high to STXD valid from high impedance | 14.25 | 15.73 | 12.5 | 13.8 | ns | | 11a | STCK high to STXD high | 0.91 | 3.08 | 0.8 | 2.7 | ns | | 11b | STCK high to STXD low | 0.57 | 3.19 | 0.5 | 2.8 | ns | | 12 | STCK high to STXD high impedance | 12.88 | 13.57 | 11.3 | 11.9 | ns | | 13 | SRXD setup time before SRCK low | 21.1 | _ | 18.5 | - | ns | | 14 | SRXD hold time after SRCK low | 0 | _ | 0 | - | ns | | | External Clock Oper | ration (Port C | Primary Fund | ction <sup>2</sup> ) | | | | 15 | STCK/SRCK clock period <sup>1</sup> | 92.8 | - | 81.4 | _ | ns | | 16 | STCK/SRCK clock high period | 27.1 | - | 40.7 | _ | ns | | 17 | STCK/SRCK clock low period | 61.1 | _ | 40.7 | _ | ns | | 18 | STCK high to STFS (bl) high <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | 19 | SRCK high to SRFS (bl) high <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | 20 | STCK high to STFS (bl) low <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | 21 | SRCK high to SRFS (bl) low <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | 22 | STCK high to STFS (wl) high <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | 23 | SRCK high to SRFS (wl) high <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | 24 | STCK high to STFS (wl) low <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | 25 | SRCK high to SRFS (wl) low <sup>3</sup> | - | 92.8 | 0 | 81.4 | ns | | 26 | STCK high to STXD valid from high impedance | 18.01 | 28.16 | 15.8 | 24.7 | ns | | 27a | STCK high to STXD high | 8.98 | 18.13 | 7.0 | 15.9 | ns | | 27b | STCK high to STXD low | 9.12 | 18.24 | 8.0 | 16.0 | ns | MC9328MXL Advance Information, Rev. 5 Table 29. SSI (Port C Primary Function) Timing Parameter Table (Continued) | Ref No. | Parameter | 1.8V ± 0.10V | | 3.0V ± 0.30V | | Unit | | | |------------------------------------------------------------------------------|----------------------------------|--------------|---------|--------------|---------|------|--|--| | | | Minimum | Maximum | Minimum | Maximum | | | | | 28 | STCK high to STXD high impedance | 18.47 | 28.5 | 16.2 | 25.0 | ns | | | | 29 | SRXD setup time before SRCK low | 1.14 | - | 1.0 | _ | ns | | | | 30 | SRXD hole time after SRCK low | 0 | - | 0 | _ | ns | | | | Synchronous Internal Clock Operation (Port C Primary Function <sup>2</sup> ) | | | | | | | | | | 31 | SRXD setup before STCK falling | 15.4 | _ | 13.5 | _ | ns | | | | 32 | SRXD hold after STCK falling | 0 | _ | 0 | _ | ns | | | | Synchronous External Clock Operation (Port C Primary Function <sup>2</sup> ) | | | | | | | | | | 33 | SRXD setup before STCK falling | 1.14 | - | 1.0 | _ | ns | | | | 34 | SRXD hold after STCK falling | 0 | _ | 0 | _ | ns | | | - 1. All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures. - 2. There are 2 sets of I/O signals for the SSI module. They are from Port C primary function (pad 257 to pad 261) and Port B alternate function (pad 283 to pad 288). When SSI signals are configured as outputs, they can be viewed both at Port C primary function and Port B alternate function. When SSI signals are configured as input, the SSI module selects the input based on status of the FMCR register bits in the Clock controller module (CRM). By default, the input are selected from Port C primary function. - 3. bl = bit length; wl = word length. Table 30. SSI (Port B Alternate Function) Timing Parameter Table | Ref<br>No. | Parameter | 1.8V ± 0.10V | | 3.0V ± 0.30V | | Unit | | |---------------------------------------------------------------------------------|------------------------------------------|--------------|---------|--------------|---------|------|--| | | | Minimum | Maximum | Minimum | Maximum | | | | Internal Clock Operation <sup>1</sup> (Port B Alternate Function <sup>2</sup> ) | | | | | | | | | 1 | STCK/SRCK clock period <sup>1</sup> | 95 | - | 83.3 | - | ns | | | 2 | STCK high to STFS (bl) high <sup>3</sup> | 1.7 | 4.8 | 1.5 | 4.2 | ns | | | 3 | SRCK high to SRFS (bl) high <sup>3</sup> | -0.1 | 1.0 | -0.1 | 1.0 | ns | | | 4 | STCK high to STFS (bl) low <sup>3</sup> | 3.08 | 5.24 | 2.7 | 4.6 | ns | | | 5 | SRCK high to SRFS (bl) low <sup>3</sup> | 1.25 | 2.28 | 1.1 | 2.0 | ns | | | 6 | STCK high to STFS (wl) high <sup>3</sup> | 1.71 | 4.79 | 1.5 | 4.2 | ns | | | 7 | SRCK high to SRFS (wl) high <sup>3</sup> | -0.1 | 1.0 | -0.1 | 1.0 | ns | | | 8 | STCK high to STFS (wl) low <sup>3</sup> | 3.08 | 5.24 | 2.7 | 4.6 | ns | | MC9328MXL Advance Information, Rev. 5 Table 30. SSI (Port B Alternate Function) Timing Parameter Table (Continued) | Ref | | 1.8V ± | ± 0.10V | 3.0V ± | | | | | | | | |--------------------------------------------------------------------|---------------------------------------------|---------|---------|---------|---------|------|--|--|--|--|--| | No. | Parameter | Minimum | Maximum | Minimum | Maximum | Unit | | | | | | | 9 | SRCK high to SRFS (wl) low <sup>3</sup> | 1.25 | 2.28 | 1.1 | 2.0 | ns | | | | | | | 10 | STCK high to STXD valid from high impedance | 14.93 | 16.19 | 13.1 | 14.2 | ns | | | | | | | 11a | STCK high to STXD high | 1.25 | 3.42 | 1.1 | 3.0 | ns | | | | | | | 11b | STCK high to STXD low | 2.51 | 3.99 | 2.2 | 3.5 | ns | | | | | | | 12 | STCK high to STXD high impedance | 12.43 | 14.59 | 10.9 | 12.8 | ns | | | | | | | 13 | SRXD setup time before SRCK low | 20 | - | 17.5 | _ | ns | | | | | | | 14 | SRXD hold time after SRCK low | 0 | _ | 0 | - | ns | | | | | | | External Clock Operation (Port B Alternate Function <sup>2</sup> ) | | | | | | | | | | | | | 15 | STCK/SRCK clock period <sup>1</sup> | 92.8 | _ | 81.4 | _ | ns | | | | | | | 16 | STCK/SRCK clock high period | 27.1 | _ | 40.7 | - | ns | | | | | | | 17 | STCK/SRCK clock low period | 61.1 | _ | 40.7 | - | ns | | | | | | | 18 | STCK high to STFS (bl) high <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | | | | | | 19 | SRCK high to SRFS (bl) high <sup>3</sup> | - | 92.8 | 0 | 81.4 | ns | | | | | | | 20 | STCK high to STFS (bl) low <sup>3</sup> | - | 92.8 | 0 | 81.4 | ns | | | | | | | 21 | SRCK high to SRFS (bl) low <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | | | | | | 22 | STCK high to STFS (wl) high <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | | | | | | 23 | SRCK high to SRFS (wl) high <sup>3</sup> | - | 92.8 | 0 | 81.4 | ns | | | | | | | 24 | STCK high to STFS (wl) low <sup>3</sup> | - | 92.8 | 0 | 81.4 | ns | | | | | | | 25 | SRCK high to SRFS (wl) low <sup>3</sup> | _ | 92.8 | 0 | 81.4 | ns | | | | | | | 26 | STCK high to STXD valid from high impedance | 18.9 | 29.07 | 16.6 | 25.5 | ns | | | | | | | 27a | STCK high to STXD high | 9.23 | 20.75 | 8.1 | 18.2 | ns | | | | | | | 27b | STCK high to STXD low | 10.60 | 21.32 | 9.3 | 18.7 | ns | | | | | | | 28 | STCK high to STXD high impedance | 17.90 | 29.75 | 15.7 | 26.1 | ns | | | | | | | 29 | SRXD setup time before SRCK low | 1.14 | _ | 1.0 | - | ns | | | | | | | 30 | SRXD hold time after SRCK low | 0 | _ | 0 | - | ns | | | | | | # **Specifications** Table 30. SSI (Port B Alternate Function) Timing Parameter Table (Continued) | Ref<br>No. | Parameter | 1.8V ± | : 0.10V | 3.0V ± | Unit | | | | | | | | |--------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------|---------|---------|---------|------|--|--|--|--|--|--| | | i arameter | Minimum Maximum | | Minimum | Maximum | Onic | | | | | | | | Synchronous Internal Clock Operation (Port B Alternate Function <sup>2</sup> ) | | | | | | | | | | | | | | 31 | SRXD setup before STCK falling | 18.81 | - | 16.5 | - | ns | | | | | | | | 32 | SRXD hold after STCK falling | 0 | _ | 0 | _ | ns | | | | | | | | | Synchronous External Clock Operation (Port B Alternate Function <sup>2</sup> ) | | | | | | | | | | | | | 33 | SRXD setup before STCK falling | 1.14 | - | 1.0 | - | ns | | | | | | | | 34 | SRXD hold after STCK falling | 0 | _ | 0 | _ | ns | | | | | | | - 1. All the timings for the SSI are given for a non-inverted serial clock polarity (TSCKP/RSCKP = 0) and a non-inverted frame sync (TFSI/RFSI = 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the clock signal STCK/SRCK and/or the frame sync STFS/SRFS shown in the tables and in the figures. - 2. There are 2 set of I/O signals for the SSI module. They are from Port C primary function (pad 257 to pad 261) and Port B alternate function (pad 283 to pad 288). When SSI signals are configured as outputs, they can be viewed both at Port C primary function and Port B alternate function. When SSI signals are configured as inputs, the SSI module selects the input based on FMCR register bits in the Clock controller module (CRM). By default, the input are selected from Port C primary function. - 3. bl = bit length; wl = word length. # 3.19 CMOS Sensor Interface The CMOS Sensor Interface (CSI) module consists of a control register to configure the interface timing, a control register for statistic data generation, a status register, interface logic, a $32 \times 32$ image data receive FIFO, and a $16 \times 32$ statistic data FIFO. # 3.19.1 Gated Clock Mode Figure 59 shows the timing diagram when the CMOS sensor output data is configured for negative edge and the CSI is programmed to received data on the positive edge. Figure 60 on page 76 shows the timing diagram when the CMOS sensor output data is configured for positive edge and the CSI is programmed to received data in negative edge. The parameters for the timing diagrams are listed in Table 31 on page 76. Figure 59. Sensor Output Data on Pixel Clock Falling Edge CSI Latches Data on Pixel Clock Rising Edge Freescale Semiconductor 75 ### **Specifications** Figure 60. Sensor Output Data on Pixel Clock Rising Edge CSI Latches Data on Pixel Clock Falling Edge | Ref No. | Parameter | Min | Max | Unit | |---------|-------------------------|-------|-----|------| | 1 | csi_vsync to csi_hsync | 180 | ı | ns | | 2 | csi_hsync to csi_pixclk | 1 | _ | ns | | 3 | csi_d setup time | 1 | _ | ns | | 4 | csi_d hold time | 1 | _ | ns | | 5 | csi_pixclk high time | 10.42 | _ | ns | | 6 | csi_pixclk low time | 10.42 | _ | ns | | 7 | csi_pixclk frequency | 0 | 48 | MHz | **Table 31. Gated Clock Mode Timing Parameters** The limitation on pixel clock rise time / fall time are not specified. It should be calculated from the hold time and setup time, according to: # Rising-edge latch data ``` max rise time allowed = (positive duty cycle - hold time) max fall time allowed = (negative duty cycle - setup time) ``` In most of case, duty cycle is 50 / 50, therefore For example: Given pixel clock period = 10ns, duty cycle = 50 / 50, hold time = 1ns, setup time = 1ns. positive duty cycle = $$10 / 2 = 5$$ ns => max rise time allowed = $5 - 1 = 4$ ns ``` negative duty cycle = 10 / 2 = 5ns => max fall time allowed = 5 - 1 = 4ns ``` # Falling-edge latch data ``` max fall time allowed = (negative duty cycle - hold time) max rise time allowed = (positive duty cycle - setup time) ``` # 3.19.2 Non-Gated Clock Mode Figure 61 shows the timing diagram when the CMOS sensor output data is configured for negative edge and the CSI is programmed to received data on the positive edge. Figure 62 on page 78 shows the timing diagram when the CMOS sensor output data is configured for positive edge and the CSI is programmed to received data in negative edge. The parameters for the timing diagrams are listed in Table 32 on page 78. Figure 61. Sensor Output Data on Pixel Clock Falling Edge CSI Latches Data on Pixel Clock Rising Edge Freescale Semiconductor 77 ### **Specifications** Figure 62. Sensor Output Data on Pixel Clock Rising Edge CSI Latches Data on Pixel Clock Falling Edge Ref No. **Parameter** Min Max Unit csi\_vsync to csi\_pixclk 180 1 ns \_ 2 1 csi\_d setup time ns 1 3 csi\_d hold time ns 4 csi\_pixclk high time 10.42 5 csi\_pixclk low time 10.42 ns **Table 32. Non-Gated Clock Mode Parameters** The limitation on pixel clock rise time / fall time are not specified. It should be calculated from the hold time and setup time, according to: 0 48 MHz ``` max rise time allowed = (positive duty cycle - hold time) max fall time allowed = (negative duty cycle - setup time) ``` csi\_pixclk frequency In most of case, duty cycle is 50 / 50, therefore: 6 max rise time = (period / 2 - hold time) max fall time = (period / 2 - setup time) For example: Given pixel clock period = 10ns, duty cycle = 50 / 50, hold time = 1ns, setup time = 1ns. positive duty cycle = 10 / 2 = 5ns => max rise time allowed = 5 - 1 = 4ns negative duty cycle = 10 / 2 = 5ns $\Rightarrow$ max fall time allowed = 5 - 1 = 4ns # Falling-edge latch data max fall time allowed = (negative duty cycle - hold time) max rise time allowed = (positive duty cycle - setup time) **Pin-Out and Package Information** # Pin-Out and Package Information Table 33 illustrates the package pin assignments for the 256-pin MAPBGA package. Table 33. MC9328MXL 256 MAPBGA Pin Assignments | | 1 | 1 | | | | | ance Ir | | | | | | <u> </u> | | | <u> </u> | |----|---------------|----------------|---------------|------------------|----------------|---------------|----------------|-------|--------------|--------------|----------|----------------|----------------|------------|---------------------|------------| | 1 | A NVSS1 | <b>B</b> A24 | C A23 | <b>D</b> A22 | <b>E</b> A20 | F A18 | <b>G</b> A15 | H A13 | <b>J</b> A12 | <b>K</b> A10 | L A8 | M A5 | N<br>A4 | Р А3 | <b>R</b> <u>EB2</u> | T NVSS1 | | 2 | 1 DAT3 | DAT1 | D31 | D30 | A21 | D27 | A17 | D22 | A11 | D16 | A7 | D12 | EB1 | 60 | EB3 | 1 A2 | | 3 | 3 CLK | CMD | DATO | D29 | D28 | D25 | D24 | A14 | D18 | A9 | D13 | D11 | D10 | EB0 | A1 | <u>B</u> | | 4 | NVSS4 | SSI1_RXDAT | SSI1_RXCLK | SSI1_RXFS | D26 | A19 | D23 | D20 | D19 | D17 | D15 | A6 | D7 | <u>CS3</u> | CS4 | <u>CS5</u> | | 5 | USBD_<br>AFE | . USBD_<br>ROE | USBD_<br>RCV | USBD_<br>SUSPND | DAT2 | A16 | D21 | NVDD1 | NVDD1 | NVDD1 | D14 | SDCLK | A0 | 9Q | D8 | <u>CS2</u> | | 9 | NVDD4 | USBD_VP | UART2_<br>CTS | USBD_<br>VPO | USBD_VM | SSI1_<br>TXFS | SSI1_<br>TXDAT | NVDD1 | NVDD1 | NVSS1 | NVDD1 | NVSS1 | D4 | ECB | DS | CS1 | | 7 | NVSS3 | SSI0_<br>RXCLK | UART2_<br>RXD | USBD_<br>VMO | UART2_<br>RTS | UART2_<br>TXD | SSI1_<br>TXCLK | NVSS1 | NVSS1 | NVSS1 | NVSS1 | RW | PA17 | D2 | <u>LBA</u> | <u>CS0</u> | | 8 | UART1_<br>RTS | SSI0_<br>TXCLK | SSI0_<br>RXFS | SSI0_<br>RXDAT | SSI0_<br>TXDAT | SSI0_<br>TXFS | UART1_<br>CTS | QVSS1 | NVDD1 | NVDD1 | CAS | MA10 | D1 | D3 | BCLK1 | MA11 | | 6 | UART1_<br>RXD | SPI1_<br>SCLK | UART1_<br>TXD | SPI1_<br>SPI_RDY | SPI1_SS | SPI1_<br>MISO | SPI1_<br>MOSI | QVDD1 | NVSS2 | NVDD2 | ТСК | RAS | DQM1 | DQM3 | 00 | DQM2 | | 10 | NVDD3 | N.O. | Ö. | N.O. | N.C. | N.C. | N.C. | PS | NVSS2 | NVDD2 | Z<br>F | RESET_IN | RESET_SF | SDCKE1 | DQM0 | SDWE | | 11 | N.C. | S.<br>O. | Ö. | N.C. | N.C. | N.C. | CLS | rD0 | 9G7 | LD10 | PWMO | BIG_ENDI<br>AN | RESET_<br>OUT | воотз | SDCKE0 | СГКО | | 12 | N.C. | Ö. | Ö. | N.O. | N.C. | REV | CONTRAST | LD2 | LD7 | LD12 | CSI_MCLK | CSI_D4 | B00T2 | воото | POR | AVDD1 | | 13 | QVDD4 | QVSS4 | Ö. | N.C. | N.C. | N.C. | OE_ACD | LD4 | PD8 | LD13 | CSI_D0 | CSI_<br>HSYNC | CSI_<br>PIXCLK | TRST | B00T1 | TRISTATE | | 14 | N.C. | Ö.<br>Ö. | Ö | Ö. | N.O. | Ö. | HSYNC | TD5 | LD11 | LD14 | CSI_D1 | CSI_VSYNC | CSI_D7 | I2C_CLK | TDO | EXTAL16M | | 15 | Ö. | Ö<br>Ž | Ö | Ö. | N.C. | LSCLK | VSYNC | 6Q7 | QVDD3 | TOUT2 | CSI_D2 | CSI_D6 | TMS | I2C_DATA | QVDD2 | XTAL16M | | 16 | N.C. | N.O. | N.<br>O. | N.C. | N.O. | SPL_SPR | LD1 | FD3 | QVSS3 | LD15 | CSI_D3 | CSI_D5 | TDI | XTAL32K | EXTAL32K | QVSS2 | burst clock Freescale Semiconductor 79 # **Pin-Out and Package Information** Table 34. MC9328MXL 225 PBGA Pin Assignments Table 34 illustrates the package pin assignments for the 225-pin PBGA package. | | 15 | LD5 | LD7 | NVDD2 | LD13 | CSI_<br>MCLK | CSI_D4 | CSI_D5 | TMS | ВООТО | XTAL32K | EXTAL32K | EXTAL16M | TRST | RESETSF | AVDD1 | |---|----|-----------------|----------------|---------------|----------------|---------------------|----------------|----------|----------------|-------------|----------------|------------|------------|------------|---------|------------| | | 14 | LD4 | 907 | LD12 | TOUT2 | 0G <sup>-</sup> ISO | CSI_D2 | ONASHISO | I2C_DATA | BOOT1 | RESET_<br>OUT | XTAL16M | RESET_IN | TRISTATE | СГКО | SDWE | | | 13 | LD2 | FD3 | FD9 | LD11 | NIT | LD15 | CSI_D7 | CSI_<br>PIXCLK | TDO | BIG_<br>ENDIAN | QVSS | QVDD2 | SDCKE0 | SDCKE1 | CAS | | | 12 | PS | ГРО | RD8 | LD1 | LD10 | LD14 | CSI_D3 | CSI_<br>VSYNC | TCK | TDI | POR | воотз | DQM0 | RAS | DQM3 | | | 1 | REV | SPL_<br>SPR | VSYNC | HSYNC | OE_<br>ACD | QVDD3 | PWMO | CSI_D1 | I2C_<br>CLK | воотг | NVSS | NVSS | DQM2 | DQM1 | D3 | | ) | 10 | SPI1_<br>SCLK | rscrk | CONTRAST | SPI1_<br>MOSI | SPI1_<br>_MISO | STO | SSAD | ZQQ/N | 9a_ISO | D1 | SSAN | RW | 0О | MA11 | LBA | | | 6 | SPI1_RDY | SPI1_SS | UART1_<br>RTS | NVDD3 | UART1_<br>CTS | SSI0_<br>TXDAT | SSAN | NVSS | NVSS | NVSS | ECB | BCLK¹ | PA17 | MA10 | D4 | | | 8 | SSI0_<br>TXCLK | UART1_<br>TXD | SSI0_<br>TXFS | UART2_<br>TXD | UART1_<br>RXD | SSI0_<br>RXCLK | SSAN | NVSS | QVDD1 | NVDD1 | D2 | CS1 | <u>080</u> | D5 | SDCLK | | | 7 | SSIO_<br>RXFS | SSI0_<br>RXDAT | UART2_<br>RXD | QVDD4 | UART2_<br>RTS | UART2_<br>CTS | NVDD4 | SSAN | SSAN | SSAO | <u>CS5</u> | CS4 | <u>cs3</u> | 9Q | A0 | | | 9 | USBD_VM | USBD_<br>VMO | USBD_<br>VPO | USBD_VP | QVSS | NVDD1 | SSAN | NVSS | NVSS | NVSS | NVDD1 | NVDD1 | D8 | A1 | D7 | | | 2 | USBD_<br>SUSPND | USBD_RCV | DAT2 | NVDD1 | NVDD1 | NVDD1 | NVDD1 | D22 | NVDD1 | NVDD1 | NVDD1 | <u>EB3</u> | 60 | A2 | <u>oe</u> | | | 4 | USBD_<br>ROE | USBD_<br>_AFE | SSI1_<br>TXFS | SSI1_<br>TXDAT | D29 | D27 | D25 | D24 | D20 | D19 | D18 | D10 | <u>083</u> | A3 | <u>EB2</u> | | | ဇ | SSI1_<br>TXCLK | SSI1_<br>RXDAT | SSI1_<br>RXFS | DAT1 | D30 | D28 | D26 | D23 | D21 | <u>CS2</u> | D17 | D13 | D12 | A4 | <u>EB1</u> | | | 7 | SSI1_<br>RXCLK | CLK | DAT0 | A24 | A22 | A19 | A18 | A16 | A12 | A11 | 6V | D15 | A7 | A5 | D11 | | | 1 | CMD | БАТЗ | D31 | A23 | A21 | A20 | A17 | A15 | A14 | A13 | A10 | D16 | 8Y | D14 | A6 | | | | 4 | В | O | О | ш | ш | ڻ<br>د | I | 7 | ¥ | 7 | Σ | z | ۵ | Œ | MC9328MXL Advance Information, Rev. 5 # 4.1 MAPBGA 256 Package Dimensions Figure 63 illustrates the 256 MAPBGA 14 mm $\times$ 14 mm $\times$ 1.30 mm package, which has 0.8 mm spacing between the pads. The device designator for the MAPBGA package is VH. ### NOTES: - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14 5M-1994. \(\frac{\sqrt{3}\}{\lambda}\) MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A. DATUM A, THE SEATING PLANE IS DEFINED BY SPHERICAL CROWNS OF THE SOLDER BALLS. Figure 63. MC9328MXL 256 MAPBGA Mechanical Drawing MC9328MXL Advance Information, Rev. 5 # **Pin-Out and Package Information** # 4.2 PBGA 225 Package Dimensions Figure 64 illustrates the 225 PBGA 13 mm $\times$ 13 mm $\times$ 0.8 mm package. # Case Outline 1304B Figure 64. MC9328MXL 225 PBGA Mechanical Drawing MC9328MXL Advance Information, Rev. 5 # NOTES # How to Reach Us: ### **USA/Europe/Locations Not Listed:** Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-521-6274 or 480-768-2130 # Japan: Freescale Semiconductor Japan Ltd. Technical Information Center 3-20-1, Minami-Azabu, Minato-ku Tokyo 106-8573, Japan 81-3-3440-3569 ### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong 852-26668334 ### Home Page: www.freescale.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. *Learn More*: For more information about Freescale products, please visit www.freescale.com. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. The ARM POWERED logo is the registered trademark of ARM Limited. ARM9, ARM920T, and ARM9TDMI are the trademarks of ARM Limited. © Freescale Semiconductor, Inc. 2004. All rights reserved.