## Wireless Components ASK Single Conversion Receiver 390MHz TDA 5204 E1 Version 1.0 Specification December 2000 | Revision His | Revision History | | | | |---------------------------------------------------------------------------------------------------------------|------------------------|--------|--|--| | Current Version | on: 1.0 as of 12 | .01.01 | | | | Previous Vers | Previous Version: none | | | | | Page (in previous Version) Page (in current Version) Subjects (major changes since last revision) Version) | | | | | | | | | | | | | | | | | ABM®, AOP®, ARCOFI®, ARCOFI®-BA, ARCOFI®-SP, DigiTape®, EPIC®-1, EPIC®-S, ELIC®, FALC®-54, FALC®-56, FALC®-E1, FALC®-LH, IDEC®, IOM®, IOM®-1, IOM®-2, IPAT®-2, ISAC®-P, ISAC®-S, ISAC®-S TE, ISAC®-P TE, ITAC®, IWE®, MUSAC®-A, OCTAT®-P, QUAT®-S, SICAT®, SICOFI®-2, SICOFI®-4, SI ACE™, ASM™, ASP™, POTSWIRE™, QuadFALC™, SCOUT™ are trademarks of Infineon Technologies AG. #### Edition 12.00 Published by Infineon Technologies AG, Balanstraße 73, 81541 München © Infineon Technologies AG December 2000. All Rights Reserved. #### Attention please! As far as patents or other rights of third parties are concerned, liability is only assumed for components, not for applications, processes and circuits implemented within components or assemblies. The information describes the type of component and shall not be considered as assured characteristics. Terms of delivery and rights to change design reserved. Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office. Infineon Technologies AG is an approved CECC manufacturer. #### Packing Please use the recycling operators known to you. We can also help you – get in touch with your nearest sales office. By agreement we will take packing material back, if it is sorted. You must bear the costs of transport. For packing material that is returned to us unsorted or which we are not obliged to accept, we shall have to invoice you for any costs incurred. #### Components used in life-support devices or systems must be expressly authorized for such purpose! Critical components<sup>1</sup> of the Infineon Technologies AG, may only be used in life-support devices or systems<sup>2</sup> with the express written approval of the Infineon Technologies AG. - 1 A critical component is a component used in a life-support device or system whose failure can reasonably be expected to cause the failure of that life-support device or system, or to affect its safety or effectiveness of that device or system. - 2 Life support devices or systems are intended (a) to be implanted in the human body, or (b) to support and/or maintain and sustain human life. If they fail, it is reasonable to assume that the health of the user may be endangered. **Product Info** ### **Product Info** #### **General Description** The IC is a very low power consumption single chip ASK Single Conversion Receiver for receive frequencies between 385 and 406MHz. The Receiver offers a high level of integration and needs only a few external components. The device contains a low noise amplifier (LNA), a double balanced mixer, a fully integrated VCO, a PLL synthesiser, a crystal oscillator, a limiter with RSSI generator, a data filter, a data comparator (slicer) and a peak detector. Additionally there is a power down feature to save battery life. #### **Package** #### **Features** - Low supply current (I<sub>s</sub> = 4.8mA typ.) - Supply voltage range 5V ±10% - Temperature range -40°C...+85°C - Power down mode with very low supply current (50nA typ) - Fully integrated VCO and PLL Synthesiser - RF input sensitivity < -110dBm - 390MHz band - Selectable reference frequency - Limiter with RSSI generation, operating at 10.7MHz - 2nd order low pass data filter with external capacitors - Data slicer with self-adjusting threshold #### **Application** - Keyless Entry Systems - Remote Control Systems - Fire Alarm Systems - Low Bitrate Communication Systems #### **Ordering Information** | Туре | Ordering Code | Package | |----------------------------|---------------|--------------| | TDA 5204 | Q67037-A1169 | P-TSSOP-28-1 | | available on tape and reel | | | ## Table of Contents | 1 | Table | of Contents | 1- | |---|-------|-----------------------------|------| | 2 | Produ | ıct Description | 2-1 | | | 2.1 | Overview | 2-2 | | | 2.2 | Application | 2-2 | | | 2.3 | Features | 2-2 | | | 2.4 | Possible Receive Ranges | 2-3 | | | 2.5 | Package Outlines | 2-3 | | | | | | | 3 | Funct | ional Description | 3-1 | | | 3.1 | Pin Configuration | 3-2 | | | 3.2 | Pin Definition and Function | 3-3 | | | 3.3 | Functional Block Diagram | 3-8 | | | 3.4 | Functional Blocks | 3-8 | | | 3.4.1 | Low Noise Amplifier (LNA) | 3-8 | | | 3.4.2 | Mixer | 3-9 | | | 3.4.3 | PLL Synthesizer | 3-9 | | | 3.4.4 | Crystal Oscillator | 3-9 | | | 3.4.5 | Limiter | 3-10 | | | 3.4.6 | Data Filter | 3-10 | | | 3.4.7 | Data Slicer | 3-10 | | | 3.4.8 | Peak Detector | 3-10 | | | 3/10 | Randgan Reference Circuitry | 2_11 | | 4 | Appli | cations | 4-1 | |---|-------|--------------------------------------|------| | | 4.1 | LNA and Automatic Gain Control (AGC) | 4-2 | | | 4.2 | Data Filter Design | 4-4 | | | 4.3 | Quartz Load Capacitance Calculation | 4-5 | | | 4.4 | Quartz Frequency Calculation | 4-6 | | | 4.5 | Data Slicer Threshold Generation | 4-7 | | | | | | | 5 | Refe | ence | 5-1 | | | 5.1 | Electrical Data | 5-2 | | | 5.1.1 | Absolute Maximum Ratings | 5-2 | | | 5.1.2 | Operating Range | 5-3 | | | 5.1.3 | AC/DC Characteristics | 5-4 | | | 5.2 | Test Circuit | 5-8 | | | 5.3 | Test Board Layouts | 5-9 | | | 5.4 | Bill of Materials | 5-11 | # Product Description | Con | tents of this Chapter | | |-----|-------------------------|-------| | | | | | | Overview | | | 2.2 | Application | . 2-2 | | 2.3 | Features | . 2-2 | | 2.4 | Possible Receive Ranges | . 2-3 | | 2.5 | Package Outlines | . 2-3 | **Product Description** #### 2.1 Overview The IC is a very low power consumption single chip ASK Superheterodyne Receiver (SHR) for the frequency band 390MHz. The SHR offers a high level of integration and needs only a few external components. The device contains a low noise amplifier (LNA), a double balanced mixer, a fully integrated VCO, a PLL synthesiser, a crystal oscillator, a limiter with RSSI generator, a data filter, a data comparator (slicer) and a peak detector. Additionally there is a power down feature to save battery life. ### 2.2 Application - Keyless Entry Systems - Remote Control Systems - Fire Alarm Systems - Low Bitrate Communication Systems #### 2.3 Features - Low supply current (Is = 4.8mA typ.) - Supply voltage range 5V ±10% - Power down mode with very low supply current (50nA typ.) - Fully integrated VCO and PLL Synthesiser - RF input sensitivity < -110dBm - frequency band 390MHz - Selectable reference frequency - Limiter with RSSI generation, operating at 10.7MHz - 2nd order low pass data filter with external capacitors - Data slicer with self-adjusting threshold - Temperature range -40°C...+85°C **Product Description** ## 2.4 Possible Receive Ranges - 385...406MHz (high-side injected) - 406...428MHz (low-side injected) - 781...823MHz (high-side injected) - 803...844MHz (low-side injected) ## 2.5 Package Outlines - 1) Does not include plastic or metal protrusion of 0.15 max. per side - 2) Does not include dambar protrusion P\_TSSOP\_28.EPS Figure 2-1 P-TSSOP-28-1 package outlines | Con | Contents of this Chapter | | | | |-----|--------------------------------|--|--|--| | | | | | | | 3.1 | Pin Configuration | | | | | 3.2 | Pin Definition and Function3-3 | | | | | 3.3 | Functional Block Diagram3-8 | | | | | 3.4 | Functional Blocks | | | | ## 3.1 Pin Configuration Pin\_Configuration.wmf Figure 3-1 IC Pin Configuration ## 3.2 Pin Definition and Function | Table 3-1 | le 3-1 Pin Definition and Function | | | |-----------|------------------------------------|----------------------------------------|------------------------------| | Pin No. | Symbol | Equivalent I/O-Schematic | Function | | 1 | CRST1 | 1 <b>4</b> .15V | External Crystal Connector 1 | | 2 | VCC | | 5V Supply | | 3 | LNI | 3 — 1k | LNA Input | | 4 | TAGC | 4.3V<br>4.3V<br>1.5uA | AGC Time Constant Control | | 5 | AGND | | Analogue Ground Return | | 6 | LNO | 6 ———————————————————————————————————— | LNA Output | | 7 | VCC | | 5V Supply | | 8 | MI | | Mixer Input | |----|------|----------------------------------------|----------------------------------------------------| | 9 | MIX | 8 ———————————————————————————————————— | Complementary Mixer Input | | 10 | AGND | | Analogue Ground Return | | 11 | FSEL | 11 40k | 390MHz:<br>not applicable - has to be left<br>open | | 12 | IFO | 300uA<br>12 60<br>4.5k | 10.7 MHz IF Mixer Output | | 13 | DGND | | Digital Ground Return | | 14 | VDD | | 5V Supply (PLL Counter Circuitry) | | 15 | LF | 4.8V<br>30uA<br>200<br>30uA<br>2.4V | PLL Filter Access Point (Loop Filter) | | 16 | CSEL | 16 80k | 6.xx or 12.xx MHz Quartz<br>Selector | |----|------|---------------------|-------------------------------------------------------------------| | 17 | LIM | 17 2.4V<br>18 98 98 | Limiter Input | | 18 | LIMX | | Complementary Limiter Input | | 19 | SLP | 19 10k 10k 10k 10k | Data Filter Output Data Slicer Positive Input Peak Detector Input | | 20 | SLN | 20 | Data Slicer Negative Input | | 21 | OPP | 21 | OpAmp Noninverting Input | | 22 | FFB | 22 100k | Data Filter Feedback Pin | |----|-------|-----------------------------------------|--------------------------| | 23 | THRES | 23 10k | AGC Threshold Input | | 24 | 3VOUT | 24 <b>(</b> ) 3V | 3V Reference Output | | 25 | DATA | 25 ———————————————————————————————————— | Data Output | | 26 | PDO | 200 | Peak Detector Output | |----|-------|-----------------------------------------|------------------------------------------------| | 27 | PDWN | 27 ==================================== | Power Down Input Vs> Power ON GND> Power Down | | 28 | CRST2 | 28 <b>4</b> .15V | External Crystal Connector 2 | ### 3.3 Functional Block Diagram Function\_5204.wmf Figure 3-2 Main Block Diagram #### 3.4 Functional Blocks #### 3.4.1 Low Noise Amplifier (LNA) The LNA is an on-chip cascode amplifier with a voltage gain of 15 to 20dB. The gain figure is determined by the external matching networks situated ahead of LNA and between the LNA output **LNO** (Pin 6) and the Mixer Inputs **MI** and **MIX** (Pins 8 and 9). The noise figure of the LNA is approximately 2dB, the current consumption is 500µA. The gain can be reduced by approximately 18dB. The switching point of this AGC action can be determined externally by applying a threshold voltage at the **THRES** pin (Pin 23). This voltage is compared internally with the received signal (RSSI) level generated by the limiter circuitry. In case that the RSSI level is higher than the threshold voltage the LNA gain is reduced and vice versa. The threshold voltage can be generated by attaching a voltage divider between the **3VOUT** pin (Pin 24) which provides a temperature stable 3V output generated from the internal bandgap voltage and the **THRES** pin as described in Section 4.1. The time constant of the AGC action can be determined by connecting a capacitor to the **TAGC** pin (Pin 4) and should be chosen along with the appropriate threshold voltage according to the intended operat- ing case and interference scenario to be expected during operation. The optimum choice of AGC time constant and the threshold voltage is described in Section 4.1. #### 3.4.2 Mixer The Double Balanced Mixer downconverts the input frequency (RF) 390MHz to the intermediate frequency (IF) at 10.7MHz with a voltage gain of approximately 21dB. A low pass filter with a corner frequency of 20MHz is built on chip in order to suppress RF signals to appear at the IF output ( **IFO** pin). The IF output is internally consisting of an emitter follower that has a source impedance of approximately $330\Omega$ to facilitate interfacing the pin directly to a standard 10.7MHz ceramic filter without additional matching circuitry. #### 3.4.3 PLL Synthesizer The Phase Locked Loop synthesiser consists of a VCO, an asynchronous divider chain, a phase detector with charge pump and a loop filter and is fully implemented on-chip. The VCO is including spiral inductors and varactor diodes. It's nominal centre frequency is 800MHz. The **FSEL** pin (Pin 11) has to be left open. No additional components are necessary. The oscillator signal is fed both to the synthesiser divider chain and to the downconverting mixer. The VCO signal is divided by two before it is fed to the mixer. The loop filter is also realised fully on-chip. #### 3.4.4 Crystal Oscillator The on-chip crystal oscillator circuitry allows for utilisation of quartzes both in the 6 and 12MHz range as the overall division ratio of the PLL can be switched between 64 and 128 via the **CSEL** (Pin 16) pin according to the following table. | Table 3-2 CSEL Pin Operating States | | |-------------------------------------|-------------------| | CSEL | Crystal Frequency | | Open | 6.xx MHz | | Shorted to ground | 12.xx MHz | The calculation of the value of the necessary quartz load capacitance is shown in Section 4.3, the quartz frequency calculation is expained in Section 4.4. #### 3.4.5 Limiter The Limiter is an AC coupled multistage amplifier with a cumulative gain of approximately 80dB that has a bandpass-characteristic centred around 10.7MHz. It has an input impedance of 330 $\Omega$ to allow for easy interfacing to a 10.7MHz ceramic IF filter. The limiter circuit acts as a Receive Signal Strength Indicator (RSSI) generator which produces a DC voltage that is directly proportional to the input signal level as can be seen in Figure 4.1. This signal is used to demodulate the ASK receive signal in the subsequent baseband circuitry and to turn down the LNA gain by approximately 18dB in case the input signal strength is too strong as described in Section 3.4.1 and Section 4.1. #### 3.4.6 Data Filter The data filter comprises an OP-Amp with a bandwidth of 100kHz used as a voltage follower and two $100k\Omega$ on-chip resistors. Along with two external capacitors a 2nd order Sallen-Key low pass filter is formed. The selection of the capacitor values is described in Section 4.2. #### 3.4.7 Data Slicer The data slicer is a fast comparator with a bandwidth of 100 kHz. This allows for a maximum receive data rate of approximately 120kBaud. The maximum achievable data rate also depends on the IF Filter bandwidth and the local oscillator tolerance values. Both inputs are accessible. The output delivers a digital data signal (CMOS-like levels) for the detector. The self-adjusting threshold on **pin SLN** (pin 20) its generated by RC-term or peak detector depending on the baseband coding scheme. The data slicer threshold generation alternatives are described in more detail in Section 4.5. #### 3.4.8 Peak Detector The peak detector generates a DC voltage which is proportional to the peak value of the receive data signal. An external RC network is necessary. The output can be used as an indicator for the signal strength and also as a reference for the data slicer. The maximum output current is approx. 900µA. ## 3.4.9 Bandgap Reference Circuitry A Bandgap Reference Circuit provides a temperature stable reference voltage for the device. A power down mode is available to switch off all subcircuits which is controlled by the **PWDN pin** (Pin 27) as shown in the following table. The supply current drawn in this case is typically 50nA. | Table 3-3 PDWN Pin Operating States | | |-------------------------------------|-----------------| | PDWN | Operating State | | Open or tied to ground | Powerdown Mode | | Tied to Vs | Receiver On | ## Contents of this Chapter | 4.1 | LNA and Automatic Gain Control (AGC) | . 4-2 | |-----|--------------------------------------|-------| | 4.2 | Data Filter Design | . 4-4 | | 4.3 | Quartz Load Capacitance Calculation | . 4-5 | | 4.4 | Quartz Frequency Calculation | . 4-6 | | 4.5 | Data Slicer Threshold Generation | 4-7 | ### 4.1 LNA and Automatic Gain Control (AGC) The AGC extends the dynamic range of the receiver. The automatic gain control in the TDA5204 is a narrow-band control loop which compares the receive signal strength signal (RSSI, 0.8V to 2.8V) from the limiter with a fixed threshold voltage applied to **pin 23** (THRES). In the following figure the internal circuitry of the LNA automatic gain control is shown. LNA\_autom.wmf Figure 4-1 LNA Automatic Gain Control Circuitry The fixed voltage on **pin 23** is generated on the external voltage divider. The comparator is a transimpedance amplifier (OTA), which creates a positive current (+4.2uA) in the case the RSSI level is larger than the threshold voltage. Otherwise the current is -1.5uA. This leads to an asymmetric fast-attack and slow-release behaviour and thus to fast reaction to the low gain mode and slow reaction to the high gain mode. This current is converted into a control voltage over an external capacitor C attached to **pin 4** (TAGC) which defines the gain of the LNA. The limits of the control voltages for the LNA on pin4 are 1.67V for high gain mode and Vcc-0.7V for low gain mode. RSSI-AGC.wmf Figure 4-2 RSSI Level an Permissive AGC Threhold Level The value of the capacitor defines the response time of the AGC. For a stable control loop the capacitor value should be at least 47nF. The AGC can be disabled by tying the THRES-pin either to GND or to VCC as show here: LNA high gain: - pin 23 (THRES) shorted to VCC LNA low gain: - pin 23 (THRES) shorted to GND In these cases capacitor and voltage divider are not necessary. ## 4.2 Data Filter Design Utilising the on-board voltage follower and the two $100k\Omega$ on-chip resistors a 2nd order Sallen-Key low pass data filter can be constructed by adding 2 external capacitors between **pins 19** (SLP) and **22** (FFB) and to **pin 21** (OPP) as depicted in the following figure and described in the following formulas <sup>1</sup>. Filter\_Design.wmf Figure 4-3 Data Filter Design C1 = $$\frac{2 \cdot Q\sqrt{b}}{R \cdot 2\pi f_{3dB}}$$ C2 = $\frac{\sqrt{b}}{4Q \cdot R \cdot \pi f_{3dB}}$ with $$Q = \frac{\sqrt{b}}{a}$$ (3) the quality factor of the poles where in case of a Bessel filter a = 1.3617, b = 0.618 and thus Q = 0.577 and in case of a Butterworth filter a = 1.41, b = 1 and thus Q = 0.71 Example: Butterworth filter with $f_{3dB} = 5kHz$ and $R = 100k\Omega$ : $$C_1 = 450pF, C_2 = 225pF$$ ## 4.3 Quartz Load Capacitance Calculation The value of the capacitor necessary to achieve that the quartz oscillator is operating at the intended frequency is determined by the reactive part of the negative resistance of the oscillator circuit as shown in Section 5.1.3 and by the quartz specifications given by the quartz manufacturer. Quartz load.wmf Figure 4-4 Determination of Series Capacitance Value for the Quartz Oscillator The quartz oscillator input impedance consists of a negative resistance and an inductance L. Crystal specified with load capacitance $$C_S = \frac{1}{\frac{1}{C_L} + (2\pi f)^2 L}$$ with C<sub>1</sub> the load capacitance (refer to the quartz crystal specification). Examples with typ. values: 6.26 MHz: $C_L = 12 \text{ pF}$ L=21uH $C_S = 8.6 \text{ pF}$ 12.52 MHz: $C_L = 12 \text{ pF}$ L=19uH $C_S = 5 \text{ pF}$ These values may be obtained by putting two capacitors in series to the quartz. ## 4.4 Quartz Frequency Calculation The quartz frequency is calculated by using the following formula: $$f_{QU} = (f_{RF} \pm 10.7 MHz) / r$$ (1), with $f_{\rm RF}$ .... receive frequency +/- ... high-side / low-side injected $f_{LO}$ .... local oscillator (PLL) frequency ( $f_{RF} \pm 10.7$ ) $f_{\rm QU}$ .... quartz oscillator frequency r .... ratio of local oscillator (PLL) frequency and quartz frequency as shown in the subsequent table. | Table 4-1 | | | | |------------------------------------|-----------------------|----------------------|---------------| | frequency range<br>f <sub>RF</sub> | high-side<br>injected | low-side<br>injected | FSEL<br>Pin11 | | 385406MHz | Х | | open | | 406428MHz | | Х | open | | 781823MHz | Х | | GND | | 803844MHz | | Х | GND | | Table 4-2 | | |-------------------------|---------------| | quartz crystal<br>range | CSEL<br>Pin16 | | 6.xx MHz | open | | 12.xx MHz | GND | | Table 4-3 | | | |-----------|------|------------------------------------------------| | FSEL | CSEL | Ratio r<br>(f <sub>LO</sub> /f <sub>QU</sub> ) | | open | open | 64 | | open | GND | 32 | | GND | open | 128 | | GND | GND | 64 | Example: $f_{RF}$ =390MHz $f_{QU}$ =(390MHz+10.7MHz) / 64 = 6.2609375MHz $f_{QU}$ =(390MHz+10.7MHz) / 32 = 12.521875MHz #### 4.5 Data Slicer Threshold Generation The threshold of the data slicer can be generated in two ways, depending on the signal coding scheme used. In case of a signal coding scheme without DC content such as Manchester coding the threshold can be generated using an external R-C integrator as shown in the following . The cut-off frequency of the R-C integrator has to be lower than the lowest frequency appearing in the data signal. In order to keep distortion low, the minimum value for R is $20 \mathrm{k}\Omega$ . Data\_slice1.wmf Figure 4-5 Data Slicer Threshold Generation with External R-C Integrator Another possibility for threshold generation is to use the peak detector in connection with two resistors and one capacitor as shown in the following figure. The component values are depending on the coding scheme and the protocol used. Data\_slice2.wmf Figure 4-6 Data Slicer Threshold Generation Utilising the Peak Detector | Con | tents of this Chapter | | |-----|-----------------------|-------| | | | | | 5.1 | Electrical Data | . 5-2 | | 5.2 | Test Circuit | . 5-8 | | 5.3 | Test Board Layouts | . 5-9 | | 5.4 | Bill of Materials | 5-11 | ## 5.1 Electrical Data ## 5.1.1 Absolute Maximum Ratings #### **WARNING** The maximum ratings may not be exceeded under any circumstances, not even momentarily and individually, as permanent damage to the IC will result. | Tabl | e 5-1 Absolute Maximum Ratings, Ambient te | emperature T <sub>AM</sub> | <sub>IB</sub> =-40°C . | + 85°C | | | |------|--------------------------------------------|----------------------------|------------------------|--------|------|-------------------------------------------------------------| | # | Parameter | Symbol | Limit Values | | Unit | Remarks | | | | | min | max | | | | 1 | Supply Voltage | $V_s$ | -0.3 | 5.5 | V | | | 2 | Junction Temperature | Тj | -40 | +125 | °C | | | 3 | Storage Temperature | T <sub>s</sub> | -60 | +150 | °C | | | 4 | Thermal Resistance | R <sub>thJA</sub> | | 114 | K/W | | | 5 | ESD integrity, all pins | V <sub>ESD</sub> | -1 | +1 | kV | HBM<br>according to<br>MIL STD<br>883D,<br>method<br>3015.7 | ## 5.1.2 Operating Range Within the operating range the IC operates as explained in the circuit description. The AC/DC characteristic limits are not guaranteed. Supply voltage: VCC = 4.5V .. 5.5V | Tabl | Table 5-2 Operating Range, Ambient temperature T <sub>AMB</sub> = -40°C + 85°C | | | | | | | | | | | | | |------|--------------------------------------------------------------------------------|-------------------|--------------|-----|------|---------------------------------------------------------------------------------------------------------------------------------|---|------|--|--|--|--|--| | # | Parameter | Symbol | Limit Values | | Unit | Test Conditions | L | Item | | | | | | | | | | min | max | | | | | | | | | | | 1 | Supply Current | I <sub>S</sub> | | 6.4 | mA | f <sub>RF</sub> = 390MHz | | | | | | | | | 2 | Power Down Current | I <sub>PWDN</sub> | | 250 | nA | | | | | | | | | | 3 | Receiver Input Level | RF <sub>in</sub> | -110 | -13 | dBm | @ source impedance $50\Omega$ , BER 2E-3, average power level, Manchester encoded datarate 4kBit, 280kHz IF Bandwidth, with AGC | | | | | | | | | 4 | Receive Frequency | f <sub>RF</sub> | 385 | 406 | MHz | | | | | | | | | <sup>■</sup> This value is guaranteed by design. #### 5.1.3 AC/DC Characteristics Table 5-3 AC/DC Characteristics with $T_A$ 25 °C, $V_{VCC}$ = 4.5 ... 5.5 V AC/DC characteristics involve the spread of values guaranteed within the specified voltage and ambient temp. range. Typical characteristics are the median of the production. The device performance parameters marked with ■ were measured on an Infineon evaluation board as desdribed in Section 5.2. Currents flowing into the device are denoted as positive currents and vice versa. | | ole o o Horbo offaracteriot | | 100 | | | | _ | | |-----|--------------------------------------------------------------------------|--------------------------|---------------|-------|-----------------|-----------------------------------------------------------------|------|--| | # | Parameter | eter Symbol Limit Values | | Unit | Test Conditions | L | Iten | | | | | | min typ | max | | | | | | Su | pply | | | | | | | | | Su | oply Current | | | | | | | | | 1 | Supply current, standby mode | I <sub>S PDWN</sub> | 50 | 150 | nA | Pin 27 (PDWN)<br>open or tied to 0 V | | | | 2 | Supply current | IS | 4.8 | 5.5 | mA | | | | | | | | | | | | | | | LN | | | | | | | | | | | nal Input LNI (PIN 3), high | _ | | | | | | | | 1 | Average Power Level<br>at BER = 2E-3<br>(Sensitivity) | RF <sub>in</sub> | -112 | | dBm | Manchester<br>encoded datarate<br>4kBit, 280kHz IF<br>Bandwidth | • | | | 2 | Input impedance,<br>f <sub>RF</sub> = 390 MHz | S <sub>11 LNA</sub> | 0.879 / -31 | deg | | | • | | | 3 | Input level @ 1dB C.P.<br>f <sub>RF</sub> =390 MHz | P1dB <sub>LNA</sub> | -14 | | dBm | | • | | | 4 | Input 3 <sup>rd</sup> order intercept<br>point f <sub>RF</sub> = 390 MHz | IIP3 <sub>LNA</sub> | -10 | | dBm | f <sub>in</sub> = 390MHz | • | | | 5 | LO signal feedthrough at antenna port | LO <sub>LNI</sub> | -119 | | dBm | | • | | | Sig | nal Output LNO (PIN 6), hig | h gain mode | | | | | | | | 1 | Gain f <sub>RF</sub> = 390 MHz | S <sub>21 LNA</sub> | 1.578 / 141 | .8deg | | | | | | 2 | Output impedance,<br>f <sub>RF</sub> = 390 MHz | S <sub>22 LNA</sub> | 0.8822 / -12. | 13deg | | | • | | | 3 | Voltage Gain Antenna to<br>MI f <sub>RF</sub> = 390 MHz | G <sub>AntMI</sub> | 21 | | dB | | • | | | 4 | Noise Figure | NF <sub>LNA</sub> | 2 | | dB | excluding matching<br>network loss - see<br>Appendix | • | | | Sig | nal Input LNI, low gain mod | le | | | | | | | | 1 | Input impedance,<br>f <sub>RF</sub> = 390 MHz | S <sub>11 LNA</sub> | 0.903 / -31. | 8deg | | | | | | 2 | Input level @ 1dB C. P.<br>f <sub>RF</sub> = 390 MHz | P1dB <sub>LNA</sub> | -7 | | dBm | matched input | • | | | | Parameter | Symbol | L | imit Valu | es | Unit | Test Conditions | L | Item | |-----|-----------------------------------------------------------------------|-----------------------|--------|---------------------------------|-------|------|---------------------------|---|------| | | | | min | typ | max | | | | | | Sig | nal Input LNI, V <sub>THRES</sub> = GN | D, low gain n | node | | | | | | | | 3 | Input 3 <sup>rd</sup> order intercept point f <sub>RF</sub> = 390 MHz | IIP3 <sub>LNA</sub> | | -13 | | dBm | f <sub>in</sub> = 390MHz | • | | | Sig | nal Output LNO, V <sub>THRES</sub> = | GND, low gai | n mode | | | | | | | | 1 | Gain f <sub>RF</sub> = 390 MHz | S <sub>21 LNA</sub> | 0. | 1834 / 144 | deg | | | | | | 2 | Output impedance,<br>f <sub>RF</sub> = 390 MHz | S <sub>22 LNA</sub> | 0.8 | 397 / -12.4 | deg | | | • | | | 3 | Voltage Gain Antenna to<br>MI f <sub>RF</sub> = 390 MHz | G <sub>AntMI</sub> | | 2 | | dB | | • | | | Sig | nal 3VOUT (PIN 24) | | | | | | | | | | 1 | Output voltage | V <sub>3VOUT</sub> | 2.9 | 3 | 3.1 | V | | | | | 2 | Load current out | I <sub>3VOUT</sub> | | | -50 | μΑ | | | | | Sig | nal THRES (PIN 23) | | | | | | | | | | 1 | Input Voltage range | V <sub>THRES</sub> | 0 | | VS | V | see chapter 4.1 | | | | 2 | LNA low gain mode | V <sub>THRES</sub> | 0 | | 0.5 | V | | | | | 3 | LNA high gain mode | V <sub>THRES</sub> | 3.3 | | $V_S$ | V | | | | | 4 | Current in | I <sub>THRES_in</sub> | | -5 | | nA | | • | | | Sig | nal TAGC (PIN 4) | | | | | | | | | | 1 | Current out,<br>LNA low gain state | I <sub>TAGC_out</sub> | -2.5 | -4.2 | -5.5 | μA | RSSI > V <sub>THRES</sub> | | | | 2 | Current in,<br>LNA high gain state | I <sub>TAGC_in</sub> | 0.5 | 1.5 | 4 | μA | RSSI < V <sub>THRES</sub> | | | | MIX | (ER | | | | | | | | | | Sig | nal Input MI/MIX (PINS 8/9) | | | | | | | | | | 1 | Input impedance,<br>f <sub>RF</sub> = 390 MHz | S <sub>11 MIX</sub> | 0.9 | 413 / <b>-</b> 13. <sup>-</sup> | Ideg | | | • | | | 2 | Input 3 <sup>rd</sup> order intercept<br>point | IIP3 <sub>MIX</sub> | | -25 | | dBm | | • | | | Sig | nal Output IFO (PIN 12) | | | | | | | | | | 1 | Output impedance | Z <sub>IFO</sub> | | 330 | | Ω | | | | | 2 | Conversion Voltage Gain f <sub>RF</sub> =390 MHz | G <sub>MIX</sub> | | +21 | | dB | | • | | | 3 | Noise Figure, SSB<br>(~DSB NF+3dB) | NF <sub>MIX</sub> | | 13 | | dB | | · | | | | RF to IF isolation | A <sub>RF-IF</sub> | | 46 | | dB | | | | | | Parameter | Symbol | | = 4.5 5<br>imit Value | | Unit | Test Conditions | L | Item | |-------------------------------|---------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------|--------------------------|-----------------|---------------|-------------------|---|--------| | | raiailletei | Gymbol | min | typ | max | Oiiit | rest Conditions | ľ | iteiii | | LIN | IITER | | | | | | | | | | Sig | nal Input LIM/X (PINS 17/18 | ) | | | | | | | | | 1 | Input Impedance | $Z_{LIM}$ | 264 | 330 | 396 | Ω | | | | | 2 | RSSI dynamic range | DR <sub>RSSI</sub> | 60 | 70 | 80 | dB | | | | | 3 | RSSI linearity | LIN <sub>RSSI</sub> | | ±1 | | dB | | | | | 4 | Operating frequency (3dB points) | f <sub>LIM</sub> | 5 | 10.7 | 23 | MHz | | • | | | 5 | RSSI Level at Data Filter<br>Output SLP | RSSI <sub>low</sub> | 0.4 | 0.8 | 1.2 | V | Limiter_in: 10uV | | | | 6 | RSSI Level at Data Filter<br>Output SLP | RSSI <sub>high</sub> | 2.3 | 2.8 | 3.2 | V | Limiter_in: 100mV | | | | DA | TA FILTER | | | | | | | | | | 1 | Max. useable bandwidth | BW <sub>BB</sub><br>FILT | | 100 | | kHz | | • | | | SLI | CER | | | | | | | | | | Sig | nal Output DATA (PIN 25) | | | | | | | | | | | ilai Gutput DATA (1 liv 25) | | | | | | | | | | 1 | Max. useable bandwith | BW <sub>BB</sub><br>SLIC | | 100 | | kHz | | • | | | 1 | • • | | 0 | 100 | 100 | kHz<br>mV | | • | | | | Max. useable bandwith | SLIC | 0<br>Vs-1.2 | 100<br>V <sub>S</sub> -1 | 100<br>Vs-0.7 | | | • | | | 2 | Max. useable bandwith LOW output voltage | SLIC<br>V <sub>SLIC_L</sub> | | | | mV | high level drive | • | | | 2 | Max. useable bandwith LOW output voltage HIGH output voltage | SLIC<br>V <sub>SLIC_L</sub><br>V <sub>SLIC_H</sub> | Vs-1.2 | V <sub>S</sub> -1 | Vs-0.7 | mV<br>V | high level drive | • | | | 2<br>3<br>4<br>5 | Max. useable bandwith LOW output voltage HIGH output voltage Output current | SLIC V <sub>SLIC_L</sub> V <sub>SLIC_H</sub> I <sub>SLIC_out</sub> | Vs-1.2<br>-400 | V <sub>S</sub> -1 | Vs-0.7<br>-1100 | mV<br>V<br>μA | | • | | | 2<br>3<br>4<br>5<br><b>PE</b> | Max. useable bandwith LOW output voltage HIGH output voltage Output current Output impedance | SLIC V <sub>SLIC_L</sub> V <sub>SLIC_H</sub> I <sub>SLIC_out</sub> | Vs-1.2<br>-400 | V <sub>S</sub> -1 | Vs-0.7<br>-1100 | mV<br>V<br>μA | | • | | | 2<br>3<br>4<br>5<br><b>PE</b> | Max. useable bandwith LOW output voltage HIGH output voltage Output current Output impedance AK DETECTOR | SLIC V <sub>SLIC_L</sub> V <sub>SLIC_H</sub> I <sub>SLIC_out</sub> | Vs-1.2<br>-400 | V <sub>S</sub> -1 | Vs-0.7<br>-1100 | mV<br>V<br>μA | | • | | | | Parameter | Symbol | | Limit Valu | es | Unit | Test Conditions | L | Item | |-----|-------------------------------------------------|---------------------------------|-----|------------|----------------|------|------------------------------------|---|------| | | | • | min | typ | max | | | | | | CR | YSTAL OSCILLATOR | | | | | | | | | | | nals CRSTL1, CRISTL 2, (P | INS 1/28) | | | | | | | | | 1 | Operating frequency | f <sub>CRSTL</sub> | 1 | | 14 | MHz | fundamental mode, series resonance | | | | 2 | Negative Resistance<br>@ ~6MHz | Re{Z <sub>1-28</sub> } | | -750 | | Ω | | • | | | 3 | Negatve Resitance<br>@ ~12MHz | Re{Z <sub>1-28</sub> } | | -450 | | Ω | | • | | | 4 | Input Indutance<br>@ ~6MHz | Im{Z <sub>1-28</sub> }/<br>2π f | | 21 | | uH | | • | | | 5 | Input Inductance<br>@ ~12MHz | Im{Z <sub>1-28</sub> }/<br>2π f | | 19 | | uH | | • | | | PLI | - | | | | | | | | | | Sig | nal LF (PIN 15) | | | | | | | | | | 1 | Tuning voltage relative to V <sub>s</sub> | V <sub>TUNE</sub> | 0.5 | 1.05 | 2 | V | | | | | PO | WER DOWN Pin | | | | | | | | | | Sig | nal PDWN (PIN 27) | | | | | | | | | | 1 | Powerdown Mode On | PWDN <sub>ON</sub> | 0 | | 0.8 | V | | | | | 2 | Powerdown Mode Off | PWDN <sub>Off</sub> | 2.8 | | V <sub>S</sub> | V | | | | | 3 | Input bias current | I <sub>PWD</sub> | | 19 | | uA | Power On Mode | | | | 4 | Start-up Time until valid IF signal is detected | T <sub>SU</sub> | | | 1 | ms | | | | | PLI | _ DIVIDER | | | | | | | | | | Sig | nal CSEL (PIN 16) | | | | | | | | | | 1 | f <sub>CRSTL</sub> range 6.xxMHz | V <sub>CSEL</sub> | 1.4 | | 4 | V | or open | | | | 2 | f <sub>CRSTL</sub> range 12.xxMHz | V <sub>CSEL</sub> | 0 | | 0.2 | V | | | | | 3 | Bias current CSEL | I <sub>CSEL</sub> | | -5 | | μΑ | CSEL tied to GND | | | ## 5.2 Test Circuit The device performance parameters marked with in Section 5.1.3 were measured on an Infineon evaluation board. This evaluation board can be obtained together with evaluation boards of the accompanying transmitter device TDA51xx in an evaluation kit that may be ordered on the INFINEON RKE Webpage www.infineon.com/rke Test\_circuit.wmf Figure 5-1 Schematic of the Evaluation Board ## 5.3 Test Board Layouts Figure 5-2 Top Side of the Evaluation Board (TDA5210 Testboard is the same) Figure 5-3 Bottom Side of the Evaluation Board Figure 5-4 Component Placement on the Evaluation Board ## 5.4 Bill of Materials The following components are necessary for evaluation of the TDA5204 at 390MHz without use of a Microchip HCS515 decoder. | Table 5-4 Bill o | of Materials | | |------------------|----------------------------------|-------------------------------------------------------------------------------------------------------| | Ref | Value | Specification | | R1 | 100kΩ | 0805, ± 5% | | R2 | 100kΩ | 0805, ± 5% | | R3 | 820kΩ | 0805, ± 5% | | R4 | 120kΩ | 0805, ± 5% | | R5 | 180kΩ | 0805, ± 5% | | R6 | 10kΩ | 0805, ± 5% | | L1 | 15nH | Toko, PTL2012-F15N0G | | L2 | 10pF <sup>a</sup> | 0805,COG, ± 2% | | C1 | 1.8pF | 0805, COG, ± 0.1pF | | C2 | 6.8pF | 0805, COG, ± 0.1pF | | C3 | 6.8pF | 0805, COG, ± 0.1pF | | C4 | 100pF | 0805, COG, ± 5% | | C5 | 47nF | 1206, X7R, ± 10% | | C6 | 12nH <sup>b</sup> | Toko, PTL2012-F15N0G | | C7 | 100pF | 0805, COG, ± 5% | | C8 | 33pF | 0805, COG, ± 5% | | C9 | 100pF | 0805, COG, ± 5% | | C10 | 10nF | 0805, X7R, ± 10% | | C11 | 10nF | 0805, X7R, ± 10% | | C12 | 220pF | 0805, COG, ± 5% | | C13 | 47nF | 0805, X7R, ± 10% | | C14 | 470pF | 0805, COG, ± 5% | | C15 | 47nF | 0805, X7R, ± 10% | | C16 | 12pF | 0805, COG, ± 0.1pF | | C17 | 12pF | 0805, COG, ± 2% | | Q2 | (390MHz + 10.7MHz)/32 | HC49/U, fundamental mode, C <sub>L</sub> = 12pF,<br>12.521875 MHz: Jauch Q12.521875-S11-1252-12-10/20 | | F1 | SFE10.7MA5-A | Murata | | X2, X3 | 142-0701-801 | Johnson | | X1, X4, S1, S5 | | 2-pole pin connector | | S4 | | 3-pole pin connector, or not equipped | | IC1 | TDA 5204 | Infineon | | a. / b. The c | coil is at the place of the capa | acity and vice versa. | a. / b. The coil is at the place of the capacity and vice versa. The following components are necessary in addition to the above mentioned ones for evaluation of the TDA5204 in conjunction with a Microchip HCS515 decoder. | Table 5-5 Bill of Materials Addendum | | | | | |--------------------------------------|------------|------------------|--|--| | Ref | Value | Specification | | | | R21 | 22kΩ | 0805, ± 5% | | | | R22 | 100kΩ | 0805, ± 5% | | | | R23 | 22kΩ | 0805, ± 5% | | | | R24 | 820kΩ | 0805, ± 5% | | | | R25 | 560kΩ | 0805, ± 5% | | | | C21 | 100nF | 1206, X7R, ± 10% | | | | C22 | 100nF | 1206, X7R, ± 10% | | | | IC2 | HCS515 | Microchip | | | | T1 | BC 847B | Infineon | | | | D1 | LS T670-JL | Infineon | | | ## **List of Figures** ## **List of Figures** | Figure 2-1 | P-TSSOP-28-1 package outlines | 2-3 | |------------|---------------------------------------------------------------------|------| | igure 3-1 | IC Pin Configuration | 3-2 | | igure 3-2 | Main Block Diagram | 3-8 | | igure 4-1 | LNA Automatic Gain Control Circuitry | 4-2 | | igure 4-2 | RSSI Level an Permissive AGC Threhold Level | 4-3 | | igure 4-3 | Data Filter Design | 4-4 | | igure 4-4 | Determination of Series Capacitance Value for the Quartz Oscillator | 4-5 | | igure 4-5 | Data Slicer Threshold Generation with External R-C Integrator | 4-7 | | igure 4-6 | Data Slicer Threshold Generation Utilising the Peak Detector | 4-7 | | igure 5-1 | Schematic of the Evaluation Board | 5-8 | | igure 5-2 | Top Side of the Evaluation Board (TDA5210 Testboard is the same) | 5-9 | | igure 5-3 | Bottom Side of the Evaluation Board | 5-9 | | igure 5-4 | Component Placement on the Evaluation Board | 5-10 | **List of Tables** ## **List of Tables** | Table 3-1 | Pin Definition and Function | 3-3 | |-----------|------------------------------------------------------------------------------|------| | Table 3-3 | PDWN Pin Operating States | 3-11 | | Table 5-1 | Absolute Maximum Ratings, Ambient temperature T <sub>AMB</sub> =-40°C + 85°C | 5-2 | | Table 5-2 | Operating Range, Ambient temperature T <sub>AMB</sub> = -40°C + 85°C | 5-3 | | Table 5-3 | AC/DC Characteristics with TA 25 °C, VVCC = 4.5 5.5 V | 5-4 | | Table 5-4 | Bill of Materials | 5-11 | | Table 5-5 | Bill of Materials Addendum | 5-12 | | | | |