**DAC7552** SLAS442B-JANUARY 2005-REVISED JUNE 2005 ### 12-BIT, DUAL, ULTRALOW GLITCH, VOLTAGE OUTPUT DIGITAL-TO-ANALOG CONVERTER #### **FEATURES** - 2.7-V to 5.5-V Single Supply - 12-Bit Linearity and Monotonicity - Rail-to-Rail Voltage Output - Settling Time: 5 µs (Max) - Ultralow Glitch Energy: 0.1 nVs - Ultralow Crosstalk: -100 dB - Low Power: 440 μA (Max) - Per-Channel Power Down: 2 μA (Max) - Power-On Reset to Zero Scale - SPI-Compatible Serial Interface: Up to 50 MHz - Daisy-Chain Capability - Asynchronous Hardware Clear - Simultaneous or Sequential Update - Specified Temperature Range: –40°C to 105°C - Small 3-mm × 3-mm, 16-Lead QFN Package #### **APPLICATIONS** - Portable Battery-Powered Instruments - Digital Gain and Offset Adjustment - Programmable Voltage and Current Sources - Programmable Attenuators - Industrial Process Control #### DESCRIPTION The DAC7552 is a 12-bit, dual-channel, voltage-output DAC with exceptional linearity and monotonicity. Its proprietary architecture minimizes undesired transients such as code-to-code glitch and channel-to-channel crosstalk. The low-power DAC7552 operates from a single 2.7-V to 5.5-V supply. The DAC7552 output amplifiers can drive a $2\text{-k}\Omega$ , 200-pF load rail-to-rail with 5-µs settling time; the output range is set using an external voltage reference. The 3-wire serial interface operates at clock rates up to 50 MHz and is compatible with SPI, QSPI, Microwire<sup>TM</sup>, and DSP interface standards. The outputs of all DACs may be updated simultaneously or sequentially. The parts incorporate a power-on-reset circuit to ensure that the DAC outputs power up to zero volts and remain there until a valid write cycle to the device takes place. The parts contain a power-down feature that reduces the current consumption of the device to under 2 μA. The small size and low-power operation makes the DAC7552 ideally suited for battery-operated portable applications. The power consumption is typically 1.5 mW at 5 V, 0.75 mW at 3 V, and reduces to 1 $\mu$ W in power-down mode. The DAC7552 is available in a 16-lead QFN package and is specified over –40°C to 105°C. #### **FUNCTIONAL BLOCK DIAGRAM** PDPlease be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Microwire is a trademark of National Semiconductor Corporation. PRODUCTION DATA information is current as of publication date. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### ORDERING INFORMATION(1) | PRODUCT | PACKAGE | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA | |---------|---------|-----------------------|-----------------------------------|--------------------|--------------------|--------------------------| | DAC7552 | 16 QFN | RGT | -40°C TO 105°C | D752 | DAC7552IRGTT | 250-piece Tape and Reel | | DAC7552 | IO QFIN | KGI | -40 C 10 105 C | D752 | DAC7552IRGTR | 3000-piece Tape and Reel | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at <a href="https://www.ti.com">www.ti.com</a>. #### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range (unless otherwise noted)(1) | | UNIT | |-------------------------------------------|-----------------------------------| | V <sub>DD</sub> to GND | -0.3 V to 6 V | | Digital input voltage to GND | –0.3 V to V <sub>DD</sub> + 0.3 V | | V <sub>OUT</sub> to GND | –0.3 V to V <sub>DD</sub> + 0.3 V | | Operating temperature range | -40°C to 105°C | | Storage temperature range | -65°C to 150°C | | Junction temperature (T <sub>J</sub> Max) | 150°C | <sup>(1)</sup> Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** $V_{DD}$ = 2.7 V to 5.5 V, $V_{REF}$ = $V_{DD}$ , $R_{L}$ = 2 k $\Omega$ to GND; $C_{L}$ = 200 pF to GND; all specifications –40°C to 105°C, unless otherwise specified | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNITS | | |------------------------------------------------|-----------------------------------------------------------------------------------|-----------------------|-----------------------|---------------|--| | STATIC PERFORMANCE <sup>(1)</sup> | | | | | | | Resolution | | 12 | | Bits | | | Relative accuracy | | ±0.35 | ±1 | LSB | | | Differential nonlinearity | Specified monotonic by design | ±0.08 | ±0.5 | LSB | | | Offset error | | | ±12 | mV | | | Zero-scale error | All zeroes loaded to DAC register | | ±12 | mV | | | Gain error | | | ±0.15 | %FSR | | | Full-scale error | | | ±0.5 | %FSR | | | Zero-scale error drift | | 7 | | μV/°C | | | Gain temperature coefficient | | 3 | | ppm of FSR/°C | | | PSRR | V <sub>DD</sub> = 5 V | 0.75 | | mV/V | | | OUTPUT CHARACTERISTICS(2) | | • | | | | | Output voltage range | | 0 | VREF | V | | | Output voltage settling time | $R_L = 2 \text{ k}\Omega; 0 \text{ pF} < C_L < 200 \text{ pF}$ | | 5 | μs | | | Slew rate | | 1.8 | | V/µs | | | Capacitive load stability | R <sub>L</sub> = ∞ | 470 | | _ | | | | $R_L = 2 k\Omega$ | 1000 | pF | | | | Digital-to-analog glitch impulse | 1 LSB change around major carry | 0.1 | | nV-s | | | Channel-to-channel crosstalk | 1-kHz full-scale sine wave, outputs unloaded | -100 | | dB | | | Digital feedthrough | | 0.1 | | nV-s | | | Output noise density (10-kHz offset frequency) | | 120 | | nV/rtHz | | | Total harmonic distortion | F <sub>OUT</sub> = 1 kHz, F <sub>S</sub> = 1 MSPS,<br>BW = 20 kHz | -85 | | dB | | | DC output impedance | | 1 | | Ω | | | Short-circuit current | $V_{DD} = 5 V$ | 50 | A | | | | | $V_{DD} = 3 V$ | 20 | mA | | | | Power-up time | Coming out of power-down mode, $V_{DD} = 5 \text{ V}$ | 15 | | 110 | | | | Coming out of power-down mode, $V_{DD} = 3 \text{ V}$ | 15 | μs | | | | REFERENCE INPUT | | | | | | | VREF Input range | | 0 | $V_{DD}$ | V | | | Reference input impedance | $V_{\text{REF}}A$ and $V_{\text{REF}}B$ shorted together | 50 | | kΩ | | | Reference current | $V_{REF}A = V_{REF}B = V_{DD} = 5 V$ , $V_{REF}A$ and $V_{REF}B$ shorted together | 100 | 250 | | | | Veletelice callelit | $V_{REF}A = V_{REF}B = V_{DD} = 3 V$ , $V_{REF}A$ and $V_{REF}B$ shorted together | 60 123 | | μΑ | | | LOGIC INPUTS <sup>(2)</sup> | | | | | | | Input current | | | ±1 | μΑ | | | V <sub>IN_L</sub> , Input low voltage | IOV <sub>DD</sub> ≥ 2.7 V | | 0.3 IOV <sub>DD</sub> | V | | | V <sub>IN_H</sub> , Input high voltage | IOV <sub>DD</sub> ≥ 2.7 V | 0.7 IOV <sub>DD</sub> | | V | | | Pin capacitance | | | 3 | pF | | Linearity tested using a reduced code range of 30 to 4065; output unloaded. Specified by design and characterization, not production tested. For 1.8 V < $IOV_{DD}$ < 2.7 V, It is recommended that $V_{IH} = IOV_{DD}$ , $V_{IL} = GND$ . $V_{DD}$ = 2.7 V to 5.5 V, $V_{REF}$ = $V_{DD}$ , $R_L$ = 2 k $\Omega$ to GND; $C_L$ = 200 pF to GND; all specifications –40°C to 105°C, unless otherwise specified | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------------|-------------------------------------------------|-----|------|-----|-------| | POWER REQUIREMENTS | | | | | | | V <sub>DD,</sub> , IOV <sub>DD</sub> <sup>(3)</sup> | | 2.7 | | 5.5 | V | | I <sub>DD</sub> (normal operation) | DAC active and excluding load current | | | | | | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | \\ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | 300 | 440 | | | V <sub>DD</sub> = 2.7 V to 3.6 V | $V_{IH} = IOV_{DD}$ and $V_{IL} = GND$ | | 250 | 400 | μA | | I <sub>DD</sub> (all power-down modes) | | | | | | | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ | | 0.2 | 2 | | | V <sub>DD</sub> = 2.7 V to 3.6 V | $V_{IH} = IOV_{DD}$ and $V_{IL} = GND$ | | 0.05 | 2 | μΑ | | POWER EFFICIENCY | | | | | | | I <sub>OUT</sub> /I <sub>DD</sub> | $I_{LOAD} = 2 \text{ mA}, V_{DD} = 5 \text{ V}$ | | 93% | | | <sup>(3)</sup> $IOV_{DD}$ operates down to 1.8 V with slightly degraded timing, as long as $V_{IH} = IOV_{DD}$ and $V_{IL} = GND$ . #### TIMING CHARACTERISTICS (1)(2) $V_{DD}$ = 2.7 V to 5.5 V, $R_L$ = 2 k $\Omega$ to GND; all specifications –40°C to 105°C, unless otherwise specified | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNITS | | | | | |--------------------|----------------------------------------------|--------------------------------------------|-----|-----|-----|-------|--|--|--|--| | t <sub>1</sub> (3) | SCLK cycle time | V <sub>DD</sub> = 2.7 V to 3.6 V | 20 | | | ns | | | | | | 11(0) | SCER cycle time | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | 20 | | | 110 | | | | | | | SCLK HIGH time | $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | 10 | | | 20 | | | | | | t <sub>2</sub> | SCEN HIGH LITTLE | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | 10 | | | ns | | | | | | | SCLK LOW time | $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | 10 | | | 20 | | | | | | t <sub>3</sub> | SCEN LOW LITTLE | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | 10 | | | ns | | | | | | | SYNC falling edge to SCLK falling edge setup | $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | 4 | | | | | | | | | t <sub>4</sub> | time | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | 4 | | | ns | | | | | | | Data actus time | $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | 5 | | | ns | | | | | | t <sub>5</sub> | Data setup time | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | 5 | | | 118 | | | | | | | Data hold time | V <sub>DD</sub> = 2.7 V to 3.6 V | | | | ns | | | | | | t <sub>6</sub> | Data noid time | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | | | 115 | | | | | | | | CCL K follow adds to CVNC vising adds | $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0 | | | | | | | | | t <sub>7</sub> | SCLK falling edge to SYNC rising edge | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | 0 | | | ns | | | | | | | Minimum SYNC HIGH time | V <sub>DD</sub> = 2.7 V to 3.6 V | 20 | | | | | | | | | t <sub>8</sub> | William STNC FIGH time | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | 20 | | r | | | | | | | | CCL K follow adds to CDO valid | $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$ | 10 | | | | | | | | | t <sub>9</sub> | SCLK falling edge to SDO valid | $V_{DD} = 3.6 \text{ V to } 5.5 \text{ V}$ | 10 | | | ns | | | | | | | CLP pulse width low | V <sub>DD</sub> = 2.7 V to 3.6 V | 10 | | | | | | | | | t <sub>10</sub> | CLR pulse width low | V <sub>DD</sub> = 3.6 V to 5.5 V | 10 | | | ns | | | | | - All input signals are specified with $t_R = t_F = 1$ ns (10% to 90% of $V_{DD}$ ) and timed from a voltage level of $(V_{IL} + V_{IH})/2$ . - See Serial Write Operation timing diagram Figure 1. Maximum SCLK frequency is 50 MHz at $V_{DD} = 2.7 \text{ V}$ to 5.5 V. Figure 1. Serial Write Operation #### **PIN DESCRIPTION** #### **Terminal Functions** | TE | RMINAL | DESCRIPTION | |-----|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | | | 1 | V <sub>OUT</sub> A | Analog output voltage from DAC A | | 2 | $V_{DD}$ | Analog voltage supply input | | 3 | GND | Ground | | 4 | V <sub>OUT</sub> B | Analog output voltage from DAC B | | 5 | VFBB | DAC B amplifier sense input. (For voltage output operation, connect to VOUTB externally.) | | 6 | VREFB | Positive reference voltage input for DAC B | | 7 | PD | Power-down | | 8 | DCEN | Daisy-chain enable | | 9 | SDO | Serial data output | | 10 | IOVDD | I/O voltage supply input. (For single supply operation, connect to VDD externally.) | | 11 | SYNC | Frame synchronization input. The falling edge of the SYNC pulse indicates the start of a serial data frame shifted out to the DAC7552 | | 12 | SCLK | Serial clock input | | 13 | SDIN | Serial data input | | 14 | CLR | Asynchronous input to clear the DAC registers. When $\overline{\text{CLR}}$ is low, the DAC registers are set to 000H and the output voltage to 0 V. | | 15 | VREFA | Positive reference voltage input for DAC A | | 16 | VFBA | DAC A amplifier sense input. (For voltage output operation, connect to VOUTA externally.) | #### TYPICAL CHARACTERISTICS #### LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR vs DIGITAL INPUT CODE Channel A V<sub>REF</sub> = 4.096 V V<sub>DD</sub> = 5 V Linearity Error - LSB 0.5 0 -0.5Differential Linearity Error - LSB 0.5 0.25 0 -0.25-0.52048 2560 4096 **Digital Input Code** # LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR VS DIGITAL INPUT CODE Figure 2. LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR VS DIGITAL INPUT CODE Figure 3. #### LINEARITY ERROR AND DIFFERENTIAL LINEARITY ERROR VS DIGITAL INPUT CODE Figure 4. Figure 5. FULL-SCALE ERROR vs FREE-AIR TEMPERATURE ZERO-SCALE ERROR vs FREE-AIR TEMPERATURE Figure 7. #### FULL-SCALE ERROR VS FREE-AIR TEMPERATURE Full-Scale Error - mV Figure 9. #### SOURCE CURRENT AT POSITIVE RAIL #### SOURCE CURRENT AT POSITIVE RAIL SUPPLY CURRENT vs DIGITAL INPUT CODE Figure 13. Figure 14. SUPPLY CURRENT vs SUPPLY VOLTAGE **HISTOGRAM OF CURRENT CONSUMPTION - 5.5 V** Figure 17. Figure 18. **TOTAL ERROR - 5 V** Fotal Error - mV Vo- Output Voltage - V Figure 19. #### **EXITING POWER-DOWN MODE** Figure 21. #### LARGE-SIGNAL SETTLING TIME - 5 V ..... Figure 22. #### **MIDSCALE GLITCH** Figure 24. LARGE-SIGNAL SETTLING TIME - 2.7 V Vo-Output Voltage - V - Time - 5 μs/αιν Figure 23. #### WORST-CASE GLITCH Time - (400 nS/Div) Figure 25. #### DIGITAL FEEDTHROUGH ERROR ### CHANNEL-TO-CHANNEL CROSSTALK FOR A FULL-SCALE SWING Figure 27. Figure 26. ### TOTAL HARMONIC DISTORTION vs OUTPUT FREQUENCY #### 3-Wire Serial Interface The DAC7552 digital interface is a standard 3-wire SPI/QSPI/Microwire/DSP-compatible interface. **Table 1. Serial Interface Programming** | | CONTROL | | DATA BITS | DAC(s) | FUNCTION | | |------|---------|------|-----------|-----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------| | DB15 | DB14 | DB13 | DB12 | DB11-DB10 | | | | 0 | 0 | 0 | 0 | data | Α | Single Channel Store. The input register of channel A is updated. | | 0 | 0 | 1 | 0 | data | В | Single Channel Store. The input register of channel B is updated. | | 0 | 1 | 0 | 0 | data | Α | Single Channel Update. The input and DAC registers of channel A are updated. | | 0 | 1 | 1 | 0 | data | В | Single Channel Update. The input and DAC registers of channel A are updated and the DAC register of channel B is updated with input register data. | | 1 | 0 | 0 | 0 | data | А | Single Channel Update. The input and DAC registers of channel B are updated. | | 1 | 0 | 1 | 0 | data | В | Single Channel Update. The input and DAC registers of channel B are updated and the DAC register of channel A is updated with input register data. | | 1 | 1 | 0 | 0 | data | A–B | All Channel Update. The input and DAC registers of channels A and B are updated. | | 1 | 1 | 1 | 0 | data | A–B | All Channel DAC Update. The DAC register of channels A and B are updated with input register data. | #### **POWER-DOWN MODE** In power-down mode, the DAC outputs are programmed to one of three output impedances, 1 k $\Omega$ , 100 k $\Omega$ , or floating. **Table 2. Power-Down Mode Control** | | EXTENDED | CONTROL | • | | DATA BITS | | FUNCTION | |------|----------|---------|------|------|-----------|---------|-----------------------------------------| | DB15 | DB14 | DB13 | DB12 | DB11 | DB10 | DB9-DB0 | FUNCTION | | 0 | 0 | Х | 1 | 0 | 0 | Х | PWD Hi-Z (all channels) | | 0 | 0 | X | 1 | 0 | 1 | X | PWD 1 kΩ (all channels) | | 0 | 0 | X | 1 | 1 | 0 | X | PWD 100 kΩ (all channels) | | 0 | 0 | X | 1 | 1 | 1 | X | PWD Hi-Z (all channels) | | 0 | 1 | Х | 1 | 0 | 0 | Х | PWD Hi-Z (selected channel = A) | | 0 | 1 | X | 1 | 0 | 1 | X | PWD 1 k $\Omega$ (selected channel = A) | | 0 | 1 | X | 1 | 1 | 0 | X | PWD 100 kΩ (selected channel = A) | | 0 | 1 | X | 1 | 1 | 1 | X | PWD Hi-Z (selected channel = A) | | 1 | 0 | Х | 1 | 0 | 0 | Х | PWD Hi-Z (selected channel = B) | | 1 | 0 | X | 1 | 0 | 1 | X | PWD 1 k $\Omega$ (selected channel = B) | | 1 | 0 | X | 1 | 1 | 0 | X | PWD 100 kΩ (selected channel = B) | | 1 | 0 | X | 1 | 1 | 1 | X | PWD Hi-Z (selected channel = B) | | 1 | 1 | Х | 1 | 0 | 0 | Х | PWD Hi-Z (all channels) | | 1 | 1 | X | 1 | 0 | 1 | X | PWD 1 kΩ (all channels) | | 1 | 1 | X | 1 | 1 | 0 | X | PWD 100 kΩ (all channels) | | 1 | 1 | X | 1 | 1 | 1 | Х | PWD Hi-Z (all channels) | #### THEORY OF OPERATION #### D/A SECTION The architecture of the DAC7552 consists of a string DAC followed by an output buffer amplifier. Figure 29 shows a generalized block diagram of the DAC architecture. Figure 29. Typical DAC Architecture The input coding to the DAC7552 is unsigned binary, which gives the ideal output voltage as: $$V_{OLIT} = VREF \times D/4096$$ Where D = decimal equivalent of the binary code that is loaded to the DAC register which can range from 0 to 4095. Figure 30. Typical Resistor String #### **RESISTOR STRING** The resistor string section is shown in Figure 30. It is simply a string of resistors, each of value R. The digital code loaded to the DAC register determines at which node on the string the voltage is tapped off to be fed into the output amplifier. The voltage is tapped off by closing one of the switches connecting the string to the amplifier. Because it is a string of resistors, it is specified monotonic. The DAC7552 architecture uses two separate resistor strings to minimize channel-to-channel crosstalk. #### **OUTPUT BUFFER AMPLIFIERS** The output amplifier is capable of generating rail-to-rail voltages on its output, which gives an output range of 0 V to $V_{DD}$ . It is capable of driving a load of 2 k $\Omega$ in parallel with up to 1000 pF to GND. The source and sink capabilities of the output amplifier can be seen in the typical curves. The slew rate is 1.8 V/ $\mu$ s with a typical settling time of 3 $\mu$ s with the output unloaded. #### **DAC External Reference Input** Two separate reference pins are provided for two DACs, providing maximum flexibility. VREFA serves DAC A and VREFB serves DAC B. VREFA and VREFB can be externally shorted together for simplicity. It is recommended to use a buffered reference in the external circuit (e.g., REF3140). The input impedance is typically 100 k $\Omega$ for each reference input pin. #### **Amplifier Sense Input** The DAC7552 contains two amplifier feedback input pins, VFBA and VFBB. For voltage output operation, VFBA and VFBB must externally connect to VOUTA and VOUTB, respectively. For better DC accuracy, these connections should be made at load points. The VFBA and VFBB pins are also useful for a variety of applications, including digitally controlled current sources. Each feedback input pin is internally connected to the DAC amplifier's negative input terminal through a 100-k $\Omega$ resistor; and, the amplifier's negative input terminal internally connects to ground through another 100-k $\Omega$ resistor (See Figure 29). This forms a gain-of-two, noninverting amplifier configuration. Overall gain remains one because the resistor string has a divide-by-two configuration. The resistance seen at each VFBx pin is approximately 200 k $\Omega$ to ground. #### **Power-On Reset** On power up, all internal registers are cleared and all channels are updated with zero-scale voltages. Until valid data is written, all DAC outputs remain in this state. This is particularly useful in applications where it is important to know the state of the DAC outputs while the device is powering up. In order not to turn on ESD protection devices, V<sub>DD</sub> should be applied before any other pin is brought high. ## TEXAS INSTRUMENTS #### **Power Down** The DAC7552 has a flexible power-down capability as described in Table 2. Individual channels could be powered down separately or all channels could be powered down simultaneously. During a power-down condition, the user has flexibility to select the output impedance of each channel. During power-down operation, each channel can have either $1-k\Omega$ , $100-k\Omega$ , or Hi-Z output impedance to ground. #### **Asynchronous Clear** The DAC7552 output is asynchronously set to zero-scale voltage immediately after the $\overline{\text{CLR}}$ pin is brought low. The $\overline{\text{CLR}}$ signal resets all internal registers and therefore behaves like the Power-On Reset. The DAC7552 updates at the first rising edge of the $\overline{\text{SYNC}}$ signal that occurs after the $\overline{\text{CLR}}$ pin is brought back to high. #### **IOVDD** and Level Shifters The DAC7552 can be used with different logic families that require a wide range of supply voltages (from 1.8 V to 5.5 V). To enable this useful feature, the IOVDD pin must be connected to the logic supply voltage of the system. All DAC7552 digital input and output pins are equipped with level-shifter circuits. Level shifters at the input pins ensure that external logic high voltages are translated to the internal logic high voltage, with no additional power dissipation. Similarly, the level shifter for the SDO pin translates the internal logic high voltage (AVDD) to the external logic high level (IOVDD). For single-supply operation, the IOVDD pin can be tied to the AVDD pin. #### **SERIAL INTERFACE** The DAC7552 is controlled over a versatile 3-wire serial interface, which operates at clock rates up to 50 MHz and is compatible with SPI, QSPI, Microwire, and DSP interface standards. In daisy-chain mode (DCEN = 1), the $\overline{DAC7552}$ requires a falling SCLK edge after the rising $\overline{SYNC}$ , in order to initialize the serial interface for the next update. #### 16-Bit Word and Input Shift Register The input shift register is 16 bits wide. DAC data is loaded into the device as a 16-bit word under the control of a serial clock input, SCLK, as shown in the Figure 1 timing diagram. The 16-bit word, illustrated in Table 1, consists of four control bits followed by 12 bits of DAC data. The data format is straight binary with all zeroes corresponding to 0-V output and all ones corresponding to full-scale output ( $V_{REF}-1$ LSB). Data is loaded MSB first (bit 15) where the first two bits (DB15 and DB14) determine if the input register, DAC register, or both are updated with shift register input data. Bit 13 (DB13) determines whether the data is for DAC A, DAC B, or both DACs. Bit 12 (DB12) determines either normal mode or power-down mode (see Table 2). All channels are updated when bits 15 and 14 (DB15 and DB14) are high. The $\overline{\text{SYNC}}$ input is a level-triggered input that acts as a frame synchronization signal and chip enable. Data can only be transferred into the device while $\overline{\text{SYNC}}$ is low. To start the serial data transfer, $\overline{\text{SYNC}}$ should be taken low, observing the minimum $\overline{\text{SYNC}}$ to SCLK falling edge setup time, $t_4$ . After $\overline{\text{SYNC}}$ goes low, serial data is shifted into the device's input shift register on the falling edges of SCLK for 16 clock pulses. When DCEN is low, SDO pin is brought to a Hi-Z state. The first 16 data bits that follow the falling edge of SYNC are stored in the shift register. The rising edge of SYNC that follows the 16<sup>th</sup> data bit updates the DAC(s). If SYNC is brought high before the 16<sup>th</sup> data bit, no action occurs. When DCEN is high, data can continuously be shifted into the shift register, enabling the daisy-chain operation. SDO pin becomes active and outputs SDIN data with 16 clock cycle delay. A rising edge of SYNC loads the shift register data into the DAC(s). The loaded data consists of the last 16 data bits received into the shift register before the rising edge of SYNC. If daisy-chain operation is not needed, DCEN should permanently be tied to a logic low voltage. #### **Daisy-Chain Operation** When DCEN pin is brought high, daisy chaining is enabled. Serial Data Output (SDO) pin is provided to daisy-chain multiple DAC7552 devices in a system. As long as SYNC is high or DCEN is low, the SDO pin is in a high-impedance state. When SYNC is brought low the output of the internal shift register is tied to the SDO pin. As long as SYNC is low and DCEN is high, SDO duplicates SDIN signal with a 16-cycle delay. To support multiple devices in a daisy chain, SCLK and SYNC signals are shared across all devices, and SDO of one DAC7552 should be tied to the SDIN of the next DAC7552. For *n* devices in such a daisy chain, 16n SCLK cycles are required to shift the entire input data stream. After 16n SCLK falling edges are received, following a falling SYNC, the data stream becomes complete and SYNC can be brought high to update *n* devices simultaneously. SDO operation is specified at a maximum SCLK speed of 10 MHz. #### INTEGRAL AND DIFFERENTIAL LINEARITY The DAC7552 uses precision thin-film resistors providing exceptional linearity and monotonicity. Integral linearity error is typically within (+/-) 0.35 LSBs, and differential linearity error is typically within (+/-) 0.08 LSBs. #### **GLITCH ENERGY** The DAC7552 uses a proprietary architecture that minimizes glitch energy. The code-to-code glitches are so low, they are usually buried within the wide-band noise and cannot be easily detected. The DAC7552 glitch is typically well under 0.1 nV-s. Such low glitch energy provides more than 10X improvement over industry alternatives. #### **CHANNEL-TO-CHANNEL CROSSTALK** The DAC7552 architecture is designed to minimize channel-to-channel crosstalk. The voltage change in one channel does not affect the voltage output in another channel. The DC crosstalk is in the order of a few microvolts. AC crosstalk is also less than -100 dBs. This provides orders of magnitude improvement over certain competing architectures. #### **APPLICATION INFORMATION** #### **Waveform Generation** Due to its exceptional linearity, low glitch, and low crosstalk, the DAC7552 is well suited for waveform generation (from DC to 10 kHz). The DAC7552 large-signal settling time is 5 $\mu$ s, supporting an update rate of 200 KSPS. However, the update rates can exceed 1 MSPS if the waveform to be generated consists of small voltage steps between consecutive DAC updates. To obtain a high dynamic range, REF3140 (4.096 V) or REF02 (5 V) are recommended for reference voltage generation. ### Generating $\pm 5$ -V, $\pm 10$ -V, and $\pm$ 12-V Outputs For Precision Industrial Control Industrial control applications can require multiple feedback loops consisting of sensors, ADCs, MCUs, DACs, and actuators. Loop accuracy and loop speed are the two important parameters of such control loops. #### Loop Accuracy: In a control loop, the ADC has to be accurate. Offset, gain, and the integral linearity errors of the DAC are not factors in determining the accuracy of the loop. As long as a voltage exists in the transfer curve of a monotonic DAC, the loop can find it and settle to it. On the other hand, DAC resolution and differential linearity do determine the loop accuracy, because each DAC step determines the minimum incremental change the loop can generate. A DNL error less than -1 LSB (non-monotonicity) can create loop instability. A DNL error greater than +1 LSB implies unnecessarily large voltage steps and missed voltage targets. With high DNL errors, the loop loses its stability, resolution, and accuracy. Offering 12-bit ensured monotonicity and $\pm$ 0.08 LSB typical DNL error, 755X DACs are great choices for precision control loops. #### Loop Speed: Many factors determine control loop speed. Typically, the ADC's conversion time and the MCU's computation time are the two major factors that dominate the time constant of the loop. DAC settling time is rarely a dominant factor because ADC conversion times usually exceed DAC conversion times. DAC offset, gain, and linearity errors can slow the loop down only during the start-up. Once the loop reaches its steady-state operation, these errors do not affect loop speed any further. Depending on the ringing characteristics of the loop's transfer function, DAC glitches can also slow the loop down. With its 1 MSPS (small-signal) maximum data update rate, DAC7552 can support high-speed control loops. Ultralow glitch energy of the DAC7552 significantly improves loop stability and loop settling time. #### Generating Industrial Voltage Ranges: For control loop applications, DAC gain and offset errors are not important parameters. This could be exploited to lower trim and calibration costs in a high-voltage control circuit design. Using an operational amplifier (OPA130), and a voltage reference (REF3140), the DAC7552 can generate the wide voltage swings required by the control loop. Figure 31. Low-cost, Wide-swing Voltage Generator for Control Loop Applications The output voltage of the configuration is given by: $$V_{out} = V_{REF} \left( \frac{R2}{R1} + 1 \right) \frac{Din}{4096} - V_{tail} \frac{R2}{R1}$$ (1) Fixed R1 and R2 resistors can be used to coarsely set the gain required in the first term of the equation. Once R2 and R1 set the gain to include some minimal over-range, a DAC7552 channel could be used to set the required offset voltage. Residual #### SLAS442B-JANUARY 2005-REVISED JUNE 2005 errors are not an issue for loop accuracy because offset and gain errors could be tolerated. One DAC7552 channel can provide the Vtail voltage, while the other DAC7552 channel can provide Vdac voltage to help generate the high-voltage outputs. For ±5-V operation: R1=10 k $\Omega$ , R2 = 15 k $\Omega$ , V<sub>tail</sub> = 3.33 V, V<sub>REF</sub>= 4.096 V For ±10-V operation: R1=10 k $\Omega$ , R2 = 39 k $\Omega$ , V<sub>tail</sub> = 2.56 V, V<sub>REF</sub> = 4.096 V For ±12-V operation: R1=10 k $\Omega$ , R2 = 49 k $\Omega$ , V<sub>tail</sub> = 2.45 V, V<sub>REF</sub> = 4.096 V ## THERMAL PAD MECHANICAL DATA RGT (S-PQFP-N16) #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB), the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to a ground plane or special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No—Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View NOTE: All linear dimensions are in millimeters Exposed Thermal Pad Dimensions #### PACKAGE OPTION ADDENDUM 8-Jul-2005 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan (2) | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|--------------|------------------|------------------------------| | DAC7552IRGT | PREVIEW | QFN | RGT | 16 | 121 | TBD | Call TI | Call TI | | DAC7552IRGTR | ACTIVE | QFN | RGT | 16 | 3000 | TBD | CU NIPDAU | Level-3-220C-168 HR | | DAC7552IRGTT | ACTIVE | QFN | RGT | 16 | 250 | TBD | CU NIPDAU | Level-3-220C-168 HR | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No-leads (QFN) package configuration. The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. E. Falls within JEDEC MO-220. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265