### 捷多邦,专业PCB打样工厂,24小时加**SN74L**VC16374A 16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS SCAS663D - MARCH 2001 - REVISED AUGUST 2003 - Member of the Texas Instruments Widebus™ Family - Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Supports Mixed-Mode Signal Operation on All Ports (5-V Input and Output Voltages With 3.3-V VCC) - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 1000-V Charged-Device Model (C101) ### description/ordering information This 16-bit edge-triggered D-type flip-flop is designed for 1.65-V to 3.6-V V<sub>CC</sub> operation. The SN74LVC16374A is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. The device can be used as two 8-bit flip-flops or one 16-bit flip-flop. On the positive transition of the clock (CLK) input, the Q outputs of the flip-flop take on the logic levels set up at the data (D) inputs. | DGG, DGV, OR DL PACKAGE | |-------------------------| | (TOP VIEW) | | | | | | 1 | |----------|-------|---|----|-------------------| | 1OE | 1 | O | 48 | 1CLK | | 1Q1 | 2 | | 47 | ] 1D1 | | 1Q2 | 3 | | 46 | 1D2 | | GND | 4 | | 45 | GND | | 1Q3 | 5 | | 44 | ] 1D3 | | 1Q4 | 6 | | 43 | ] 1D4 | | $V_{CC}$ | 7 | | 42 | ] v <sub>cc</sub> | | 1Q5 | 8 | | 41 | D5 1D5 | | 1Q6 | 9 | | 40 | 1D6 | | GND | [] 10 | | 39 | GND | | 1Q7 | [] 11 | | 38 | | | 1Q8 | [] 12 | | 37 | 1D8 | | 2Q1 | 13 | | 36 | 2D1 | | 2Q2 | 14 | | 35 | 2D2 | | GND | [ 15 | | 34 | GND | | 2Q3 | 16 | | 33 | 2D3 | | 2Q4 | [] 17 | | 32 | 2D4 | | $V_{CC}$ | [ 18 | | 31 | ] v <sub>cc</sub> | | 2Q5 | [ 19 | | 30 | 2D5 | | 2Q6 | 20 | | 29 | 2D6 | | GND | 21 | | 28 | GND | | 2Q7 | [] 22 | | 27 | 2D7 | | 2Q8 | [] 23 | | 26 | 2D8 | | 2OE | 24 | | 25 | 2CLK | | | _ | - | Н | 750 | | | | | | | | | | | | | A buffered output-enable ( $\overline{OE}$ ) input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without interface or pullup components. #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-----------------------|---------------|--------------------------|---------------------| | | 0000 01 | Tube | SN74LVC16374ADL | 11/0400744 | | | SSOP – DL | Tape and reel | SN74LVC16374ADLR | LVC16374A | | 4000 to 0500 | TSSOP - DGG | Tape and reel | SN74LVC16374ADGGR | LVC16374A | | -40°C to 85°C | TVSOP – DGV | Tape and reel | SN74LVC16374ADGVR | LD374A | | | VFBGA – GQL | | SN74LVC16374AGQLR | L D0744 | | A COLL | VFBGA – ZQL (Pb-free) | Tape and reel | SN74LVC16374AZQLR | LD374A | Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. # SN74LVC16374A # 16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS SCAS663D - MARCH 2001 - REVISED AUGUST 2003 ### description/ordering information OE does not affect internal operations of the flip-flop. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, $\overline{\text{OE}}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. # GQL OR ZQL PACKAGE (TOP VIEW) ### terminal assignments | | 1 | 2 | 3 | 4 | 5 | 6 | |---|-----|-----|-----|-----|-----|------| | Α | 1OE | NC | NC | NC | NC | 1CLK | | В | 1Q2 | 1Q1 | GND | GND | 1D1 | 1D2 | | С | 1Q4 | 1Q3 | Vcc | Vcc | 1D3 | 1D4 | | D | 1Q6 | 1Q5 | GND | GND | 1D5 | 1D6 | | E | 1Q8 | 1Q7 | | | 1D7 | 1D8 | | F | 2Q1 | 2Q2 | | | 2D2 | 2D1 | | G | 2Q3 | 2Q4 | GND | GND | 2D4 | 2D3 | | Н | 2Q5 | 2Q6 | Vcc | Vcc | 2D6 | 2D5 | | J | 2Q7 | 2Q8 | GND | GND | 2D8 | 2D7 | | K | 2OE | NC | NC | NC | NC | 2CLK | NC - No internal connection # FUNCTION TABLE (each flip-flop) | | INPUTS | OUTPUT | | |-----|------------|--------|-------| | ŎE, | CLK | D | Q | | L | <b>↑</b> | Н | Н | | L | $\uparrow$ | L | L | | L | H or L | Χ | $Q_0$ | | Н | Χ | Χ | Z | ### logic diagram (positive logic) Pin numbers shown are for the DGG, DGV, and DL packages. To Seven Other Channels ### SN74LVC16374A 16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS SCAS663D - MARCH 2001 - REVISED AUGUST 2003 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | | |---------------------------------------------------------------|------------------------------|-----------------------------------------| | (see Note 1) | | –0.5 V to 6.5 V | | Voltage range applied to any output in the high | or low state, V <sub>O</sub> | | | (see Notes 1 and 2) | | . $-0.5$ V to V <sub>CC</sub> + $0.5$ V | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | –50 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | | | | Continuous output current, IO | | | | Continuous current through each V <sub>CC</sub> or GND | | | | Package thermal impedance, $\theta_{\text{JA}}$ (see Note 3): | | | | , , , , , , , , , , , , , , , , , , , , | DGV package | | | | DL package | | | | GQL/ZQL package | | | Storage temperature range, T <sub>stg</sub> | | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. - 2. The value of V<sub>CC</sub> is provided in the recommended operating conditions table. - 3. The package thermal impedance is calculated in accordance with JESD 51-7. ### recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | | |----------------|------------------------------------|--------------------------------------------|------------------------|------------------------|------|--| | ., | Owner have the me | Operating | 1.65 | 3.6 | | | | VCC | Supply voltage | Data retention only | 1.5 | | V | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | 0.65 × V <sub>CC</sub> | | | | | $\vee_{IH}$ | H High-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | V | | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | | 0.35 × V <sub>CC</sub> | | | | $V_{IL}$ | Low-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | V | | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 0.8 | | | | ٧ <sub>I</sub> | Input voltage | | 0 | 5.5 | V | | | ., | | High or low state | 0 | VCC | ., | | | VO | Output voltage | 3-state | 0 | 5.5 | V | | | | | V <sub>CC</sub> = 1.65 V | | -4 | | | | | High level autout augest | V <sub>CC</sub> = 2.3 V | | -8 | ٦. | | | ЮН | High-level output current | V <sub>CC</sub> = 2.7 V | | -12 | mA | | | | | V <sub>CC</sub> = 3 V | | -24 | | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | | | | Lavorino de colonida como el | V <sub>CC</sub> = 2.3 V | | 8 | 4 | | | lOL | Low-level output current | $V_{CC} = 2.7 \text{ V}$ | | 12 | mA | | | | | V <sub>CC</sub> = 3 V | | 24 | | | | Δt/Δν | Input transition rise or fall rate | | | 10 | ns/V | | | TA | Operating free-air temperature | | -40 | 85 | °C | | NOTE 4: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## SN74LVC16374A 16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS SCAS663D - MARCH 2001 - REVISED AUGUST 2003 ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | vcc | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|------------------------------------------------------------------------------|-----------------|----------------------|------------------|------|------| | | I <sub>OH</sub> = -100 μA | 1.65 V to 3.6 V | V <sub>CC</sub> -0.2 | | | | | | $I_{OH} = -4 \text{ mA}$ | 1.65 V | 1.2 | | | | | | $I_{OH} = -8 \text{ mA}$ | 2.3 V | 1.7 | | | V | | Voн | 10 m 4 | 2.7 V | 2.2 | | | V | | | I <sub>OH</sub> = -12 mA | 3 V | 2.4 | | | | | | $I_{OH} = -24 \text{ mA}$ | 3 V | 2.2 | | | | | | I <sub>OL</sub> = 100 μA | 1.65 V to 3.6 V | | | 0.2 | | | | I <sub>OL</sub> = 4 mA | 1.65 V | | | 0.45 | | | VOL | I <sub>OL</sub> = 8 mA | 2.3 V | | | 0.7 | V | | | I <sub>OL</sub> = 12 mA | 2.7 V | | | 0.4 | | | | I <sub>OL</sub> = 24 mA | 3 V | | | 0.55 | | | lį | V <sub>I</sub> = 0 to 5.5 V | 3.6 V | | | ±5 | μΑ | | l <sub>off</sub> | V <sub>I</sub> or V <sub>O</sub> = 5.5 V | 0 | | | ±10 | μΑ | | loz | $V_0 = 0 \text{ to } 5.5 \text{ V}$ | 3.6 V | | | ±10 | μΑ | | | V <sub>I</sub> = V <sub>CC</sub> or GND | | | | 20 | | | <sup>I</sup> cc | $3.6 \text{ V} \le \text{V}_1 \le 5.5 \text{ V}^{\ddagger}$ $I_0 = 0$ | 3.6 V | | | 20 | μΑ | | ΔlCC | One input at V <sub>CC</sub> – 0.6 V, Other inputs at V <sub>CC</sub> or GND | 2.7 V to 3.6 V | | | 500 | μΑ | | C <sub>i</sub> | $V_I = V_{CC}$ or GND | 3.3 V | | 5 | | pF | | Co | $V_O = V_{CC}$ or GND | 3.3 V | | 6.5 | | pF | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . ### timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | | | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |-----------------|---------------------------------|-------------------------------------|-----|------------------------------------|-----|-----|-----|------------------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | fclock | Clock frequency | | 150 | | 150 | | 150 | | 150 | MHz | | t <sub>W</sub> | Pulse duration, CLK high or low | 3.3 | | 3.3 | | 3.3 | | 3.3 | | ns | | t <sub>su</sub> | Setup time, data before CLK↑ | 2.4 | | 1.6 | | 1.9 | | 1.9 | | ns | | th | Hold time, data after CLK↑ | 0.8 | | 1 | | 1.1 | | 1.9 | | ns | ### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | V <sub>CC</sub> = ± 0.1 | 1.8 V<br>5 V | V <sub>CC</sub> = | 2.5 V<br>2 V | V <sub>CC</sub> = | 2.7 V | V <sub>CC</sub> = | 3.3 V<br>3 V | UNIT | |--------------------|---------|----------|-------------------------|--------------|-------------------|--------------|-------------------|-------|-------------------|--------------|------| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | f <sub>max</sub> | | | 150 | | 150 | | 150 | | 150 | | MHz | | t <sub>pd</sub> | CLK | Q | 1 | 6.5 | 1 | 4.3 | 1 | 4.9 | 1.5 | 4.5 | ns | | t <sub>en</sub> | ŌĒ | Q | 1 | 6.7 | 1 | 4.7 | 1 | 5.3 | 1.5 | 4.6 | ns | | <sup>t</sup> dis | ŌĒ | Q | 1 | 10.7 | 1 | 5 | 1 | 6.1 | 1.5 | 5.5 | ns | | <sup>t</sup> sk(o) | | | | | | | | | | 1 | ns | <sup>&</sup>lt;sup>‡</sup> This applies in the disabled state only. # **SN74LVC16374A** 16-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS SCAS663D - MARCH 2001 - REVISED AUGUST 2003 # operating characteristics, $T_A = 25^{\circ}C$ | | PARAMETER | | TEST | V <sub>CC</sub> = 1.8 V | $V_{CC} = 2.5 \text{ V}$ | $V_{CC} = 3.3 \text{ V}$ | UNIT | | |-----------------|-------------------------------|------------------|------------|-------------------------|--------------------------|--------------------------|------|--| | | | | CONDITIONS | TYP | TYP | TYP | UNII | | | C <sub>pd</sub> | Power dissipation capacitance | Outputs enabled | f = 10 MHz | 47 | 52 | 58 | , L | | | Фра | per flip-flop | Outputs disabled | 1 = 10 WH2 | 21 | 23 | 24 | pF | | #### PARAMETER MEASUREMENT INFORMATION | TEST | S1 | |-----------|-------------------| | tPLH/tPHL | Open | | tPLZ/tPZL | V <sub>LOAD</sub> | | tPHZ/tPZH | GND | | V = = | INPUT | | V | V | C | D. | V | |-------------------|----------------|--------------------------------|--------------------|-------|-------|--------------|--------------------------------| | vcc | ٧ <sub>I</sub> | t <sub>r</sub> /t <sub>f</sub> | ν <sub>M</sub> | VLOAD | CL | $R_L$ | $v_{\scriptscriptstyle\Delta}$ | | 1.8 V ± 0.15 V | VCC | ≤2 ns | V <sub>CC</sub> /2 | VCC | 30 pF | <b>1 k</b> Ω | 0.15 V | | 2.5 V $\pm$ 0.2 V | VCC | ≤2 ns | V <sub>CC</sub> /2 | VCC | 30 pF | <b>500</b> Ω | 0.15 V | | 2.7 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | <b>500</b> Ω | 0.3 V | | 3.3 V $\pm$ 0.3 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | <b>500</b> Ω | 0.3 V | NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ . - D. The outputs are measured one at a time with one transition per measurement. - E. tpLz and tpHz are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms # ZQL (R-PBGA-N56) ### PLASTIC BALL GRID ARRAY NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MO-225 variation BA. - D. This package is lead-free. Refer to the 56 GQL package (drawing 4200583) for tin-lead (SnPb). ### DGV (R-PDSO-G\*\*) #### **24 PINS SHOWN** #### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. - D. Falls within JEDEC: 24/48 Pins MO-153 14/16/20/56 Pins – MO-194 # GQL (R-PBGA-N56) ### PLASTIC BALL GRID ARRAY NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MO-225 variation BA. - D. This package is tin-lead (SnPb). Refer to the 56 ZQL package (drawing 4204437) for lead-free. #### DL (R-PDSO-G\*\*) #### **48 PINS SHOWN** ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MO-118 ### DGG (R-PDSO-G\*\*) #### ...... #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold protrusion not to exceed 0,15. - D. Falls within JEDEC MO-153 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265