DGG OR DGV PACKAGE ### 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LYTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS SCES357E - JULY 2001 - REVISED MARCH 2004 - Member of the Texas Instruments Widebus™ Family - **UBT™** Transceiver Combines D-Type Latches and D-Type Flip-Flops for Operation in Transparent, Latched, or **Clocked Modes** - **OEC™** Circuitry Improves Signal Integrity and Reduces Electromagnetic Interference - Compliant With VME64, 2eVME, and 2eSST Protocol - **Bus Transceiver Split LVTTL Port Provides** a Feedback Path for Control and Diagnostics Monitoring - I/O Interfaces Are 5-V Tolerant - B-Port Outputs (-48 mA/64 mA) - Y and A-Port Outputs (-12 mA/12 mA) - Ioff, Power-Up 3-State, and BIAS VCC **Support Live Insertion** - **Bus Hold on 3A-Port Data Inputs** - 26-Ω Equivalent Series Resistor on **3A Ports and Y Outputs** - Flowthrough Architecture Facilitates **Printed Circuit Board Layout** - Distributed V<sub>CC</sub> and GND Pins Minimize **High-Speed Switching Noise** - Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) ### description/ordering information #### (TOP VIEW) 48 10EAB 10EBY 47 VCC 1A 1Y 3 46 1 1B 45 GND GND 4 44 BIAS VCC 2A 1 5 2Y 🛮 6 43 2B 42 VCC Vcc 2<del>0EBY</del> **1**8 41 **1** 20EAB 3A1 ∏ 9 40 **□** 3B1 39 GND GND 10 LE **∏** 11 38 V<sub>CC</sub> 3A2 **∏** 12 37 3B2 3A3 13 36 3B3 OE [ 14 35 VCC GND 15 34 GND 3A4 **1** 16 33 **∏** 3B4 CLKBA ∏ 17 32 CLKAB V<sub>CC</sub> [] 18 31 V<sub>CC</sub> 3A5 🛮 19 30 🛛 3B5 3A6 **1** 20 29 **∏** 3B6 28 ∏ GND GND II 21 27 3B7 3A7 🛮 22 3A8 🛮 23 26 3B8 25 VCC DIR 24 ### ORDERING INFORMATION | TA | PACKAGE† | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |-------------|-------------|---------------|--------------------------|---------------------| | | TSSOP - DGG | Tape and reel | SN74VMEH22501DGGR | VMEH22501 | | 0°C to 85°C | TVSOP - DGV | Tape and reel | SN74VMEH22501DGVR | VK501 | | FE | VFBGA – GQL | Tape and reel | SN74VMEH22501GQLR | VK501 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. TEXAS Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Motorola is a trademark of Motorola, Inc. **OFCIUBT**, and Widebus are trademarks of Texas Instruments. # 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LYTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS SCES357E - JULY 2001 - REVISED MARCH 2004 ### description/ordering information (continued) The SN74VMEH22501 8-bit universal bus transceiver has two integral 1-bit three-wire bus transceivers and is designed for 3.3-V V<sub>CC</sub> operation with 5-V tolerant inputs. The UBT™ transceiver allows transparent, latched, and flip-flop modes of data transfer, and the separate LVTTL input and outputs on the bus transceivers provide a feedback path for control and diagnostics monitoring. This device provides a high-speed interface between cards operating at LVTTL logic levels and VME64, VME64x, or VME320<sup>†</sup> backplane topologies. High-speed backplane operation is a direct result of the improved $OEC^{TM}$ circuitry and high drive that has been designed and tested into the VME64x backplane model. The B-port I/Os are optimized for driving large capacitive loads and include pseudo-ETL input thresholds (1/2 $V_{CC}$ ±50 mV) for increased noise immunity. These specifications support the 2eVME protocols in VME64x (ANSI/VITA 1.1) and 2eSST protocols in VITA 1.5. With proper design of a 21-slot VME system, a designer can achieve 320-Mbyte transfer rates on linear backplanes and, possibly, 1-Gbyte transfer rates on the VME320 backplane. All inputs and outputs are 5-V tolerant and are compatible with TTL and 5-V CMOS inputs. Active bus-hold circuitry holds unused or undriven 3A-port inputs at a valid logic state. Bus-hold circuitry is not provided on 1A or 2A inputs, any B-port input, or any control input. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. This device is fully specified for live-insertion applications using $I_{\rm off}$ , power-up 3-state, and BIAS $V_{\rm CC}$ . The $I_{\rm off}$ circuitry prevents damaging current to backflow through the device when it is powered off/on. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. The BIAS $V_{\rm CC}$ circuitry precharges and preconditions the B-port input/output connections, preventing disturbance of active data on the backplane during card insertion or removal, and permits true live-insertion capability. When $V_{CC}$ is between 0 and 1.5 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, output-enable ( $\overline{OE}$ and $\overline{OEBY}$ ) inputs should be tied to $V_{CC}$ through a pullup resistor and output-enable ( $\overline{OEAB}$ ) inputs should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the drive capability of the device connected to this input. † VME320 is a patented backplane construction by Arizona Digital, Inc. ### terminal assignments | | 1 | 2 | 3 | 4 | 5 | 6 | |---|-------|-------|-----|-----|----------------------|-------| | Α | 1OEBY | NC | NC | NC | NC | 10EAB | | В | 1Y | 1A | GND | GND | Vcc | 1B | | С | 2Y | 2A | Vcc | Vcc | BIAS V <sub>CC</sub> | 2B | | D | 3A1 | 2OEBY | GND | GND | 20EAB | 3B1 | | Е | 3A2 | LE | | | Vcc | 3B2 | | F | 3A3 | ŌE | | | Vcc | 3B3 | | G | 3A4 | CLKBA | GND | GND | CLKAB | 3B4 | | Н | 3A5 | 3A6 | Vcc | Vcc | 3B6 | 3B5 | | J | 3A7 | 3A8 | GND | GND | 3B8 | 3B7 | | K | DIR | NC | NC | NC | NC | Vcc | NC - No internal connection # 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LYTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS SCES357E - JULY 2001 - REVISED MARCH 2004 ### functional description The SN74VMEH22501 is a high-drive (–48/64 mA), 8-bit UBT transceiver containing D-type latches and D-type flip-flops for data-path operation in transparent, latched, or flip-flop modes. Data transmission is true logic. The device is uniquely partitioned as 8-bit UBT transceivers with two integrated 1-bit three-wire bus transceivers. ### functional description for two 1-bit bus transceivers The OEAB inputs control the activity of the 1B or 2B port. When OEAB is high, the B-port outputs are active. When OEAB is low, the B-port outputs are disabled. Separate 1A and 2A inputs and 1Y and 2Y outputs provide a feedback path for control and diagnostics monitoring. The OEBY inputs control the 1Y or 2Y outputs. When OEBY is low, the Y outputs are active. When OEBY is high, the Y outputs are disabled. The OEBY and OEAB inputs can be tied together to form a simple direction control where an input high yields A data to B bus and an input low yields B data to Y bus. #### 1-BIT BUS TRANSCEIVER FUNCTION TABLE | INP | UTS | | Want | | |------|------|----------------------------------|--------------------------------------------------------------------------|--| | OEAB | OEBY | OUTPUT | MODE Isolation True driver True driver True driver with feedback pat | | | L | Н | Z | Isolation | | | Н | Н | A data to B bus | Turra dairean | | | L | L | B data to Y bus | True driver | | | Н | L | A data to B bus, B data to Y bus | True driver with feedback path | | ## 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LVTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS SCES357E – JULY 2001 – REVISED MARCH 2004 ### functional description for 8-bit UBT transceiver The 3A and 3B data flow in each direction is controlled by the $\overline{OE}$ and direction-control (DIR) inputs. When $\overline{OE}$ is low, all 3A- or 3B-port outputs are active. When $\overline{OE}$ is high, all 3A- or 3B-port outputs are in the high-impedance state. #### **FUNCTION TABLE** | INP | UTS | OUTDUT | | | |-----|-----|-------------------|--|--| | OE | DIR | OUTPUT | | | | Н | Χ | Z | | | | L | Н | 3A data to 3B bus | | | | L | L | 3B data to 3A bus | | | The UBT transceiver functions are controlled by latch-enable (LE) and clock (CLKAB and CLKBA) inputs. For 3A-to-3B data flow, the UBT operates in the transparent mode when LE is high. When LE is low, the 3A data is latched if CLKAB is held at a high or low logic level. If LE is low, the 3A data is stored in the latch/flip-flop on the low-to-high transition of CLKAB. The UBT transceiver data flow for 3B to 3A is similar to that of 3A to 3B, but uses CLKBA. #### **UBT TRANSCEIVER FUNCTION TABLE**† | | INPUTS | | | OUTPUT | MODE | |----|--------|-------|----|--------------------------------------|----------------------------| | OE | LE | CLKAB | 3A | 3B | MODE | | Н | Х | Χ | Χ | Z | Isolation | | L | L | Н | Х | в <sub>0</sub> ‡ | 1 -1-b - d -1 ( | | L | L | L | Χ | в <sub>0</sub> ‡<br>в <sub>0</sub> § | Latched storage of 3A data | | L | Н | Χ | L | L | T ( | | L | Н | Χ | Н | Н | True transparent | | L | L | 1 | L | L | 0 | | L | L | 1 | Н | Н | Clocked storage of 3A data | <sup>†3</sup>A-to-3B data flow is shown; 3B-to-3A data flow is similar, but uses CLKBA. The UBT transceiver can replace any of the functions shown in Table 1. Table 1. SN74VMEH22501 UBT Transceiver Replacement Functions | FUNCTION | 8 BIT | | | | |-----------------------------------|------------------------------------------------------------|--|--|--| | Transceiver | '245, '623, '645 | | | | | Buffer/driver | '241, '244, '541 | | | | | Latched transceiver | '543 | | | | | Latch | '373, '573 | | | | | Registered transceiver | '646, '652 | | | | | Flip-flop | '374, '574 | | | | | SN74VMEH22501 UBT transceiver rep | SN74VMEH22501 UBT transceiver replaces all above functions | | | | <sup>‡</sup> Output level before the indicated steady-state input conditions were established, provided that CLKAB was high before LE went low <sup>§</sup> Output level before the indicated steady-state input conditions were established # 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LVTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS SCESS67E - JULY 2001 - REVISED MARCH 2004 ### logic diagram (positive logic) Pin numbers shown are for the DGG and DGV packages. ### 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LVTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS SCES357E - JULY 2001 - REVISED MARCH 2004 ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> and BIAS V <sub>CC</sub> Input voltage range, V <sub>I</sub> (see Note 1) Voltage range applied to any output in the high-impedance | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------| | or power-off state, V <sub>O</sub> (see Note 1) | –0.5 V to 7 V | | Voltage range applied to any output in the high or low state, VO | | | (see Note 1): 3A port or Y output | $\cdot$ . $-0.5$ V to V <sub>CC</sub> + 0.5 V | | B port | | | Output current in the low state, IO: 3A port or Y output | 50 mA | | B port | 100 mA | | Output current in the high state, I <sub>O</sub> : 3A port or Y output | | | B port | | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | | Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ ): B port | | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): DGG package | | | DGV package | | | GQL package | | | Storage temperature range, T <sub>stq</sub> | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 51-7. ### recommended operating conditions (see Notes 3 and 4) | | | | MIN | TYP | MAX | UNIT | | |-----------------------------------------------------------------------------------------------------------------------|------------------------------------|--------------------------|-----------------------------|-----|-----------------------------|------|--| | V <sub>CC</sub> ,<br>BIAS V <sub>CC</sub> | Supply voltage | | 3.15 | 3.3 | 3.45 | V | | | M. | Input valtage | Control inputs or A port | | VCC | 5.5 | V | | | V <sub>I</sub> Ir V <sub>IH</sub> H V <sub>IL</sub> L I <sub>IK</sub> Ir I <sub>OH</sub> H I <sub>OL</sub> L Δt/Δv Ir | Input voltage | B port | | VCC | 5.5 | V | | | | LPak lavel Second with an | Control inputs or A port | 2 | | | | | | ۷IH | High-level input voltage | B port | 0.5 V <sub>CC</sub> + 50 mV | | | V | | | | | Control inputs or A port | | | 0.8 | ., | | | VIL | Low-level input voltage | B port | | | 0.5 V <sub>CC</sub> – 50 mV | V | | | lik | Input clamp current | | | | -18 | mA | | | | | 3A port and Y output | | | -12 | | | | IOH | High-level output current | B port | | | -48 | mA | | | | | 3A port and Y output | | | 12 | | | | IOL | Low-level output current | B port | | | 64 | mA | | | Δt/Δν | Input transition rise or fall rate | Outputs enabled | | | 10 | ns/V | | | Δt/ΔV <sub>CC</sub> | Power-up ramp rate | • | 20 | | | μs/V | | | TA | Operating free-air temperature | | 0 | | 85 | °C | | NOTES: 3. All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. 4. Proper connection sequence for use of the B-port I/O precharge feature is GND and BIAS V<sub>CC</sub> = 3.3 V first, I/O second, and V<sub>CC</sub> = 3.3 V last, because the BIAS V<sub>CC</sub> precharge circuitry is disabled when any V<sub>CC</sub> pin is connected. The control inputs can be connected anytime, but normally are connected during the I/O stage. If B-port precharge is not required, any connection sequence is acceptable, but generally, GND is connected first. # 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LVTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS SCES357E - JULY 2001 - REVISED MARCH 2004 ### electrical characteristics over recommended operating free-air temperature range for A and B ports (unless otherwise noted) | | PARAMETER | TEST CO | ONDITIONS | MIN | TYP† | MAX | UNIT | |--------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------|------|------|------| | VIK | | $V_{CC} = 3.15 \text{ V},$ | I <sub>I</sub> = -18 mA | | | -1.2 | V | | | 3A port, any B ports, and Y outputs | V <sub>CC</sub> = 3.15 V to 3.45 V, | I <sub>OH</sub> = -100 μA | V <sub>CC</sub> -0.2 | | | | | ., | 24 | V 245V | $I_{OH} = -6 \text{ mA}$ | 2.4 | | | ., | | VOH | 3A port and Y outputs | V <sub>CC</sub> = 3.15 V | $I_{OH} = -12 \text{ mA}$ | 2 | | | V | | | Any B port | V <sub>CC</sub> = 3.15 V | $I_{OH} = -24 \text{ mA}$ | 2.4 | | | | | | Ally B port | vCC = 2.12 v | $I_{OH} = -48 \text{ mA}$ | 2 | | | | | | 3A port, any B ports, and Y outputs | $V_{CC} = 3.15 \text{ V to } 3.45 \text{ V},$ | I <sub>OL</sub> = 100 μA | | | 0.2 | | | | 2A mant and Vautauta | V 245V | I <sub>OL</sub> = 6 mA | | | 0.55 | | | $V_{OL}$ | 3A port and Y outputs | V <sub>CC</sub> = 3.15 V | $I_{OL}$ = 12 mA | | | 0.8 | V | | | Any B port | | $I_{OL} = 24 \text{ mA}$ | | | 0.4 | | | | | $V_{CC} = 3.15 \text{ V}$ | $I_{OL} = 48 \text{ mA}$ | | | 0.55 | | | | | | $I_{OL} = 64 \text{ mA}$ | | | 0.6 | | | ı. | Control inputs, | $V_{CC} = 3.45 \text{ V},$ | $V_I = V_{CC}$ or GND | | | ±1 | μА | | יו | 1A and 2A | $V_{CC} = 0 \text{ or } 3.45 \text{ V},$ | V <sub>I</sub> = 5.5 V | | | 5 | μΑ | | lozh‡ | 3A port, any B port, and Y outputs | V <sub>CC</sub> = 3.45 V, | $V_O = V_{CC}$ or 5.5 V | | | 5 | μΑ | | | 3A port and Y outputs | | | | | -5 | | | IOZH <sup>‡</sup> | Any B port | $V_{CC} = 3.45 \text{ V},$ | $V_O = GND$ | | | -20 | μΑ | | l <sub>off</sub> | • | V <sub>CC</sub> = 0, BIAS V <sub>CC</sub> = 0, | $V_I$ or $V_O = 0$ to 5.5 $V$ | | | ±10 | μΑ | | I <sub>BHL</sub> § | 3A port | V <sub>CC</sub> = 3.15 V, | V <sub>I</sub> = 0.8 V | 75 | | | μΑ | | IBHH¶ | 3A port | V <sub>CC</sub> = 3.15 V, | V <sub>I</sub> = 2 V | -75 | | | μА | | IBHLO# | 3A port | V <sub>CC</sub> = 3.45 V, | $V_I = 0$ to $V_{CC}$ | 500 | | | μΑ | | Івнно | 3A port | V <sub>CC</sub> = 3.45 V, | $V_I = 0$ to $V_{CC}$ | -500 | | | μΑ | | IOZ(PU/F | PD)* | $V_{CC} \le 1.5 \text{ V}, V_O = \underline{0.5} \text{ V to}$<br>$V_I = \text{GND or } V_{CC}, \overline{\text{OE}} = \text{dor}$ | V <sub>CC</sub> ,<br>n't care | | | ±10 | μА | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>‡</sup> For I/O ports, the parameters IOZH and IOZL include the input leakage current. <sup>§</sup> The bus-hold circuit can sink at least the minimum low sustaining current at V<sub>IL</sub> max. I<sub>BHL</sub> should be measured after lowering V<sub>IN</sub> to GND, then raising it to V<sub>II</sub> max. The bus-hold circuit can source at least the minimum high sustaining current at VIH min. IBHH should be measured after raising VIN to VCC, then lowering it to VIH min. <sup>#</sup>An external driver must source at least IBHLO to switch this node from low to high. An external driver must sink at least I<sub>BHHO</sub> to switch this node from high to low. <sup>\*</sup>High-impedance state during power up or power down ### 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LVTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS SCES357E – JULY 2001 – REVISED MARCH 2004 ### electrical characteristics over recommended operating free-air temperature range for A and B ports (unless otherwise noted) (continued) | | PARAMETER | TEST COI | NDITIONS | MIN TYP† | MAX | UNIT | |-----------------|--------------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------------------------|----------|------|---------------| | | | | Outputs high | | 30 | | | Icc | $V_{CC} = 3.45 \text{ V}, I_{O} = 0,$<br>$V_{I} = V_{CC} \text{ or GND}$ | Outputs low | | 30 | mA | | | -00 | | 1 - 4CC 01 GMD | Outputs disabled | | 30 | | | | | $V_{CC} = 3.45 \text{ V}, I_{O} = 0,$<br>$V_{I} = V_{CC} \text{ or GND},$ | Outputs enabled | 76 | | μΑ/<br>clock | | ICCD | | One data input switching at one-half clock frequency, 50% duty cycle | | 19 | | MHz/<br>input | | ∆lcc□ | 1 | $V_{CC}$ = 3.15 V to 3.45 V, One Other inputs at $V_{CC}$ or GND | input at V <sub>CC</sub> – 0.6 V, | | 750 | μА | | | 1A and 2A inputs | V 0.45V 0 | | 2.8 | | _ | | Ci | Control inputs | V <sub>I</sub> = 3.15 V or 0 | | 2.6 | | pF | | Co | 1Y or 2Y outputs | V <sub>O</sub> = 3.15 V or 0 | | 5.6 | | pF | | C. | 3A port | Vac - 3 3 V | \\a_ = 2.2 \\ or 0 | 7.9 | | pF | | C <sub>io</sub> | Any B port | V <sub>CC</sub> = 3.3 V, | $V_0 = 3.3 \text{ V or } 0$ | 11 | 12.5 | þΓ | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . ### live-insertion specifications over recommended operating free-air temperature range for B port | PARAMETER | | TEST CONDITIONS | | MIN | TYP† | MAX | UNIT | |-----------------------------------------|----------------------------------------------------------|-----------------------------------------------------|--------------------------------|-----|------|------|------| | (DIAG)/ ) | $V_{CC} = 0 \text{ to } 3.15 \text{ V},$ | BIAS $V_{CC} = 3.15 \text{ V to } 3.45 \text{ V}$ , | $I_{O(DC)} = 0$ | | | 5 | mA | | I <sub>CC</sub> (BIAS V <sub>CC</sub> ) | $V_{CC} = 3.15 \text{ V to } 3.45 \text{ V}^{\ddagger},$ | BIAS $V_{CC} = 3.15 \text{ V to } 3.45 \text{ V}$ , | $I_{O(DC)} = 0$ | | | 10 | μΑ | | VO | $V_{CC} = 0$ , | BIAS $V_{CC} = 3.15 \text{ V to } 3.45 \text{ V}$ | | 1.3 | 1.5 | 1.7 | V | | | ., . | $V_0 = 0$ , | BIAS V <sub>CC</sub> = 3.15 V | -20 | | -100 | • | | 10 | VCC = 0 | V <sub>O</sub> = 3 V, | BIAS $V_{CC} = 3.15 \text{ V}$ | 20 | | 100 | μΑ | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>☐</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. <sup>‡</sup> V<sub>CC</sub> - 0.5 V < BIAS V<sub>CC</sub> # 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LVTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS SCES367E - JULY 2001 - REVISED MARCH 2004 ## timing requirements over recommended operating conditions for UBT transceiver (unless otherwise noted) (see Figures 1 and 2) | | | | | MIN | MAX | UNIT | |--------------------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|-----|------| | f <sub>clock</sub> | Clock frequency | | | | 120 | MHz | | | Dulas duration | LE high | | 2.5 | | | | <sup>l</sup> W | Pulse duration | LE high CLK high or low 3A before CLK↑ Data high Data low Data low Data high low Data low Data high Data low Data high Data low D | | 3 | | ns | | | Pulse duration u Setup time | 2A hafara CLIKA | Data high | 2.1 | | | | | | 3A before CLK | Data low | 2.2 | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | CLK high | 2 | | | | | | | 2 | | | | | | | | Pulse duration LE high CLK high or low | 221 ( 2114) | Data high | 2.5 | | ns | | | | 3B before CLK | Data low | 2.7 | | | | | | 05 1 15 1 | CLK high | 2 | | | | | | CLK low | 2 | | | | | | | 24 ( 21(1) | Data high | 0 | | | | | Pulse duration Su Setup time | 3A after CLK | Data low | 0 | | [ | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | CLK high | 1 | | | | | | | 1 | | | | | | | | Data high | 0 | | ns | | | | | | 3B after CLKT | Data low | 0 | | | | | | | CLK high | 1 | | | | | | 3B after LE↓ | | 1 | | | ### switching characteristics over recommended operating conditions for bus transceiver function (unless otherwise noted) (see Figures 1 and 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | TYP | MAX | UNIT | |------------------|--------------------------------|----------------|-----|-----|------|------| | <sup>t</sup> PLH | 44 04 | 45 65 | 5.1 | | 8.9 | | | <sup>t</sup> PHL | 1A or 2A | 1B or 2B | 4.5 | | 7.8 | ns | | <sup>t</sup> PLH | 1A or 2A | 1Y or 2Y | 7.2 | | 14.5 | 20 | | <sup>t</sup> PHL | TA OF ZA | 11 01 21 | 6.1 | | 13 | ns | | <sup>t</sup> PZH | OEAB | 1B or 2B | 4.6 | | 8.1 | 20 | | t <sub>PZL</sub> | OEAB | 1B 0I 2B | 3.7 | | 7.4 | ns | | <sup>t</sup> PHZ | OEAB | 1B or 2B | 3.3 | | 9.7 | 20 | | t <sub>PLZ</sub> | OEAB | 1B 01 2B | 1.8 | | 4.8 | ns | | t <sub>r</sub> | Transition time, B | port (10%-90%) | | 4.3 | | ns | | t <sub>f</sub> | Transition time, B | port (90%-10%) | | 4.3 | | ns | | <sup>t</sup> PLH | 4D -6 0D | 47 - 27 | 1.6 | | 5.6 | | | t <sub>PHL</sub> | 1B of 2B | 1Y or 2Y | 1.6 | | 5.6 | ns | | <sup>t</sup> PZH | <del></del><br><del>OEBY</del> | 4V or 2V | 1.2 | | 5.6 | 20 | | tPZL | VEDT | 1Y or 2Y | 1.8 | | 4.9 | ns | | <sup>t</sup> PHZ | <del>OEBY</del> | 1Y or 2Y | 1.4 | | 5.4 | 20 | | <sup>t</sup> PLZ | OLB1 | 11 01 21 | 1.7 | | 4.5 | ns | ### 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LYTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS SCES357E - JULY 2001 - REVISED MARCH 2004 ### switching characteristics over recommended operating conditions for UBT transceiver (unless otherwise noted) (see Figures 1 and 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | TYP MA | X UNIT | |------------------|--------------------|----------------|-----|--------|--------| | f <sub>max</sub> | | | 120 | | MHz | | <sup>t</sup> PLH | 24 | 0.0 | 5.5 | 9 | .3 | | t <sub>PHL</sub> | 3A | 3B | 4.7 | 8 | .3 ns | | <sup>t</sup> PLH | LE | 3B | 6 | 10 | | | <sup>t</sup> PHL | LE | JD | 4.9 | 8 | .7 ns | | <sup>t</sup> PLH | CLKAB | 20 | 5.8 | 10 | | | t <sub>PHL</sub> | CLNAB | 3B | 4.6 | 8 | .4 ns | | <sup>t</sup> PZH | <del>OE</del> | 0.0 | 4.6 | 9 | .3 | | <sup>t</sup> PZL | OE OE | 3B | 3.5 | 8 | .5 ns | | t <sub>PHZ</sub> | - ŌĒ | 0.0 | 4.8 | 9 | .3 | | tPLZ | - OE | 3B | 2.4 | 5 | .7 ns | | t <sub>r</sub> | Transition time, B | port (10%–90%) | | 4.3 | ns | | t <sub>f</sub> | Transition time, B | port (90%-10%) | | 4.3 | ns | | <sup>t</sup> PLH | 20 | 24 | 1.7 | 5 | .9 | | <sup>t</sup> PHL | - 3B | 3A | 1.7 | 5 | .9 ns | | <sup>t</sup> PLH | LE | 2.4 | 1.7 | 5 | .9 | | t <sub>PHL</sub> | LE | 3A | 1.7 | 5 | .9 ns | | <sup>t</sup> PLH | CLKBA | 0.4 | 1.4 | 5 | .5 | | t <sub>PHL</sub> | CLNBA | 3A | 1.4 | 5 | .5 ns | | <sup>t</sup> PZH | ŌĒ | 2.4 | 1.5 | 6 | .2 | | tPZL | OE | 3A | 2.1 | 5 | .5 ns | | <sup>t</sup> PHZ | - ŌĒ | 3A | 1.8 | 6 | .2 | | tPLZ | OL OL | JA. | 2.3 | 5 | .6 ns | ## skew characteristics for bus transceiver for specific worst-case $V_{CC}$ and temperature within the recommended ranges of supply voltage and operating free-air temperature (see Figures 1 and 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN MAX | UNIT | |---------------------|-----------------|----------------|---------|------| | tsk(LH) | 1A or 2A | 1B or 2B | 0.8 | 20 | | tsk(HL) | TA OF ZA | 16 01 26 | 0.7 | ns | | <sup>t</sup> sk(LH) | 1B or 2B | 40 00 | | 20 | | tsk(HL) | 160126 | 1Y or 2Y | 0.6 | ns | | 4t | 1A or 2A | 1B or 2B | 1.7 | | | $t_{sk(t)}$ † | 1B or 2B | 1Y or 2Y | 1.2 | ns | | <sup>t</sup> sk(pp) | 1A or 2A | 1B or 2B | 2.8 | | | | 1B or 2B | 1Y or 2Y | 1.4 | ns | <sup>†</sup> $t_{sk(t)}$ – Output-to-output skew is defined as the absolute value of the difference between the actual propagation delay for all outputs of the same packaged device. The specifications are given for specific worst-case V<sub>CC</sub> and temperature and apply to any outputs switching in opposite directions, both low to high (LH) and high to low (HL) [t<sub>sk(t)</sub>]. # 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LYTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS SCES357E - JULY 2001 - REVISED MARCH 2004 skew characteristics for UBT for specific worst-case $V_{CC}$ and temperature within the recommended ranges of supply voltage and operating free-air temperature (see Figures 1 and 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN MAX | UNIT | |----------------------|-----------------|----------------|---------|------| | <sup>t</sup> sk(LH) | 3A | 3B | 1.3 | | | tsk(HL) | - JA | JD | 1.1 | ns | | t <sub>sk(LH)</sub> | CLKAB | 3B | 0.8 | 20 | | tsk(HL) | CLRAD | JD | 0.8 | ns | | t <sub>sk(LH)</sub> | - 3B | 3A | 0.7 | ns | | tsk(HL) | 35 | 3A | 0.6 | 115 | | t <sub>sk(LH)</sub> | CLKBA | 3A | 0.7 | 20 | | tsk(HL) | CLNDA | 3A | 0.6 | ns | | | 3A | 3B | 1.9 | | | * <del>*</del> | CLKAB | 3B | 2.1 | 20 | | t <sub>sk(t)</sub> † | 3B | 3A | 1.2 | ns | | | CLKBA | 3A | 1 | | | | 3A | 3B | 2.8 | | | *** | CLKAB | 3B | 2.7 | 20 | | <sup>t</sup> sk(pp) | 3B | 3A | 1.3 | ns | | | CLKBA | 3A | 1.2 | | $<sup>\ \, ^{\</sup>dagger} \, t_{SK(t)} - \text{Output-to-output skew is defined as the absolute value of the difference between } \, t_{total} \, \text{propagation delay for all outputs of the same} \, \, t_{total} t_{tota$ packaged device. The specifications are given for specific worst-case V<sub>CC</sub> and temperature and apply to any outputs switching in opposite directions, both low to high (LH) and high to low (HL) [t<sub>sk(t)</sub>]. # 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LYTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS SCES357E – JULY 2001 – REVISED MARCH 2004 ### PARAMETER MEASUREMENT INFORMATION A PORT NOTES: A. CL includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\approx$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \approx 2$ ns, $t_f \approx 2$ ns. - D. The outputs are measured one at a time, with one transition per measurement. Figure 1. Load Circuit and Voltage Waveforms # 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LYTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS SCES357E - JULY 2001 - REVISED MARCH 2004 ### PARAMETER MEASUREMENT INFORMATION B PORT NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\approx$ 10 MHz, $Z_O = 50~\Omega$ , $t_f \approx 2$ ns, $t_f \approx 2$ ns. - D. The outputs are measured one at a time, with one transition per measurement. Figure 2. Load Circuit and Voltage Waveforms ## 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LYTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS SCES357E - JULY 2001 - REVISED MARCH 2004 #### DISTRIBUTED-LOAD BACKPLANE SWITCHING CHARACTERISTICS The preceding switching characteristics tables show the switching characteristics of the device into the lumped load shown in the parameter measurement information (PMI) (see Figures 1 and 2). All logic devices currently are tested into this type of load. However, the designer's backplane application probably is a distributed load. For this reason, this device has been designed for optimum performance in the VME64x backplane as shown in Figure 3. <sup>†</sup> Unloaded backplane trace natural impedence ( $Z_{\Omega}$ ) is 45 $\Omega$ . 45 $\Omega$ to 60 $\Omega$ is allowed, with 50 $\Omega$ being ideal. ‡ Card stub natural impedence ( $Z_{\Omega}$ ) is 60 $\Omega$ . Figure 3. VME64x Backplane The following switching characteristics tables derived from TI-SPICE models show the switching characteristics of the device into the backplane under full and minimum loading conditions, to help the designer better understand the performance of the VME device in this typical backplane. See www.ti.com/sc/etl for more information. driver in slot 11, with receiver cards in all other slots (full load) ### switching characteristics over recommended operating conditions for bus transceiver function (unless otherwise noted) (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | TYP§ | MAX | UNIT | |------------------|-----------------------------------|----------------|-----|------|------|------| | <sup>t</sup> PLH | 44 27 24 | 4D 0D | 5.9 | | 8.5 | | | <sup>t</sup> PHL | 1A or 2A | 1B or 2B | 5.5 | | 8.7 | ns | | t <sub>r</sub> ¶ | Transition time, B port (10%–90%) | | 9 | 8.6 | 11.4 | ns | | t <sub>f</sub> ¶ | Transition time, B | port (90%-10%) | 8.9 | 9 | 10.8 | ns | <sup>§</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. All values are derived from TI-SPICE models. $<sup>\</sup>P$ All $t_r$ and $t_f$ times are taken at the first receiver. # 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LYTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS SCES357E - JULY 2001 - REVISED MARCH 2004 driver in slot 11, with receiver cards in all other slots (full load) (continued) ### switching characteristics over recommended operating conditions for UBT (unless otherwise noted) (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | TYP | MAX | UNIT | |------------------|-----------------------------------|----------------|-----|-----|------|------| | t <sub>PLH</sub> | 24 | 20 | 6.2 | | 8.9 | 20 | | <sup>t</sup> PHL | 3A | 3B | 5.6 | | 9 | ns | | t <sub>PLH</sub> | LE | o.p. | 6.1 | | 9.1 | | | <sup>t</sup> PHL | LE | 3B | 5.6 | | 9 | ns | | <sup>t</sup> PLH | CLKAB | 20 | 6.2 | | 9.1 | | | t <sub>PHL</sub> | CLKAB | 3B | 5.7 | | 9 | ns | | t <sub>r</sub> ‡ | Transition time, B port (10%–90%) | | 9 | 8.6 | 11.4 | ns | | t <sub>f</sub> ‡ | Transition time, B | port (90%–10%) | 8.9 | 9 | 10.8 | ns | <sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. All values are derived from TI-SPICE models. ### skew characteristics for bus transceiver for specific worst-case V<sub>CC</sub> and temperature within the recommended ranges of supply voltage and operating free-air temperature (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN T | YP† | MAX | UNIT | |----------------------|-----------------|----------------|-------|-----|-----|------| | tsk(LH) | 1A or 2A | 1B or 2B | | | 2.5 | 20 | | tsk(HL) | 1A 01 ZA | 16 01 26 | | | 3 | ns | | t <sub>sk(t)</sub> § | 1A or 2A | 1B or 2B | | | 1 | ns | | tsk(pp) | 1A or 2A | 1B or 2B | | 0.5 | 3.4 | ns | <sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. All values are derived from TI-SPICE models. ### skew characteristics for UBT for specific worst-case V<sub>CC</sub> and temperature within the recommended ranges of supply voltage and operating free-air temperature (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN TYPT MA | UNIT | |----------------------|-----------------|----------------|-------------|------| | <sup>t</sup> sk(LH) | 3A | 3B | 2.4 | | | <sup>t</sup> sk(HL) | ЭА | JD | 3.4 | ns | | t <sub>sk(LH)</sub> | CLIVAD | an. | 2. | | | t <sub>sk(HL)</sub> | CLKAB | 3B | 3.4 | ns | | . 8 | 3A | 3B | | | | t <sub>sk(t)</sub> § | CLKAB | 3B | | ns | | 4 | 3A | 3B | 0.5 3.4 | | | <sup>t</sup> sk(pp) | CLKAB | 3B | 0.6 3.9 | ns | $<sup>^{\</sup>dagger}$ All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. All values are derived from TI-SPICE models. <sup>§</sup> t<sub>sk(t)</sub> – Output-to-output skew is defined as the absolute value of the difference between the actual propagation delay for all outputs of the same packaged device. The specifications are given for specific worst-case V<sub>CC</sub> and temperature and apply to any outputs switching in opposite directions, both low to high (LH) and high to low (HL) [t<sub>sk(t)</sub>]. <sup>‡</sup> All t<sub>r</sub> and t<sub>f</sub> times are taken at the first receiver. <sup>§</sup> t<sub>sk(t)</sub> – Output-to-output skew is defined as the absolute value of the difference between the actual propagation delay for all outputs of the same packaged device. The specifications are given for specific worst-case V<sub>CC</sub> and temperature and apply to any outputs switching in opposite directions, both low to high (LH) and high to low (HL) [t<sub>sk(t)</sub>]. ### 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LVTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS SCES357E – JULY 2001 – REVISED MARCH 2004 driver in slot 1, with one receiver in slot 21 (minimum load) ### switching characteristics over recommended operating conditions for bus transceiver function (unless otherwise noted) (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | TYP | MAX | UNIT | |------------------|-----------------------------------|----------------|-----|-----|-----|------| | <sup>t</sup> PLH | 44 24 | 4D av 2D | 5.5 | | 7.4 | | | <sup>t</sup> PHL | 1A or 2A | 1B or 2B | 5.3 | | 7.4 | ns | | t <sub>r</sub> ‡ | Transition time, B port (10%–90%) | | 3.9 | 3.4 | 4.4 | ns | | t <sub>f</sub> ‡ | Transition time, B | port (90%–10%) | 3.7 | 3.4 | 4.8 | ns | <sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. All values are derived from TI-SPICE models. ### switching characteristics over recommended operating conditions for UBT (unless otherwise noted) (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------|-----------------------------------|----------------|-----|------------------|-----|------| | <sup>t</sup> PLH | 3A | an. | 5.8 | | 7.9 | | | t <sub>PHL</sub> | 3A | 3B | 5.5 | | 7.7 | ns | | <sup>t</sup> PLH | | 3B | 5.9 | | 8 | | | <sup>t</sup> PHL | LE | | 5.5 | | 7.8 | ns | | <sup>t</sup> PLH | CLKAR | an. | 5.9 | | 8.1 | | | <sup>t</sup> PHL | CLKAB | 3B | 5.5 | | 7.7 | ns | | t <sub>r</sub> ‡ | Transition time, B port (10%–90%) | | 3.9 | 3.4 | 4.4 | ns | | t <sub>f</sub> ‡ | Transition time, B | port (90%–10%) | 3.7 | 3.4 | 4.8 | ns | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V, $T_A$ = 25°C. All values are derived from TI-SPICE models. ### skew characteristics for bus transceiver for specific worst-case V<sub>CC</sub> and temperature within the recommended ranges of supply voltage and operating free-air temperature (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN TYPT | MAX | UNIT | |----------------------|-----------------|----------------|----------|-----|------| | <sup>t</sup> sk(LH) | 1A or 2A | 1B or 2B | | 1.7 | 20 | | <sup>t</sup> sk(HL) | 1A 01 ZA | 1B 0r 2B | | 2.1 | ns | | t <sub>sk(t)</sub> § | 1A or 2A | 1B or 2B | | 1 | ns | | tsk(pp) | 1A or 2A | 1B or 2B | 0.2 | 2.1 | ns | <sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. All values are derived from TI-SPICE models. <sup>‡</sup> All t<sub>r</sub> and t<sub>f</sub> times are taken at the first receiver. <sup>‡</sup> All t<sub>r</sub> and t<sub>f</sub> times are taken at the first receiver. <sup>§</sup> tsk(t) - Output-to-output skew is defined as the absolute value of the difference between the actual propagation delay for all outputs of the same packaged device. The specifications are given for specific worst-case VCC and temperature and apply to any outputs switching in opposite directions, both low to high (LH) and high to low (HL) [t<sub>sk(t)</sub>]. # 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LYTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS SCES357E - JULY 2001 - REVISED MARCH 2004 driver in slot 1, with one receiver in slot 21 (minimum load) (continued) skew characteristics for UBT for specific worst-case $V_{CC}$ and temperature within the recommended ranges of supply voltage and operating free-air temperature (see Figure 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN TYPT | MAX | UNIT | |---------------------|-----------------|----------------|----------|-----|------| | <sup>t</sup> sk(LH) | - 3A | 3B | | 2 | 20 | | t <sub>sk(HL)</sub> | - JA | JD | | 2.3 | ns | | <sup>t</sup> sk(LH) | CLKAB | 3B | | 2.1 | | | <sup>t</sup> sk(HL) | CLNAB | JD | | 2.4 | ns | | 4 † | 3A | 3B | | 1 | 20 | | $t_{sk(t)}$ ‡ | CLKAB | 3B | | 1 | ns | | <sup>t</sup> sk(pp) | 3A | 3B | 0.2 | 2.5 | 20 | | | CLKAB | 3B | 0.2 | 2.9 | ns | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . All values are derived from TI-SPICE models. By simulating the performance of the device using the VME64x backplane (see Figure 3), the maximum peak current in or out of the B-port output, as the devices switch from one logic state to another, was found to be equivalent to driving the lumped load shown in Figure 4. Figure 4. Equivalent AC Peak Output-Current Lumped Load <sup>‡</sup>t<sub>sk(t)</sub> – Output-to-output skew is defined as the absolute value of the difference between the actual propagation delay for all outputs of the same packaged device. The specifications are given for specific worst-case V<sub>CC</sub> and temperature and apply to any outputs switching in opposite directions, both low to high (LH) and high to low (HL) [t<sub>sk(t)</sub>]. ### 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LVTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS SCES357E – JULY 2001 – REVISED MARCH 2004 ### driver in slot 1, with one receiver in slot 21 (minimum load) (continued) In general, the rise- and fall-time distribution is shown in Figure 5. Since VME devices were designed for use into distributed loads like the VME64x backplane (B/P), there are significant differences between low-to-high (LH) and high-to-low (HL) values in the lumped load shown in the PMI (see Figures 1 and 2). Figure 5 Characterization-laboratory data in Figures 6 and 7 show the absolute ac peak output current, with different supply voltages, as the devices change output logic state. A typical nominal process is shown to demonstrate the devices' peak ac output drive capability. ## SN74VMEH22501 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LVTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS SCES357E - JULY 2001 - REVISED MARCH 2004 ### **TYPICAL CHARACTERISTICS** 4.0 ### TYPICAL CHARACTERISTICS HIGH-LEVEL OUTPUT VOLTAGE **HIGH-LEVEL OUTPUT CURRENT** Figure 10. V<sub>OL</sub> vs I<sub>OL</sub> ### LOW-LEVEL OUTPUT VOLTAGE **LOW-LEVEL OUTPUT CURRENT** V<sub>CC</sub> = 3.3 V Figure 11. V<sub>OH</sub> vs I<sub>OH</sub> # 8-BIT UNIVERSAL BUS TRANSCEIVER AND TWO 1-BIT BUS TRANSCEIVERS WITH SPLIT LYTTL PORT, FEEDBACK PATH, AND 3-STATE OUTPUTS SCES357E - JULY 2001 - REVISED MARCH 2004 #### **VMEbus SUMMARY** In 1981, the VMEbus was introduced as a backplane bus architecture for industrial and commercial applications. The data-transfer protocols used to define the VMEbus came from the Motorola™ VERSA bus architecture that owed its heritage to the then recently introduced Motorola 68000 microprocessor. The VMEbus, when introduced, defined two basic data-transfer operations: single-cycle transfers consisting of an address and a data transfer, and a block transfer (BLT) consisting of an address and a sequence of data transfers. These transfers were asynchronous, using a master-slave handshake. The master puts address and data on the bus and waits for an acknowledgment. The selected slave either reads or writes data to or from the bus, then provides a data-acknowledge (DTACK\*) signal. The VMEbus system data throughput was 40 Mbyte/s. Previous to the VMEbus, it was not uncommon for the backplane buses to require elaborate calculations to determine loading and drive current for interface design. This approach made designs difficult and caused compatibility problems among manufacturers. To make interface design easier and to ensure compatibility, the developers of the VMEbus architecture defined specific delays based on a 21-slot terminated backplane and mandated the use of certain high-current TTL drivers, receivers, and transceivers. In 1989, multiplexing block transfer (MBLT) effectively increased the number of bits from 32 to 64, thereby doubling the transfer rate. In 1995, the number of handshake edges was reduced from four to two in the double-edge transfer (2eVME) protocol, doubling the data rate again. In 1997, the VMEbus International Trade Association (VITA) established a task group to specify a synchronous protocol to increase data-transfer rates to 320 Mbyte/s, or more. The unreleased specification, VITA 1.5 [double-edge source synchronous transfer (2eSST)], is based on the asynchronous 2eVME protocol. It does not wait for acknowledgement of the data by the receiver and requires incident-wave switching. Sustained data rates of 1 Gbyte/s, more than ten times faster than traditional VME64 backplanes, are possible by taking advantage of 2eSST and the 21-slot VME320 star-configuration backplane. The VME320 backplane approximates a lumped load, allowing substantially higher-frequency operation over the VME64x distributed-load backplane. Traditional VME64 backplanes with no changes theoretically can sustain 320 Mbyte/s. From BLT to 2eSST – A Look at the Evolution of VMEbus Protocols by John Rynearson, Technical Director, VITA, provides additional information on VMEbus and can be obtained at www.vita.com. #### maximum data transfer rates | DATE | TOPOLOGY | PROTOCOL | DATA BITS<br>PER CYCLE | DATA TRANSFERS<br>PER CLOCK CYCLE | PER SYSTEM<br>(Mbyte/s) | FREQUENCY (MHz) | | |------|------------------|----------|------------------------|-----------------------------------|-------------------------|-----------------|--------| | | | | | | | BACKPLANE | CLOCK | | 1981 | VMEbus IEEE-1014 | BLT | 32 | 1 | 40 | 10 | 10 | | 1989 | VME64 | MBLT | 64 | 1 | 80 | 10 | 10 | | 1995 | VME64x | 2eVME | 64 | 2 | 160 | 10 | 20 | | 1997 | VME64x | 2eSST | 64 | 2-No Ack | 160–320 | 10–20 | 20-40 | | 1999 | VME320 | 2eSST | 64 | 2-No Ack | 320–1000 | 20–62.5 | 40–125 | ### applicability Target applications for VME backplanes include industrial controls, telecommunications, simulation, high-energy physics, office automation, and instrumentation systems. ### DGV (R-PDSO-G\*\*) ### **24 PINS SHOWN** ### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. - D. Falls within JEDEC: 24/48 Pins MO-153 14/16/20/56 Pins – MO-194 ### GQL (R-PBGA-N56) ### PLASTIC BALL GRID ARRAY NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MO-225 variation BA. - D. This package is tin-lead (SnPb). Refer to the 56 ZQL package (drawing 4204437) for lead-free. ### DGG (R-PDSO-G\*\*) #### .... ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold protrusion not to exceed 0,15. - D. Falls within JEDEC MO-153 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265