December 2004 # FDZ7064AS 30V N-Channel PowerTrench® SyncFET™ BGA MOSFET #### **Features** - 13.5 A, 30 V. $R_{DS(ON)} = 5.6 \text{ m}\Omega$ @ $V_{GS} = 10 \text{ V}$ $R_{DS(ON)} = 7.1 \text{ m}\Omega$ @ $V_{GS} = 4.5 \text{ V}$ - Occupies only 14 mm<sup>2</sup> of PCB area. Only 42% of the area of SO-8 - Ultra-thin package: less than 0.76 mm height when mounted to PCB - 3.5 x 4 mm<sup>2</sup> Footprint - High power and current handling capability. ### **Applications** ■ DC/DC converters # **General Description** This MOSFET is designed to replace a single MOSFET and parallel Schottky diode in synchronous DC:DC power supplies. Combining Fairchild's 30V PowerTrench SyncFET process with state of the art BGA packaging, the FDZ7064AS minimizes both PCB space and $R_{\rm DS(ON)}.$ This BGA SyncFET embodies a breakthrough in both packaging and power MOSFET integration which enables the device to combine excellent thermal transfer characteristics, high current handling capability, ultra-low profile packaging, low gate charge, ultra-low reverse recovery charge and low $R_{\rm DS(ON)}.$ Top # Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted | Symbol | Parameter | | Ratings | Units | |-----------------------------------|--------------------------------------------------|------------------------|-------------|-------| | V <sub>DSS</sub> | Drain-Source Voltage | | 30 | V | | V <sub>GSS</sub> | Gate-Source Voltage | | ±20 | V | | I <sub>D</sub> | Drain Current | - Continuous (Note 1a) | 13.5 | A | | | | - Pulsed | 60 | C.CO. | | P <sub>D</sub> | Power Dissipation (Steady State) (Note 1a) | | 2.2 | W | | T <sub>J</sub> , T <sub>stg</sub> | Operating and Storage Junction Temperature Range | | -55 to +150 | °C | # **Thermal Characteristics** | $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient (Note 1a) | 56 | °C/W | |-----------------|---------------------------------------------------|-----|------| | $R_{\theta JB}$ | Thermal Resistance, Junction-to-Ball (Note 1) | 4.5 | | | $R_{\theta JC}$ | Thermal Resistance, Junction-to-Case (Note 1) | 0.6 | | # Package Marking and Ordering Information | | Device Marking | Device | Reel Size | Tape width | Quantity | |-----|----------------|-----------|-----------|------------|----------| | PER | 7064AS | FDZ7064AS | 13" | 12mm | 3000 | # **Electrical Characteristics** T<sub>A</sub> = 25°C unless otherwise noted | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |----------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------------------|-------------------|-------| | Off Characte | eristics | 1 | - | 1 | 1 | 1 | | BV <sub>DSS</sub> | Drain-Source Breakdown Voltage | $V_{GS} = 0 \text{ V}, I_D = 1\text{mA}$ | 30 | | | V | | $\frac{\Delta BV_{DSS}}{\Delta T_{J}}$ | Breakdown Voltage Temperature Coefficient | I <sub>D</sub> = 10mA, Referenced to 25°C | | 25 | | mV/°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> = 24 V, V <sub>GS</sub> = 0 V | | | 500 | uA | | I <sub>GSS</sub> | Gate-Body Leakage | V <sub>GS</sub> = ±20 V, V <sub>DS</sub> = 0 V | | | ±100 | nA | | On Characte | eristics (Note 2) | | | | | | | V <sub>GS(th)</sub> | Gate Threshold Voltage | $V_{DS} = V_{GS}$ , $I_D = 1mA$ | 1 | 1.4 | 3 | V | | $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate Threshold Voltage<br>Temperature Coefficient | I <sub>D</sub> = 10mA, Referenced to 25°C | | -0.3 | | mV/°C | | R <sub>DS(on)</sub> | Static Drain–Source<br>On–Resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 13.5 A<br>V <sub>GS</sub> = 4.5 V, I <sub>D</sub> = 12 A<br>V <sub>GS</sub> =10 V, I <sub>D</sub> =13.5A, T <sub>J</sub> =125°C | | 4.6<br>5.7<br>5.9 | 5.6<br>7.1<br>7.4 | mΩ | | I <sub>D(on)</sub> | On–State Drain Current | $V_{GS} = 10 \text{ V}, V_{DS} = 5 \text{ V}$ | 60 | | | Α | | 9 <sub>FS</sub> | Forward Transconductance | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 13.5 A | | 61 | | S | | Dynamic Ch | aracteristics | | | | | | | C <sub>iss</sub> | Input Capacitance | $V_{DS} = 15 \text{ V}, V_{GS} = 0 \text{ V},$ | | 1960 | | pF | | C <sub>oss</sub> | Output Capacitance | f = 1.0 MHz | | 570 | | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | | | 210 | | pF | | R <sub>G</sub> | Gate Resistance | V <sub>GS</sub> = 15 mV, I <sub>D</sub> = 6 A | | 1.4 | | W | | Switching C | haracteristics (Note 2) | | • | • | • | • | | t <sub>d(on)</sub> | Turn-On Delay Time | V <sub>DS</sub> = 15 V, I <sub>D</sub> = 1 A, | | 9 | 18 | nS | | t <sub>r</sub> | Turn-On Rise Time | $V_{GS} = 10 \text{ V}, R_{GEN} = 6 \Omega$ | | 12 | 22 | nS | | t <sub>d(off)</sub> | Turn-Off Delay Time | | | 39 | 62 | nS | | t <sub>f</sub> | Turn-Off Fall Time | | | 18 | 33 | nS | | Q <sub>g(TOT)</sub> | Total Gate Charge, Vgs = 10V | V <sub>DS</sub> = 15 V, I <sub>D</sub> = 13.5A | | 36 | 51 | nC | | Qg | Total Gate Charge, Vgs = 5V | | | 20 | 28 | nC | | Q <sub>gs</sub> | Gate-Source Charge | | | 5 | | nC | | Q <sub>gd</sub> | Gate-Drain Charge | | | 6 | | nC | | Drain-Source | e Diode Characteristics | , | | | | • | | V <sub>SD</sub> | Drain-Source Diode Forward Voltage | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 3.2 A (Note 1) | | 0.4 | 0.7 | V | | t <sub>rr</sub> | Diode Reverse Recovery Time | $I_F = 13.5 \text{ A}, d_{iF}/d_t = 300 \text{ A/}\mu\text{s}$ | | 23 | | nS | | Q <sub>rr</sub> | Diode Reverse Recovery Charge | See Diode Characteristic, page 5 | | 21 | | nC | <sup>1.</sup> $R_{u_iA}$ is determined with the device mounted on a 1 in<sup>2</sup> 2 oz. copper pad on a 1.5 x 1.5 in. board of FR-4 material. The thermal resistance from the junction to the circuit board side of the solder ball, $R_{u_iB}$ is defined for reference. For $R_{u_iC}$ the thermal reference point for the case is defined as the top surface of the copper chip carrier. $R_{u_iC}$ and $R_{u_iB}$ are guaranteed by design while $R_{u_iA}$ is determined by the user's board design. a) 56°C/W when mounted on a 1in<sup>2</sup> pad of 2 oz copper b) 119°C/W when mounted on a minimum pad of 2 oz copper Scale 1:1 on letter size paper 2. Pulse Test: Pulse Width < 300μs, Duty Cycle < 2.0% # **Typical Characteristics** Figure 1. On-Region Characteristics. Figure 3. On-Resistance Variation with Temperature. Figure 5. Transfer Characteristics. Figure 2. On-Resistance Variation with Drain Current and Gate Voltage. Figure 4. On-Resistance Variation with Gate-to-Source Voltage. Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature. # **Typical Characteristics** Figure 7. Gate Charge Characteristics. Figure 8. Capacitance Characteristics. Figure 9. Maximum Safe Operating Area. Figure 10. Single Pulse Maximum Power Dissipation. Figure 11. Transient Thermal Response Curve. Thermal characterization performed using the conditions described in Note 1b. Transient thermal response will change depending on the circuit board design. # **Typical Characteristics** ## **SyncFET Diode Characteristics** Fairchild's SyncFET process embeds a Schottky diode in parallel with PowerTrench MOSFET. This diode exhibits similar characteristics to a discrete external Schottky diode in parallel with a MOSFET. Figure 12 FDZ7064AS. TIME: 12.5ns/div Figure 12. FDZ7064AS SyncFET body diode reverse recovery characteristic. For comparison purposes, Figure 13 shows the reverse recovery characteristics of the body diode of an equivalent size MOSFET produced without SyncFET. Figure 13. Non-SyncFET (FDZ7064N) body diode reverse recovery characteristic. Schottky barrier diodes exhibit significant leakage at high temperature and high reverse voltage. This will increase the power in the device. Figure 14. SyncFET diode reverse leakage versus drain-source voltage and temperature. # **Dimensional Outline and Pad Layout** 4.00±0.15 0.30 INDEX SLOT GATE գ գ SOURCE 0.65 DRAIN 2.60 3.60±0.20 2.60 TOP VIEW LAND PATTERN RECOMMENDATION -0.76 MAX 0.25^0.15 SOLDER BALL, 0.30±0.03 SOLDER BALL 0.10 FRONT VIEW 2.60 0.51 BALL 0.65 INDEX SLOT (HIDDEN) SEATING PLANE 0.65 SIDE VIEW 3.25 NOTES: UNLESS OTHERWISE SPECIFIED BOTTOM VIEW A) ALL DIMENSIONS ARE IN MILLIMETERS. B) NO JEDEC REGISTRATION REFERENCE AS OF JULY 1999. #### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. | ACEx™ | FAST® | ISOPLANAR™ | Power247 <sup>™</sup> | Stealth™ | |---------------------------------------------------------------------------------------|--------------------------------|---------------------|------------------------------------|------------------------| | ActiveArray™ | FASTr™ | LittleFET™ | PowerEdge™ | SuperFET™ | | Bottomless™ | FPS™ | MICROCOUPLER™ | PowerSaver™ | SuperSOT™-3 | | CoolFET™ | FRFET™ | MicroFET™ | PowerTrench® | SuperSOT™-6 | | CROSSVOLT™ | GlobalOptoisolator™ | MicroPak™ | QFET® | SuperSOT™-8 | | DOME™ | GTO™ . | MICROWIRE™ | QS™ | SyncFET™ | | EcoSPARK™ | HiSeC™ | MSX™ | QT Optoelectronics™ | TinyLogic <sup>®</sup> | | E <sup>2</sup> CMOS <sup>TM</sup> | I <sup>2</sup> C <sup>TM</sup> | MSXPro™ | Quiet Series™ | TINYOPTO™ | | EnSigna™ | i-Lo <sup>TM</sup> | $OCX^{TM}$ | RapidConfigure™ | TruTranslation™ | | FACT™ | ImpliedDisconnect™ | OCXPro <sup>™</sup> | RapidConnect™ | UHC™ | | FACT Quiet Series™ | | OPTOLOGIC® | μSerDes™ | UltraFET® | | Across the board. Around the world. $^{\text{TM}}$ The Power Franchise $^{\circledR}$ | | PACMAN™ | SILENT SWITCHER® SMART START™ SPM™ | UniFET™<br>VCX™ | | Programmable Active Droop™ | | РОР™ | SHIVI '''' | | #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. ### **PRODUCT STATUS DEFINITIONS** #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. | Rev. I14