## REGULATING PULSE WIDTH MODULATOR #### **DESCRIPTION** The SG1526B is a high-performance pulse width modulator for switching power supplies which offers improved functional and electrical characteristics over the industry-standard SG1526. A direct pin-for-pin replacement for the earlier device with all its features, it incorporates the following enhancements: a bandgap reference circuit for improved regulation and drift characteristics, improved undervoltage lockout, lower temperature coefficients on oscillator frequency and current-sense threshold, tighter tolerance on softstart time, much faster SHUTDOWN response, improved double-pulse supperession logic for higher speed operation, and an improved output driver design with low shoot-through current, and faster rise and fall times. This versatile device can be used to implement single-ended or push-pull switching regulators of either polarity, both transformer-less and transformer-coupled. The SG1526B is specified for operation over the full military ambient temperature range of -55°C to 150°C. The SG2526B is characterized for the industrial range of -25°C to 150°C, and the SG3526B is designed for the commercial range of 0°C to 125°C. #### **FEATURES** - 8 to 35 volt operation - 5V low drift 1% bandgap reference - 1Hz to 500KHz oscillator range - Dual 100mA source/sink - Digital current limiting - Double pulse suppression - Programmable deadtime - Improved undervoltage lockout - Single pulse metering - Programmable soft-start - Wide current limit common mode range - TTL/CMOS compatible logic ports - Symmetry correction capability - Guaranteed 6 unit synchronization - Shoot thru currents less than 100mA - Improved shutdown delay - Improved rise and fall time ### **HIGH RELIABILITY FEATURES - SG1526B** - ♦ Available to MIL-STD-883 - ♦ MIL-M38510/12603BVA JAN1526BJ - ♦ Radiation data available - ◆ LMI level "S" processing available #### ABSOLUTE MAXIMUM RATINGS (Note 1) Collector Supply Voltage (V<sub>c</sub>) ...... 40V Operating Junction Temperature Logic Inputs .....-0.3V to 5.5V Hermetic (J, L Packages) ......150°C Plastic (N, DW Packages) ......150°C Analog Inputs ..... -0.3V to V<sub>IN</sub> Source/Sink Load Current (each output) ...... 200mA Storage Temperature Range ...... -65°C to 150°C Reference Load Current ...... 50mA Lead Temperature (Soldering, 10 Seconds) ...... 300°C Note 1. Exceeding these ratings could cause damage to the device. THERMAL DATA J Package: Note A. Junction Temperature Calculation: $T_J = T_A + (P_D \times \theta_{JA})$ . Note B. The above numbers for $\theta_{\text{IC}}$ are maximums for the limiting thermal resistance of the package in a standard mounting configuration. The $\theta_{_{JA}}$ numbers are meant to be guidelines for the thermal performance of the device/pc-Thermal Resistance-Junction to Ambient, θ<sub>14</sub> ............. 60°C/W board system. All of the above assume no ambient airflow. Thermal Resistance-Junction to Ambient, θ<sub>10</sub> .............. 90°C/W Thermal Resistance-Junction to Ambient, $\theta_{1\Delta}$ ............ 120°C/W **RECOMMENDED OPERATING CONDITIONS (Note 2)** Input Voltage ...... 8V to 35V Oscillator Timing Capacitor ...... 470pF to 20µF Collector Supply Voltage ...... 4.5V to 35V Available Deadtime Range at 40KHz ...... 5% to 50% Operating Junction Temperature Range: Sink/Source Load Current (each output) ...... 0 to 100mA Reference Load Current ...... 0 to 20mA SG1526B .....--55°C to 125°C SG2526B .....--25°C to 85°C Oscillator Frequency Range ......1Hz to 500KHz SG3526B ...... 0°C to 70°C ### **ELECTRICAL CHARACTERISTICS** Note 2. Range over which the device is functional. (Unless otherwise specified, these specifications apply over the operating ambient temperatures for SG1526B with -55°C $\leq$ T<sub>A</sub> $\leq$ 125°C, SG2526B with -25°C $\leq$ T<sub>A</sub> $\leq$ 85°C, SG3526B with 0°C $\leq$ T<sub>A</sub> $\leq$ 70°C, and V<sub>IN</sub> = 15V. Low duty cycle pulse testing techniques are used which maintains junction and case temperatures equal to the ambient temperature.) | Parameter | Test Conditions | SG15 | SG1526B/2526B | | | SG3526B | | | |-------------------------------------|------------------------------|------|---------------|------|------|---------|------|-------| | Parameter | rest Conditions | | Тур. | Max. | Min. | Тур. | Max. | Units | | Reference Section (Note 3) | | | | | | | | | | Output Voltage | T <sub>1</sub> = 25°C | 4.95 | 5.00 | 5.05 | 4.90 | 5.00 | 5.10 | V | | Line Regulation | $V_{IN} = 8 \text{ to } 35V$ | | 7 | 10 | | 10 | 20 | mV | | Load Regulation | I <sub>1</sub> = 0 to 20mA | | 10 | 20 | | 10 | 25 | mV | | Temperature Stability (Note 9) | Över Operating T | | 15 | 50 | | 15 | 50 | mV | | Total Output Voltage Range (Note 9) | | 4.90 | 5.00 | 5.10 | 4.85 | 5.00 | 5.15 | V | | Short Circuit Current | $V_{REF} = 0V$ | 25 | 50 | 125 | 25 | 50 | 125 | mA | | Undervoltage Lockout Section | | | | | | | | | | RESET Output Voltage | V <sub>REF</sub> = 3.8V | | 0.2 | 0.4 | | 0.2 | 0.4 | V | | RESET Output Voltage | V <sub>REF</sub> = 4.8V | 2.4 | 4.8 | | 2.4 | 4.8 | | V | ## **ELECTRICAL CHARACTERISTICS** (continued) | Parameter | Test Conditions | SG1 | SG1526B/2526B | | | | | | |----------------------------------|------------------------------------------------------------------------------------------|-------------|---------------|-------|-------|------|-------|-------| | raiametei | rest conditions | Min. | Тур. | Max. | Min. | Тур. | Max. | Units | | Oscillator Section (Note 4) | | | | | | | | | | Initial Accuracy | $T_J = 25^{\circ}C$ | | ±3 | ±8 | | ±3 | ±8 | % | | Voltage Stability | $V_{IN} = 8 \text{ to } 35V$ | | 0.5 | 1.0 | | 0.5 | 1.0 | % | | Temperature Stability (Note 9) | Over Operating T | | 7 | 10 | | 3 | 5 | % | | Minimum Frequency (Note 9) | $R_{T} = 150 K\Omega$ , $C_{T} = 20 \mu F$ | | | 1.0 | | | 1.0 | Hz | | Maximum Frequency | $R_{\tau} = 2K\Omega$ , $C_{\tau} = 470pF$ | 500 | | | 500 | | | KHz | | Sawtooth Peak Voltage | V <sub>IN</sub> = 35V | 2.5 | 3.0 | 3.5 | 2.5 | 3.0 | 3.5 | V | | Sawtooth Valley Voltage | V <sub>IN</sub> = 8V | 0.5 | 1.0 | 1.1 | 0.5 | 1.0 | 1.1 | V | | SYNC Pulse Width | $R_L^{IN} = 2.0 \text{K}\Omega \text{ to } V_{REF}$ | | 1.0 | 2 | | 1.0 | 2 | μs | | Error Amplifier Section (Note 5) | C IXEI | I | | 1 | | | | | | Input Offset Voltage | $R_s \le 2K\Omega$ | | 2 | 5 | | 2 | 10 | mV | | Input Bias Current | S | | -350 | -1000 | | -350 | -2000 | | | Input Offset Current | | | 35 | 100 | | 35 | 200 | nA | | DC Open Loop Gain | $R_1 \ge 10M\Omega$ | 64 | 72 | | 60 | 72 | | dB | | High Output Voltage | $V_{PIN1}^{L} - V_{PIN2} \ge 150 \text{mV}, I_{SOURCE} = 100 \mu \text{A}$ | 3.6 | 4.2 | | 3.6 | 4.2 | | V | | Low Output Voltage | $V_{\text{PIN2}} - V_{\text{PIN1}} \ge 150 \text{mV}, I_{\text{SINK}} = 100 \mu\text{A}$ | | 0.2 | 0.4 | | 0.2 | 0.4 | V | | Common Mode Rejection | $R_{\rm S} \le 2K\Omega$ | 70 | 94 | | 70 | 94 | | dB | | Supply Voltage Rejection | $V_{IN} = 8V \text{ to } 35V$ | 66 | 80 | | 66 | 80 | | dB | | PWM Comparator Section (Note | 1 10 | | | | | | | | | Minimum Duty Cycle | $V_{\text{COMPENSATION}} = 0.4V$ | | | 0 | | | 0 | % | | Maximum Duty Cycle | V <sub>COMPENSATION</sub> = 3.6V | 45 | 49 | | 45 | 49 | | % | | Digital Ports (SYNC, SHUTDOW | | | | | | | | | | HIGH Output Voltage | $I_{SOURCE} = 40 \mu A$ | 2.4 | 4 | | 2.4 | 4 | | V | | LOW Output Voltage | I <sub>SINK</sub> = 3.6mA | 2.7 | 0.2 | 0.4 | 2.7 | 0.2 | 0.4 | V | | HIGH Input Current | V <sub>H</sub> = 2.4V | | -125 | -200 | | -125 | -200 | μA | | LOW Input Current | $V_{\parallel} = 0.4V$ | | -225 | -360 | | -225 | -360 | μΑ | | SHUTDOWN Delay to Output | (Note9) | | -223 | 200 | | 220 | 200 | ns | | Current Limit Comparator Sect | | | | 200 | | | 200 | 113 | | Sense Voltage | | 90 | 100 | 110 | 80 | 100 | 120 | mV | | Input Bias Current | $R_s \le 50\Omega$ | 90 | -3 | -10 | 00 | -3 | -10 | μΑ | | Delay to Output (Note 9) | | | -3 | 400 | | -3 | 400 | · · | | Soft-Start Section | | | | 400 | | | 400 | ns | | | DECET 0.4V | | 0.4 | 0.4 | | 0.4 | 0.4 | V | | Error Clamp Voltage | RESET = 0.4V | 50 | 0.1 | 0.4. | E0 | 0.1 | 0.4. | | | C <sub>s</sub> Charging Current | RESET = 2.4V | 50 | 100 | 150 | 50 | 100 | 150 | μΑ | | Output Drivers (each output) (N | | 40.5 | 40.5 | | 140.5 | 40.5 | | L \/ | | HIGH Output Voltage | I <sub>SOURCE</sub> = 20mA | 12.5 | 13.5 | | 12.5 | 13.5 | | V | | 10000 | I <sub>SOURCE</sub> = 100mA | 12 | 13 | | 12 | 13 | 0.0 | V | | LOW Output Voltage | I <sub>SINK</sub> = 20mA | | 0.2 | 0.3 | | 0.2 | 0.3 | V | | O-11t11 | I <sub>SINK</sub> = 100mA | | 1.2 | 2 | | 1.2 | 2 | V | | Collector Leakage | V <sub>c</sub> = 40V | | 50 | 150 | | 50 | 150 | μΑ | | Rise Time | $C_{L} = 1000pF$ | | 0.3 | 0.4 | | 0.3 | 0.4 | μs | | Fall Time | $C_{L} = 1000pF$ | | 0.1 | 0.15 | | 0.1 | 0.15 | μs | | Power Consumption Section (N | | | | | | | | | | Standby Current | SHUTDOWN = 0.4V | | 18 | 30 | | 18 | 30 | mA | | Jote 3 I = 0mA | Note 7 V - 1 | <b>5</b> \/ | • | • | | | | | Note 3. I\_L = 0mA Note 4. F\_{OSC} = 40KHz (R\_{\_T}=4.12K\Omega\pm1\%, C\_{\_T}=.01\mu\text{F}\pm1\%, R\_{\_D}=0\Omega) Note 5. V\_{CM}=0 to 5.2V Note 6. V\_{CM}=0 to 12V Note 7. $\rm V_C=15V$ Note 8. $\rm V_{\rm IN}=35V$ Note 9. These parameters, although guaranteed over the recommended operating conditions, are not tested in production. #### **CHARACTERISTIC CURVES** FIGURE 1. REFERENCE VOLTAGE VS. SUPPLY VOLTAGE FIGURE 2. REFERENCE TEMPERATURE STABILITY FIGURE 3. REFERENCE SHORT CIRCUIT FIGURE 4. REFERENCE RIPPLE REJECTION FIGURE 5. UNDER VOLTAGE LOCKOUT FIGURE 6. ERROR AMPLIFIER OPEN LOOP GAIN VS. FREQUENCY SOFTSTART TIME CONSTANT VS. C<sub>S</sub> FIGURE 8. CURRENT LIMIT TRANSFER FUNCTION FIGURE 9. COMPARATOR INPUT TO DRIVER OUTPUT DELAY ### **CHARACTERISTIC CURVES** (continued) FIGURE 10. STANDBY CURRENT VS. SUPPLY VOLTAGE FIGURE 11. OUTPUT DRIVER DEADTIME VS. $C_{\tau}$ VALUE FIGURE 12. OUTPUT DRIVER DEADTIME VS. $\rm R_{\rm D}$ VALUE SUPPLY CURRENT VS. OUTPUT FREQUENCY SUPPLY CURRENT VS. OUTPUT FREQUENCY FIGURE 15. SUPPLY CURRENT VS. OUTPUT FREQUENCY FIGURE 16. OSCILLATOR FREQUENCY TEMPERATURE STABILITY FIGURE 17. OUTPUT DRIVER SATURATION VOLTAGE FIGURE 18. SHUTDOWN INPUT TO DRIVER OUTPUT DELAY #### CHARACTERISTIC CURVES (continued) #### **APPLICATION INFORMATION** #### **VOLTAGE REFERENCE** The reference regulator of the SG1526B is a "band-gap" type; that is, the precision +5 volt output is derived from the very predictable base-emitter voltage of an NPN transistor. Since this is a sub-surface phenomenon, the resulting output exhibits excellent stability compared to earlier surface-breakdown zener designs. The reference output is stabilized at input voltages as low as +8 volts, and can provide up to 20mA of load current to external circuitry. An external PNP transistor can be used to boost the available current to many hundreds of mA. A rugged low-frequency audiotype transistor should be used, and lead lengths between the PWM and transistor should be as short as possible to minimize the risk of oscillation. FIGURE 20. EXTENDING REFERENCE OUTPUT CURRENT #### UNDERVOLTAGE LOCKOUT The undervoltage lockout circuit protects the SG1526B and the power devices it controls from inadequate supply voltage. If +V $_{\rm IN}$ is too low, the circuit disables the output drivers and holds the RESET pin LOW. This prevents spurious output pulses while the control circuitry is stabilizing, and holds the soft-start timing capacitor in a discharged state. The circuit consists of a merged bandgap reference and comparator circuit which is active when the reference voltage has risen to $2V_{\rm BE}$ or 1.2 volts at $25^{\circ}$ C. When the reference voltage rises to approximately +4.4 volts, the circuit enables the output drivers and releases the RESET pin, allowing a normal softstart. The comparator has 200mV of hysteresis to minimize oscillation at the trip point. When +V $_{\rm IN}$ to the PWM is removed and the reference drops to +4.2 volts, the undervoltage circuit pulls RESET LOW again. The soft-start capacitor is immediately discharged, and the PWM is ready for another soft-start cycle. The SG1526B can operate from a +5 volt supply regulated to within ±4% by connecting the $V_{REF}$ pin to the + $V_{I\!N}$ pin. FIGURE 21. SIMPLIFIED UNDERVOLTAGE LOCKOUT #### **SOFT-START CIRCUIT** The soft-start circuit protects the power transistors and rectifier diodes from high current surges during power supply turn-on. When $\underline{\text{supply}}$ voltage is first applied to the SG1526B, the undervoltage lockout circuit holds $\overline{\text{RESET}}$ LOW with Q3. Q1 is turned on, which holds the soft-start capacitor voltage at zero. The second collector of Q1 clamps the output of the error amplifier to ground, guaranteeing zero duty $\underline{\text{cycle}}$ at the driver outputs. When the supply voltage reaches normal operating range, $\overline{\text{RESET}}$ will go HIGH. Q1 turns off, allowing the internal $100\mu\text{A}$ current source to charge $\text{C}_{\text{S}}$ . Q2 clamps the error amplifier output to 1.0 $\text{V}_{\text{BE}}$ above the voltage on $\text{C}_{\text{S}}$ . As the soft-start voltage ramps up to +5 volts, the duty cycle of the PWM linearly increases to whatever value the voltage regulation loop requires for an error null. Figure 7 gives the timing relationship between $\text{C}_{\text{S}}$ ramp time to 100% duty cycle. FIGURE 22. SOFT-START CIRCUIT SCHEMATIC 4/90 Rev 1.1 2/94 #### **APPLICATION INFORMATION** (continued) #### **DIGITAL CONTROL PORTS** The three digital control ports of the SG1526B are bidirectional. Each pin can drive TTL and 5 volt CMOS logic directly, up to a fan-out of 10 low-power Schottky gates. Each pin can also be directly driven by open-collector TTL, open-drain CMOS, and open-collector voltage comparators, fan-in is equivalent to 1 low-power Schottky gate. Each port is normally HIGH; the pin is pulled LOW to activate the particular function. Driving SYNC LOW initiates a discharge cycle in the oscillator. Pulling SHUTDOWN LOW immediately inhibits all PWM output pulses. Holding RESET LOW discharges the soft-start capacitor. The logic threshold is +1.1 volts at +25℃. Noise immunity can be gained at the expense of fan-out with an external 2K pull-up resistor to +5 volts. FIGURE 23 DIGITAL CONTROL PORT SCHEMATIC ### **OSCILLATOR** The oscillator is programmed for frequency and dead time with three components: $R_{\scriptscriptstyle T}$ $C_{\scriptscriptstyle T}$ , and $R_{\scriptscriptstyle D}$ . Two waveforms are generated: a sawtooth waveform at pin 10 for pulse width modulation, and a logic clock at pin 12. The following procedure is recommended for choosing timing values: - 1. With $R_D = 0\Omega$ (pin 11 shorted to ground) select values for $R_T$ and $C_T$ from Figure 19 to give the desired oscillator period. Remember that the frequency at each driver output is half the oscillator frequency, and the frequency at the +V<sub>C</sub> terminal is the same as the oscillator frequency. - 2. If more dead time is required, select a larger value of $R_{\rm D}$ using Figure 14 as a guide. At 40 KHz dead time increases by 300 ns/ $\Omega$ . - 3. Increasing the dead time will cause the oscillator frequency to decrease slightly. Go back and decrease the value of $R_{\tau}$ slightly to bring the frequency back to the nominal design value. The SG1526B can be synchronized to an external logic clock by programming the oscillator to free-run at a frequency 10% slower than the sync frequency. A periodic LOW logic pulse approximately 0.5 $\mu Sec$ wide at the $\overline{\mbox{SYNC}}$ pin will then lock the oscillator to the external frequency. Multiple devices can be synchronized together by programming one master unit for the desired frequency, and then sharing its sawtooth and clock waveforms with the slave units. All $C_{\scriptscriptstyle T}$ terminals are connected to the $C_{\scriptscriptstyle T}$ pin of the master, and all $\overline{\mbox{SYNC}}$ terminals are likewise connected to the $\overline{\mbox{SYNC}}$ pin of the master. Slave $R_{\scriptscriptstyle T}$ terminals should not be left open; at least 50K should be connected from each pin to ground. Slave $R_{\scriptscriptstyle D}$ terminals may be either left open or grounded. FIGURE 24. OSCILLATOR CONNECTIONS ANDD WAVEFORMS #### **ERROR AMPLIFIER** The error amplifier is a transconductance design, with an output impedance of 2 megohms. Since all voltage gain takes place at the output pin, the open-loop gain/frequency characteristics can be controlled with shunt reactance to ground. When compensated for unity-gain stability with 100 pF, the amplifier has an open-loop pole at 400 Hz. The input connections to the error amplifier and determined by the polarity of the switching supply output voltage. For positive supplies, the common-mode voltage is +5.0 volts and the feedback connections in Figure 25A are used. With negative supplies, the common-mode voltage is ground and the feedback divider is connected between the negative output and the +5.0 volt reference voltage, as shown in Figure 25B. FIGURE 25. ERROR AMPLIFIER CONNECTIONS ### **APPLICATION INFORMATION** (continued) #### **OUTPUT DRIVERS** The totem-pole output drivers of the SG1526B are designed to source and sink 100mA continuously and 200mA peak. Loads can be driven either from the output pins 13 and 16, or from the $+V_c$ pin, as required. Curves for the saturation voltage at these outputs as a function of load current are found in Figure 17. FIGURE 26. PUSH-PULL CONFIGURATION FIGURE 27. SINGLE-ENDED CONFIGURATION FIGURE 28. DRIVING N-CHANNEL POWER MOSFETS ### **SG1526B LAB TEST FIXTURE** ## CONNECTION DIAGRAMS & ORDERING INFORMATION (See Notes Below) | Package | Part No. T | Ambient<br>emperature Range | Connection Diagram | |-------------------------------------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 18-PIN CERAMIC DIP<br>J - PACKAGE | SG1526BJ/883B<br>JAN1526BJ<br>SG1526BJ/DESC<br>SG1526BJ<br>SG2526BJ<br>SG3526BJ | -55°C to 125°C<br>-55°C to 125°C<br>-55°C to 125°C<br>-55°C to 125°C<br>-55°C to 125°C<br>0°C to 70°C | + ERROR | | 18-PIN PLASTIC DIP<br>N - PACKAGE | SG2526BN<br>SG3526BN | -25°C to 85°C<br>0°C to 70°C | R <sub>T</sub> Q 10 C <sub>T</sub> | | 18-PIN WIDE BODY<br>PLASTIC S.O.I.C.<br>DW - PACKAGE | SG2526BDW<br>SG3526BDW | -25°C to 85°C<br>0°C to 70°C | +ERROR 1 | | 20-PIN CERAMIC<br>LEADLESS CHIP CARRIER<br>L- PACKAGE | SG1526BL/883B<br>SG1526BL | -55°C to 125°C<br>-55°C to 125°C | 1. N.C. 2. +ERROR 3ERROR 4. COMP 5. C_SOCTISTART 6. RESET 7 C.S. 8. + C.S. 9. SHUTDOWN 10. R <sub>T</sub> 3 2 1 20 19 111. C <sub>T</sub> 12. R <sub>DEADTIME</sub> 13. SYNC 17 14. OUTPUT A 16. N.C. 15 17. GROUND 14 18. OUTPUT B 19. +V <sub>IN</sub> 20. V <sub>REF</sub> | Note 1. Contact factory for JAN and DESC product availability. 2. All parts are viewed from the top.