## 捷多邦,专业PCB打样工厂,24小时**S体74在VTH322374** # 3.3-V ABT 32-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS SCBS754B - MARCH 2002 - REVISED SEPTEMBER 2003 - Member of the Texas Instruments Widebus+™ Family - Output Ports Have Equivalent 22-Ω Series Resistors, So No External Resistors Are Required - Supports Mixed-Mode Signal Operation (5-V Input and Output Voltages With 3.3-V V<sub>CC</sub>) - Supports Unregulated Battery Operation Down to 2.7 V - Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - I<sub>off</sub> and Power-Up 3-State Support Hot Insertion - Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors - Distributed V<sub>CC</sub> and GND Pins Minimize High-Speed Switching Noise - Flow-Through Architecture Optimizes PCB Layout - Latch-Up Performance Exceeds 500 mA Per JESD 17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) #### GKE OR ZKE PACKAGE (TOP VIEW) | | _ | 1 | 2 | 3 | 4 | 5 | 6 | |---|-----------|------------|------------|------------|------------|------------|------------| | Α | $\sqrt{}$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\circ$ | | В | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | С | 1 | () | () | $\bigcirc$ | $\bigcirc$ | () | $\bigcirc$ | | D | | () | () | () | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | E | | _ | _ | $\bigcirc$ | _ | _ | _ | | F | | _ | _ | $\bigcirc$ | _ | _ | _ | | G | | _ | _ | $\bigcirc$ | _ | _ | _ | | Н | | _ | _ | $\bigcirc$ | _ | _ | _ | | J | | _ | _ | $\bigcirc$ | _ | _ | _ | | K | | | | $\bigcirc$ | | | | | L | | () | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | M | | | | $\bigcirc$ | _ | _ | | | N | М | () | () | () | () | () | $\bigcirc$ | | Р | | () | () | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | | R | | _ | _ | $\bigcirc$ | _ | _ | _ | | Т | | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | $\bigcirc$ | #### terminal assignments | | | 3 | | | | | |---|-----|-----|-----|------|-----|-----| | | 1 | 2 | 3 | 4 | 5 | 6 | | Α | 1Q2 | 1Q1 | 1OE | 1CLK | 1D1 | 1D2 | | В | 1Q4 | 1Q3 | GND | GND | 1D3 | 1D4 | | С | 1Q6 | 1Q5 | VCC | VCC | 1D5 | 1D6 | | D | 1Q8 | 1Q7 | GND | GND | 1D7 | 1D8 | | E | 2Q2 | 2Q1 | GND | GND | 2D1 | 2D2 | | F | 2Q4 | 2Q3 | VCC | VCC | 2D3 | 2D4 | | G | 2Q6 | 2Q5 | GND | GND | 2D5 | 2D6 | | Н | 2Q7 | 2Q8 | 20E | 2CLK | 2D8 | 2D7 | | J | 3Q2 | 3Q1 | 3OE | 3CLK | 3D1 | 3D2 | | K | 3Q4 | 3Q3 | GND | GND | 3D3 | 3D4 | | L | 3Q6 | 3Q5 | VCC | VCC | 3D5 | 3D6 | | M | 3Q8 | 3Q7 | GND | GND | 3D7 | 3D8 | | N | 4Q2 | 4Q1 | GND | GND | 4D1 | 4D2 | | Р | 4Q4 | 4Q3 | VCC | VCC | 4D3 | 4D4 | | R | 4Q6 | 4Q5 | GND | GND | 4D5 | 4D6 | | Т | 4Q7 | 4Q8 | 40E | 4CLK | 4D8 | 4D7 | | | | | | | | | NC - No internal connection #### description/ordering information #### **ORDERING INFORMATION** | TA | PACKAGE | :† | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|-----------------------|---------------|--------------------------|---------------------| | -40°C to 85°C | LFBGA – GKE | Tone and real | SN74LVTH322374KR | HW374 | | -40°C 10 85°C | LFBGA – ZKE (Pb-free) | Tape and reel | 74LVTH322374ZKER | ПVV3/4 | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ## SN74LVTH322374 3.3-V ABT 32-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS SCBS754B - MARCH 2002 - REVISED SEPTEMBER 2003 #### description/ordering information (continued) The SN74LVTH322374 is a 32-bit edge-triggered D-type flip-flop with 3-state outputs designed for low-voltage (3.3-V) V<sub>CC</sub> operation, but with the capability to provide a TTL interface to a 5-V system environment. It is particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. This device can be used as four 8-bit flip-flops, two 16-bit flip-flops, or one 32-bit flip-flop. On the positive transition of the clock (CLK), the Q outputs of the flip-flop take on the logic levels set up at the D inputs. A buffered output-enable $(\overline{OE})$ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and the increased drive provide the capability to drive bus lines without need for interface or pullup components. OE does not affect internal operations of the flip-flop. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. The outputs, which are designed to source or sink up to 12 mA, include equivalent 22- $\Omega$ series resistors to reduce overshoot and undershoot. Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. When $V_{CC}$ is between 0 and 1.5 V, the devices are in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 1.5 V, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This device is fully specified for hot-insertion applications using $I_{off}$ and power-up 3-state. The $I_{off}$ circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The power-up 3-state circuitry places the outputs in the high-impedance state during power up and power down, which prevents driver conflict. # FUNCTION TABLE (each 8-bit flip-flop) | | INPUTS | | OUTPUT | |----|------------|---|--------| | OE | CLK | D | Q | | L | <b>↑</b> | Н | Н | | L | $\uparrow$ | L | L | | L | H or L | Χ | $Q_0$ | | Н | X | Χ | Z | ## SN74LVTH322374 3.3-V ABT 32-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS SCBS754B - MARCH 2002 - REVISED SEPTEMBER 2003 #### logic diagram (positive logic) To Seven Other Channels To Seven Other Channels To Seven Other Channels To Seven Other Channels ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> –0.5 V to 4.6 V | |---------------------------------------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | | Voltage range applied to any output in the high-impedance | | or power-off state, V <sub>O</sub> (see Note 1) | | Voltage range applied to any output in the high state, $V_O$ (see Note 1) | | Current into any output in the low state, I <sub>O</sub> | | Current into any output in the high state, I <sub>O</sub> (see Note 2) | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) –50 mA | | Output clamp current, $I_{OK}$ ( $V_O < 0$ ) | | Package thermal impedance, θ <sub>JA</sub> (see Note 3): GKE/ZKE package | | Storage temperature range, T <sub>stg</sub> –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 2. This current flows only when the output is in the high state and $V_O > V_{CC}$ . - 3. The package thermal impedance is calculated in accordance with JESD 51-7. # SN74LVTH322374 3.3-V ABT 32-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS SCBS754B - MARCH 2002 - REVISED SEPTEMBER 2003 ## recommended operating conditions (see Note 4) | | | | MIN | MAX | UNIT | |---------------------|------------------------------------|-----------------|-----|-----|------| | VCC | Supply voltage | | 2.7 | 3.6 | V | | VIH | High-level input voltage | | 2 | | V | | V <sub>IL</sub> | Low-level input voltage | | | 0.8 | V | | VI | Input voltage | | | 5.5 | V | | loн | High-level output current | | | -12 | mA | | loL | Low-level output current | | | 12 | mA | | Δt/Δν | Input transition rise or fall rate | Outputs enabled | | 10 | ns/V | | Δt/ΔV <sub>CC</sub> | Power-up ramp rate | | 200 | | μs/V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 4: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. #### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TES | TEST CONDITIONS | | | UNIT | | |------------------|----------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-----|-------------|------|--| | VIK | | $V_{CC} = 2.7 \text{ V},$ | I <sub>I</sub> = -18 mA | | -1.2 | V | | | Vон | | V <sub>CC</sub> = 3 V, | $I_{OH} = -12 \text{ mA}$ | 2 | | V | | | VOL | | V <sub>CC</sub> = 3 V, | $I_{OL} = 12 \text{ mA}$ | | 0.8 | V | | | | | $V_{CC} = 0 \text{ or } 3.6 \text{ V},$ | V <sub>I</sub> = 5.5 V | | 10 | | | | | Control inputs | $V_{CC} = 3.6 \text{ V},$ | $V_I = V_{CC}$ or GND | | ±1 | | | | 11 | Data innuta | \/ 0.0\/ | VI = VCC | | 1 | μΑ | | | | Data inputs | V <sub>CC</sub> = 3.6 V | V <sub>I</sub> = 0 | | -5 | | | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_I$ or $V_O = 0$ to 4.5 $V$ | | ±100 | μΑ | | | | | V 2 V | V <sub>I</sub> = 0.8 V | 75 | | | | | li (h a lal) | Data inputs | V <sub>CC</sub> = 3 V | V <sub>I</sub> = 2 V | -75 | | μА | | | l(hold) | | V <sub>CC</sub> = 3.6 V <sup>‡</sup> , | V <sub>I</sub> = 0 to 3.6 V | | 500<br>-750 | | | | lozh | • | V <sub>CC</sub> = 3.6 V, | VO = 3 V | | 5 | μΑ | | | lozL | | V <sub>CC</sub> = 3.6 V, | V <sub>O</sub> = 0.5 V | | -5 | μΑ | | | lozpu | | $V_{CC} = 0 \text{ to } 1.5 \text{ V}, V_{O} = 0.5$ | $V_{CC} = 0$ to 1.5 V, $V_O = 0.5$ V to 3 V, $\overline{OE} = don't$ care | | ±100 | μΑ | | | lozpd | | $V_{CC} = 1.5 \text{ V to } 0, V_{O} = 0.5$ | V to 3 V, OE = don't care | | ±100 | μΑ | | | | | | Outputs high | | 0.38 | | | | ICC | | $V_{CC} = 3.6 \text{ V}, I_{O} = 0,$<br>$V_{I} = V_{CC} \text{ or GND}$ | Outputs low | | 10 | mA | | | | | A1 = ACC 01 Q14D | Outputs disabled | | 0.38 | | | | ΔlCC§ | | | $V_{CC}$ = 3 V to 3.6 V, One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND | | 0.2 | mA | | | Ci | | V <sub>I</sub> = 3 V or 0 | V <sub>I</sub> = 3 V or 0 | | 3 | pF | | | Co | | V <sub>O</sub> = 3 V or 0 | | | 9 | pF | | <sup>†</sup> All typical values are at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C. ‡ This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to another. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. ## SN74LVTH322374 3.3-V ABT 32-BIT EDGE-TRIGGERED D-TYPE FLIP-FLOP WITH 3-STATE OUTPUTS SCBS754B - MARCH 2002 - REVISED SEPTEMBER 2003 # timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | | | | V <sub>CC</sub> = | 3.3 V<br>3 V | VCC = | 2.7 V | UNIT | |-----------------|------------------------------------------------|-------------|-------------------|--------------|-------|-------|------| | | | | MIN | MAX | MIN | MAX | | | fclock | Clock frequency | | | 160 | | 160 | MHz | | t <sub>W</sub> | t <sub>W</sub> Pulse duration, CLK high or low | | 3 | | 3 | | ns | | t <sub>su</sub> | Setup time, data before CLK↑ | High or low | 1.8 | | 2 | | ns | | t <sub>h</sub> | Hold time, data after CLK↑ | High or low | 0.8 | | 0.1 | | ns | # switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | | V <sub>CC</sub> = 2.7 V | | UNIT | |--------------------|-----------------|----------|------------------------------------|------|-----|-------------------------|-----|------| | | | (OUTPUT) | MIN | TYP† | MAX | MIN | MAX | | | f <sub>max</sub> | | | 160 | | | 160 | | MHz | | t <sub>PLH</sub> | CLIV | • | 2 | 3.4 | 5.3 | | 6.2 | | | <sup>t</sup> PHL | CLK | Q | 2.2 | 3.3 | 4.9 | | 5.1 | ns | | <sup>t</sup> PZH | ŌĒ | Q | 1.8 | 3.5 | 5.6 | | 6.9 | | | tPZL | OE | OE Q | 1.8 | 3.5 | 4.9 | | 6 | ns | | <sup>t</sup> PHZ | ŌĒ | | 2.4 | 4.2 | 5.4 | | 5.7 | 20 | | t <sub>PLZ</sub> | OE . | Q | 2 | 3.8 | 5 | | 5.1 | ns | | t <sub>sk(o)</sub> | | | | | 0.5 | | · | ns | $<sup>^{\</sup>dagger}$ All typical values are at VCC = 3.3 V, TA = 25°C. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2.5 ns. $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuit and Voltage Waveforms # GKE (R-PBGA-N96) ## PLASTIC BALL GRID ARRAY NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MO-205 variation CC. - D. This package is tin-lead (SnPb). Refer to the 96 ZKE package (drawing 4204493) for lead-free. # ZKE (R-PBGA-N96) ## PLASTIC BALL GRID ARRAY NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MO-205 variation CC. - D. This package is lead-free. Refer to the 96 GKE package (drawing 4188953) for tin-lead (SnPb). #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265