# intel ADVANCE INFORMATION # VS28F016SV, MS28F016SV 16-Mbit (1-Mbit x 16, 2-Mbit x 8) FlashFile™ MEMORY - VS28F016SV - -40°C to + 125°C - SE2 Grade - MS28F016SV - -55°C to + 125°C - QML Certified - SE1 Grade - SmartVoltage Technology - User-Selectable 3.3V or 5V V<sub>CC</sub> - User-Selectable 5V or 12V Vpp - Three Voltage/Speed Options - 80 ns Access Time, 5.0V $\pm$ 5% - -85 ns Access Time, 5.0V $\pm$ 10% - 120 ns Access Time, 3.3V $\pm$ 10% - 1 Million Erase Cycles per Block Typical - 14.3 MB/sec Burst Write Transfer Rate - Configurable x8 or x16 Operation - 56-Lead SSOP Plastic Package - Backwards-Compatible with VE28F008, M28F008 and 28F016SA Command Set - Revolutionary Architecture - Multiple Command Execution - Write During Erase - Command Super-Set of the Intel VE28F008, M28F008 - Page Buffer Write - Multiple Power Savings Modes - Two 256-Byte Page Buffers - State-of-the-Art 0.6 µm ETOX™ IV Flash Technology Intel's VS/MS28F016SV, 16-Mbit FlashFile™ Memory is the latest member of Intel's high density, high performance memory family for the Industrial, Special Environment, and Military markets. Its user selectable V<sub>CC</sub> and V<sub>PP</sub> (SmartVoltage Technology), innovative capabilities, 100% compatibility with the VE28F008 and M28F008, multiple power savings modes, selective block locking, and very fast read/write performance make it the ideal choice for any applications that need a high density and a wide temperature range memory device. The VS/MS28F016SV is the ideal choice for designers who need to break free from the dependence on slow rotating media or battery backed up memory arrays. With two product grades (SE1: -55°C to +125°C, and SE2: -40°C to +125°C) available, the VS/MS28F016SV is perfect for the non-PC industries like Telecommunications, Embedded/Industrial, Automotive, Navigation, Wireless Communication, Commercial Aircraft, and all Military programs. The VS/MS28F016SV's x8/x16 architecture allows for the optimization of the memory to processor interface. The flexible block locking options enable bundling of executable application software in a Resident Flash Array (RFA), PCMCIA Memory or ATA Cards or Memory modules. The VS/MS28F016SV is offered in a 56-lead SS0P (Shrink Small Outline Package) and is manufactured on Intel's 0.6 μm ETOX<sup>TM</sup> IV process technology. # VS28F016SV, MS28F016SV FlashFile™ MEMORY | <b>CONTENTS</b> PAGE | CONTENTS | PAGE | |-----------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------| | 1.0 INTRODUCTION 3 1.1 Enhanced Features 3 1.2 Product Overview 3 | 5.0 ELECTRICAL SPECIFICAT 5.1 Absolute Maximum Ratin 5.2 Capacitance | gs 20 | | <b>2.0 DEVICE PINOUT</b> | 5.3 Timing Nomenclature 5.4 DC Characteristics ( $V_{CC} \pm 0.5V$ ) | = 3.3V | | 3.0 MEMORY MAPS | 5.5 DC Characteristics (V <sub>CC</sub> ±0.5V) | = 5.0V<br>28<br>d Only<br>31 | | AND STATUS REGISTER DEFINITIONS | 5.7 Power-Up and Reset Tim 5.8 AC Characteristics for WE#—Controlled Comma Operations 5.9 AC Characteristics for CE#—Controlled Commai Operations 5.10 AC Characteristics for WE#—Controlled Page Bi Operations 5.11 AC Characteristics for CE#—Controlled Page Bi Operations 5.12 Erase and Word/Byte W Performance | nd Write | | 4.7 Block Status Register | 6.0 MECHANICAL SPECIFICA | TIONS 47 | | | DEVICE NOMENCLATURE | 48 | | | ADDITIONAL INFORMATION | 48 | | | DATA SHEET REVISION HIST | ORY 48 | # intها #### VS28F016SV, MS28F016SV FlashFile™ Memory #### 1.0 INTRODUCTION The documentation of the Intel VS/MS28F016SV memory device includes this data sheet, a detailed user's manual, and a number of application notes, all of which are referenced at the end of this data sheet The data sheet is intended to give an overview of the chip feature-set and of the operating AC/DC specifications. The 28F016SA (compatible with VS/MS28F016SV) User's Manual provides complete descriptions of the user modes, system interface examples and detailed descriptions of all principles of operation. It also contains the full list of software algorithm flowcharts, and a brief section on compatibility with the Intel VE28F008 and M28F008. #### 1.1 Enhanced Features The VS/MS28F016SV is backwards compatible with the VE28F008 and M28F008 and offers the following enhancements: - SmartVoltage Technology - Selectable 5.0V or 12.0V VPP - · VPP Level Bit in Block Status Register - Additional RY/BY# Configuration - Pulse-On-Write/Erase - Additional Upload Device Information Command Feedback - Device Revision Number - Device Proliferation Code - Device Configuration Code - x8/x16 Architecture - Block Locking - 2 Page Buffers - Instruction Queuing ### 1.2 Product Overview The VS/MS28F016SV is a high-performance, 16-Mbit (16,777,216-bit) block erasable, non-volatile random access memory, organized as either 1 Mword x 16 or 2 Mbyte x 8. The VS/MS28F016SV includes thirty-two 64-KB (65,536 byte) blocks or thirty-two 32-KW (32,768 word) blocks. A chip memory map is shown in Figure 3. The implementation of a new architecture, with many enhanced features, will improve the device operating characteristics and result in greater product reliability and ease of use. The VS/MS28F016SV incorporates SmartVoltage technology, providing $V_{CC}$ operation at both 3.3V and 5.0V and program and erase capability at $V_{PP}=12.0V$ or 5.0V. Operating at $V_{CC}=3.3V$ , the VS/MS28F016SV consumes approximately one-half the power consumption at 5.0V $V_{CC}$ , while 5.0V $V_{CC}$ provides highest read performance capability. $V_{PP}=5.0V$ operation eliminates the need for a separate 12.0V converter, while $V_{PP}=12.0V$ maximizes write/erase performance. In addition to the flexible program and erase voltages, the dedicated $V_{PP}$ gives complete code protection with $V_{PP} \leq V_{PPLK}$ . Depending on system design specifications, the VS/MS28F016SV is capable of supporting - 80 ns access times with a V $_{CC}$ of 5.0V $\pm 5\%$ and loading of 30 pF - 85 ns access times with a $V_{CC}$ of 5.0V $\pm\,10\,\%$ and loading of 100 pF - 120 ns access times with a $V_{CC}$ of 3.3V $\pm 5\%$ and loading of 50 pF A 3/5# input pin configures the device's internal circuitry for optimal 3.3V or 5.0V Read/Write operation. A Command User Interface (CUI) serves as the system interface between the microprocessor or microcontroller and the internal memory operation. Internal Algorithm Automation allows Byte/Word Writes and Block Erase operations to be executed using a Two-Write command sequence to the CUI in the same way as the VE28F008 or M28F008 8-Mbit FlashFile memory. A super-set of commands has been added to the basic VE28F008 or M28F008 command-set to achieve higher write performance and provide additional capabilities. These new commands and features include: - Page Buffer Writes to Flash - · Command Queuing Capability - · Automatic Data Writes during Erase - · Software Locking of Memory Blocks - Two-Byte Successive Writes in 8-bit Systems - Erase All Unlocked Blocks Writing of memory data is performed in either byte or word increments typically within 6 $\mu$ sec (12.0V V<sub>PP</sub>) — a 33% improvement over the VE28F008 or M28F008. A Block Erase operation erases one of the 32 blocks in about 1.0 sec (12.0V V<sub>PP</sub>), independent of the other blocks, which is about a 65% improvement over the VE28F008 or M28F008. Each block can be written and erased a minimum of 100,000 cycles. Systems can achieve one million Block Erase Cycles by providing wear-leveling algorithms and graceful block retirement. These techniques have already been employed in many flash file systems and hard disk drive designs. The VS/MS28F016SV incorporates two Page Buffers of 256 bytes (128 words) each to allow page data writes. This feature can improve a system write performance by up to 4.8 times over previous flash memory devices, which have no Page Buffers. All operations are started by a sequence of Write commands to the device. Three Status Registers (described in detail later in this data sheet) and a RY/BY# output pin provide information on the progress of the requested operation. While the VE28F008 or M28F008 requires an operation to complete before the next operation can be requested, the VS/MS28F016SV allows queuing of the next operation while the memory executes the current operation. This eliminates system overhead when writing several bytes in a row to the array or erasing several blocks at the same time. The VS/MS28F016SV can also perform Write operations to one block of memory while performing Erase of another block. The VS/MS28F016SV provides selectable block locking to protect code or data such as Device Drivers, PCMCIA card information, ROM-Executable O/S or Application Code. Each block has an associated non-volatile lock-bit which determines the lock status of the block. In addition, the VS/MS28F016SV has a master Write Protect pin (WP#) which prevents any modifications to memory blocks whose lock-bits are set. The VS/MS28F016SV contains three types of Status Registers to accomplish various functions: A Compatible Status Register (CSR) which is 100% compatible with the VE28F008 or M28F008 FlashFile memory Status Register. The CSR, when used alone, provides a straightforward upgrade capability to the VS/MS28F016SV from a VE28F008- or M28F008-based design. - A Global Status Register (GSR) which informs the system of command Queue status, Page Buffer status, and overall Write State Machine (WSM) status. - 32 Block Status Registers (BSRs) which provide block-specific status information such as the block lock-bit status. The GSR and BSR memory maps for Byte-Wide and Word-Wide modes are shown in Figures 4 and 5. The VS/MS28F016SV incorporates an open drain RY/BY# output pin. This feature allows the user to OR-tie many RY/BY# pins together in a multiple memory configuration such as a Resident Flash Array. Other configurations of the RY/BY# pin are enabled via special CUI commands and are described in detail in the 16-Mbit Flash Product Family User's Manual. The VS/MS28F016SV's Upload Device Information command is enhanced compared to the VE28F008 or M28F008, providing access to additional device information. This command uploads the Device Revision Number, Device Proliferation Code and Device Configuration Code. The Device Proliferation Code for the VS/MS28F016SV is 01H, and the Device Configuration Code identifies the current RY/BY# configuration. Section 4.4 documents the exact page buffer address locations for all uploaded information. A subsequent Page Buffer Swap and Page Buffer Read command sequence is necessary to read the correct device information. The VS/MS28F016SV also incorporates a dual chipenable function with two input pins, $CE_0\#$ and $CE_1\#$ . These pins have exactly the same functionality as the regular chip-enable pin, CE#, on the VE28F008 or M28F008. For minimum chip designs, $CE_1\#$ may be tied to ground and system logic may use $CE_0\#$ as the chip enable input. The VS/MS28F016SV uses the logical combination of these two signals to enable or disable the entire chip. Both $CE_0\#$ and $CE_1\#$ must be active low to enable the device. If either one becomes inactive, the chip will be disabled. This feature, along with the open drain RY/BY# pin, allows the system designer to reduce the number of control pins used in a large array of 16-Mbit devices. The BYTE# pin allows either x8 or x16 read/writes to the VS/MS28F016SV. BYTE# at logic low selects 8-bit mode with address A<sub>0</sub> selecting between low byte and high byte. On the other hand, BYTE# # int<sub>d</sub> #### VS28F016SV, MS28F016SV FlashFile™ Memory at logic high enables 16-bit operation with address $A_1$ becoming the lowest order address and address $A_0$ is not used (don't care). A device block diagram is shown in Figure 1. The VS/MS28F016SV is specified for a maximum access time of 80 ns ( $t_{ACC}$ ) at 5.0V operation (4.75V to 5.25V) in either the SE1 or SE2 grades. A corresponding maximum access time of 120 ns at 3.3V (3.15V to 3.45V) is achieved for reduced power consumption applications. The VS/MS28F016SV incorporates an Automatic Power Saving (APS) feature which substantially reduces the active current when the device is in static mode of operation (addresses not switching). In APS mode, the typical $I_{CC}$ current is 1 mA at 5.0V (0.8 mA at 3.3V). A deep power-down mode of operation is invoked when the RP# (called PWD# on the VE28F008 or M28F008) pin transitions low. This mode brings the device power consumption to less than 30.0 $\mu$ A, typically, and provides additional write protection by acting as a device reset pin during power transitions. A reset time of 500 ns (5.0V V<sub>CC</sub> operation) is required from RP# switching high until outputs are again valid. In the Deep Power-Down state, the WSM is reset (any current operation will abort) and the CSR, GSR and BSR registers are cleared. A CMOS standby mode of operation is enabled when either $CE_0\#$ or $CE_1\#$ transitions high and RP# stays high with all input control pins at CMOS levels. In this mode, the device typically draws an $I_{CC}$ standby current of 70 $\mu$ A at 5V $V_{CC}$ . #### 2.0 DEVICE PINOUT The VS/MS28F016SV 56L-SSOP pinout configuration is shown in Figure 2. Figure 1. Block Diagram # 2.1 Lead Descriptions | Symbol | Туре | Name and Function | |--------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> | INPUT | <b>BYTE-SELECT ADDRESS:</b> Selects between high and low byte when device is in x8 mode. This address is latched in x8 Data Writes. Not used in x16 mode (i.e., the A <sub>0</sub> input buffer is turned off when BYTE# is high). | | A <sub>1</sub> - A <sub>15</sub> | INPUT | <b>WORD-SELECT ADDRESSES:</b> Select a word within one 64-Kbyte block. A <sub>6-15</sub> selects 1 of 1024 rows, and A <sub>1-5</sub> selects 16 of 512 columns. These addresses are latched during Data Writes. | | A <sub>16</sub> - A <sub>20</sub> | INPUT | <b>BLOCK-SELECT ADDRESSES:</b> Select 1 of 32 Erase blocks. These addresses are latched during Data Writes, Erase and Lock-Block operations. | | DQ <sub>0</sub> - DQ <sub>7</sub> | INPUT/OUTPUT | LOW-BYTE DATA BUS: Inputs data and commands during CUI write cycles. Outputs array, buffer, identifier or status data in the appropriate read mode. Floated when the chip is de-selected or the outputs are disabled. | | DQ <sub>8</sub> - DQ <sub>15</sub> | INPUT/OUTPUT | HIGH-BYTE DATA BUS: Inputs data during x16 Data-Write operations. Outputs array, buffer or identifier data in the appropriate read mode; not used for Status Register reads. Floated when the chip is de-selected or the outputs are disabled. | | CE <sub>0</sub> #, CE <sub>1</sub> # | INPUT | <b>CHIP ENABLE INPUTS:</b> Activate the device's control logic, input buffers, decoders and sense amplifiers. With either $CE_0\#$ or $CE_1\#$ high, the device is de-selected and power consumption reduces to standby levels upon completion of any current Data-Write or Erase operations. Both $CE_0\#$ , $CE_1\#$ must be low to select the device. All timing specifications are the same for both signals. Device Selection occurs with the latter falling edge of $CE_0\#$ or $CE_1\#$ . The first rising edge of $CE_0\#$ or $CE_1\#$ disables the device. | | RP# | INPUT | RESET/POWER-DOWN: RP# low places the device in a Deep Power-Down state. All circuits that consume static power, even those circuits enabled in standby mode, are turned off. When returning from Deep Power-Down, a recovery time of t <sub>PHQV</sub> at 5.0V V <sub>CC</sub> is required to allow these circuits to power-up. When RP# goes low, any current or pending WSM operation(s) are terminated, and the device is reset. All Status Registers return to ready (with all status flags cleared). Exit from Deep Power-Down places the device in read array mode. | | OE# | INPUT | OUTPUT ENABLE: Gates device data through the output buffers when low. The outputs float to tri-state off when OE# is high. NOTE: CE <sub>x</sub> # overrides OE#, and OE# overrides WE#. | | WE# | INPUT | WRITE ENABLE: Controls access to the CUI, Page Buffers, Data Queue Registers and Address Queue Latches. WE# is active low, and latches both address and data (command or array) on its rising edge. Page Buffer addresses are latched on the falling edge of WE#. | # 2.1 Lead Descriptions (Continued) | Symbol | Туре | Name and Function | |-----------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RY/BY# | OPEN DRAIN<br>OUTPUT | <b>READY/BUSY:</b> Indicates status of the internal WSM. When low, it indicates that the WSM is busy performing an operation. RY/BY# floating indicates that the WSM is ready for new operations (or WSM has completed all pending operations), or erase is suspended, or the device is in deep power-down mode. This output is always active (i.e., not floated to tri-state off when OE# or CE <sub>0</sub> #, CE <sub>1</sub> # are high), except if a RY/BY# Pin Disable command is issued. | | WP# | INPUT | WRITE PROTECT: Erase blocks can be locked by writing a nonvolatile lockbit for each block. When WP# is low, those locked blocks as reflected by the Block-Lock Status bits (BSR.6), are protected from inadvertent data writes or erases. When WP# is high, all blocks can be written or erased regardless of the state of the lock-bits. The WP# input buffer is disabled when RP# transitions low (deep power-down mode). | | BYTE# | INPUT | <b>BYTE ENABLE:</b> BYTE $\#$ low places device in x8 mode. All data is then input or output on DQ <sub>0-7</sub> , and DQ <sub>8-15</sub> float. Address A <sub>0</sub> selects between the high and low byte. BYTE $\#$ high places the device in x16 mode, and turns off the A <sub>0</sub> input buffer. Address A <sub>1</sub> , then becomes the lowest order address. | | 3/5# | INPUT | <b>3.3/5.0 VOLT SELECT:</b> 3/5# high configures internal circuits for 3.3V operation. 3/5# low configures internal circuits for 5.0V operation. | | | | NOTE: | | | | Reading the array with 3/5# high in a 5.0V system could damage the device. Reference the power-up and reset timings (Section 5.7) for 3/5# switching delay to valid data. | | V <sub>PP</sub> | SUPPLY | WRITE/ERASE POWER SUPPLY (12.0V $\pm$ 0.6V, 5.0V $\pm$ 0.5V): For erasing memory array blocks or writing words/bytes/pages into the flash array. V <sub>PP</sub> = 5.0V $\pm$ 0.5V eliminates the need for a 12V converter, while connection to 1 2.0V $\pm$ 0.6V maximizes Write/Erase Performance. | | | | NOTE: | | | | Successful completion of write and erase attempts is inhibited with $V_{PP}$ at or below 1.5V. Write and erase attempts with $V_{PP}$ between 1.5V and 4.5V, between 5.5V and 11.4V, and above 12.6V produce spurious results and should not be attempted. | | V <sub>CC</sub> | SUPPLY | <b>DEVICE POWER SUPPLY (3.3V</b> $\pm$ <b>0.45V, 5.0V</b> $\pm$ <b>0.5V, 5.0</b> $\pm$ <b>0.25V):</b> To switch 3.3V to 5.0V (or vice versa), first ramp V <sub>CC</sub> down to GND, and then power to the new V <sub>CC</sub> voltage. | | | | Do not leave any power pins floating. | | GND | SUPPLY | <b>GROUND FOR ALL INTERNAL CIRCUITRY:</b> Do not leave any ground pins floating. | | NC | | NO CONNECT: Lead may be driven or left floating. | | | | | Figure 2. SSOP Pinout Configuration ### 3.0 MEMORY MAPS Figure 3. VS/MS28F016SV Memory Maps (Byte-Wide and Word-Wide Modes) # 3.1 Extended Status Registers Memory Map Figure 4. Extended Status Register Memory Map (Byte-Wide Mode) Figure 5. Extended Status Register Memory Map (Word-Wide Mode) ### 4.0 BUS OPERATIONS, COMMANDS AND STATUS REGISTER DEFINITIONS ### 4.1 Bus Operations for Word-Wide Mode (BYTE $\# = V_{IH}$ ) | Duo opoiati | 0110 101 | 11 O. u | **** | Juo (D . | · • " | * III/ | | | | |-----------------|----------|-----------------|-------------------------------------------------------|-------------------------------------------------------|-----------------|-----------------|-----------------|--------------------|-----------------| | Mode | Notes | RP# | CE <sub>1</sub> # | CE <sub>0</sub> # | OE# | WE# | A <sub>1</sub> | DQ <sub>0-15</sub> | RY/BY# | | Read | 1,2,7 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Х | D <sub>OUT</sub> | Х | | Output Disable | 1,6,7 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Х | High Z | Х | | Standby | 1,6,7 | V <sub>IH</sub> | V <sub>IL</sub><br>V <sub>IH</sub><br>V <sub>IH</sub> | V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>IH</sub> | Х | Х | X | High Z | Х | | Deep Power-Down | 1,3 | V <sub>IL</sub> | Х | Х | Х | Х | Х | High Z | V <sub>OH</sub> | | Manufacturer ID | 4 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | 0089H | V <sub>OH</sub> | | Device ID | 4 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | 66A0H | V <sub>OH</sub> | | Write | 1,5,6 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Х | D <sub>IN</sub> | Х | # 4.2 Bus Operations for Byte-Wide Mode (BYTE $\# = V_{II}$ ) | | | | | | | •=- | | | | |-----------------|-------|-----------------|-------------------------------------------------------|-------------------------------------------------------|-----------------|-----------------|-----------------|-------------------|-----------------| | Mode | Notes | RP# | CE <sub>1</sub> # | CE <sub>0</sub> # | OE# | WE# | A <sub>0</sub> | DQ <sub>0-7</sub> | RY/BY# | | Read | 1,2,7 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Х | D <sub>OUT</sub> | Х | | Output Disable | 1,6,7 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | Х | High Z | Х | | Standby | 1,6,7 | V <sub>IH</sub> | V <sub>IL</sub><br>V <sub>IH</sub><br>V <sub>IH</sub> | V <sub>IH</sub><br>V <sub>IL</sub><br>V <sub>IH</sub> | X | Х | X | High Z | Х | | Deep Power-Down | 1,3 | V <sub>IL</sub> | Х | Х | Х | Х | Х | High Z | V <sub>OH</sub> | | Manufacturer ID | 4 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | 89H | V <sub>OH</sub> | | Device ID | 4 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | A0H | V <sub>OH</sub> | | Write | 1,5,6 | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Х | D <sub>IN</sub> | Х | <sup>1.</sup> X can be V<sub>IH</sub> or V<sub>IL</sub> for address or control pins except for RY/BY#, which is either V<sub>OL</sub> or V<sub>OH</sub>. 2. RY/BY# output is open drain. When the WSM is ready, Erase is suspended or the device is in deep power-down mode. RY/BY# will be at V<sub>OH</sub> if it is tied to V<sub>CC</sub> through a resistor. RY/BY# at V<sub>OH</sub> is independent of OE# while a WSM operation is in progress. <sup>3.</sup> RP# at GND $\pm$ 0.2V ensures the lowest deep power-down current. $<sup>\</sup>underline{\textbf{4. A}_0} \text{ and } \textbf{A}_1 \text{ at } \textbf{V}_{\text{IL}} \text{ provide device manufacturer codes in x8 and x16 modes respectively. } \textbf{A}_0 \text{ and } \textbf{A}_1 \text{ at } \textbf{V}_{\text{IH}} \text{ provide device manufacturer codes}$ ID codes in x8 and x16 modes respectively. All other addresses are set to zero. <sup>5.</sup> Commands for Erase, Data Write, or Lock-Block operations can only be completed successfully when V<sub>PP</sub> = V<sub>PPH1</sub>or $V_{PP} = V_{PPH2}$ . 6. While the WSM is running, RY/BY# in level-mode (default) stays at $V_{OL}$ until all operations are complete. RY/BY# goes to $V_{OH}$ when the WSM is not busy or in erase suspend mode. <sup>7.</sup> RY/BY# may be at VOL while the WSM is busy performing various operations. For example, a Status Register read during a Write operation. # 4.3 VE28F008 and M28F008 Compatible Mode Command Bus Definitions | Command | Notes | Fi | rst Bus C | ycle | Sec | ond Bus | Cycle | | | |---------------------------------|-------|-------|-----------|---------------------|-------|---------|--------------------------------|--|--| | Command | Notes | Oper | Addr | Data <sup>(4)</sup> | Oper | Addr | Data(4) AD ID CSRD WD WD xxD0H | | | | Read Array | | Write | Х | xxFFH | Read | AA | AD | | | | Intelligent Identiier | 1 | Write | Х | xx90H | Read | IA | ID | | | | Read Compatible Status Register | 2 | Write | Х | xx70H | Read | Х | CSRD | | | | Clear Status Register | 3 | Write | Х | xx50H | | | | | | | Word/Byte Write | | Write | Х | xx40H | Write | WA | WD | | | | Alternate Word/Byte Write | | Write | Х | xx10H | Write | WA | WD | | | | Block Erase/Confirm | | Write | Х | xx20H | Write | ВА | xxD0H | | | | Erase Suspend/Resume | | Write | Х | xxB0H | Write | Х | xxD0H | | | **ADDRESS** DATA AD = Array Data AA = Array Address CSRD = CSR Data BA = Block Address IA = Identitier Address ID = Identifier Data WA = Write Address WD = Write Data X = Don't Care - 1. Following the Intelligent Identifier command, two Read operations access the manutacturer and device signature codes. - The CSR is automatically available after device enters data write, erase, or suspend operations. Clears CSR.3, CSR.4 and CSR.5. Also clears GSR.5 and all BSR.5, BSR.4 and BSR.2 bits. See Status Register defini- - 4. The upper byte of the data bus ( $DQ_{8-15}$ ) during command writes is a "Don't Care" in x16 operation of the device. # 4.4 VS/MS28F016SV—Performance Enhancement Command Bus Definitions | Command | Mode | Notes | Fi | rst Bus | Cycle | Sec | ond Bu | s Cycle | Third Bus Cycle | | | |------------------------------------------|------|----------|-------|---------|----------------------|-------|----------------|----------------------|-----------------|------|---------| | Command | wode | Notes | Oper | Addr | Data <sup>(13)</sup> | Oper | Addr | Data <sup>(13)</sup> | Oper | Addr | Data | | Read Extended<br>Status Register | | 1 | Write | X | xx71H | Read | RA | GSRD<br>BSRD | | | | | Page Buffer Swap | | 7 | Write | Х | xx72H | | | | | | | | Read Page Buffer | | | Write | Х | xx75H | Read | PA | PD | | | | | Single Load to<br>Page Buffer | | | Write | X | xx74H | Write | PA | PD | | | | | Sequential Load to | x8 | 4,6,10 | Write | Х | xxE0H | Write | Х | BCL | Write | Х | всн | | Page Buffer | x16 | 4,5,6,10 | Write | X | xxE0H | Write | Х | WCL | Write | Х | WCH | | Page Buffer Write | x8 | 3,4,9,10 | Write | Х | xx0CH | Write | A <sub>0</sub> | BC(L,H) | Write | WA | BC(H,L) | | to Flash | x16 | 4,5,10 | Write | X | xx0CH | Write | Х | WCL | Write | WA | WCH | | Two-Byte Write | x8 | 3 | Write | X | xxFBH | Write | A <sub>0</sub> | WD(L,H) | Write | WA | WD(H,L) | | Lock Block/<br>Confirm | | | Write | Х | xx77H | Write | BA | xxD0H | | | | | Upload Status<br>Bits/Confirm | | 2 | Write | Х | xx97H | Write | Х | xxD0H | | | | | Upload Device<br>Information/<br>Confirm | | 11 | Write | X | xx99H | Write | Х | xxD0H | | | | | Erase All Unlocked<br>Blocks/Confirm | | | Write | Х | xxA7H | Write | Х | xxD0H | | | | | RY/BY# Enable to<br>Level-Mode | | 8 | Write | Х | xx96H | Write | Х | xx01H | | | | | RY/BY# Pulse-<br>On-Write | | 8 | Write | X | xx96H | Write | Х | xx02H | | | - | | RY/BY# Pulse-<br>On-Erase | | 8 | Write | X | xx96H | Write | Х | xx03H | | | | | RY/BY# Disable | | 8 | Write | Х | xx96H | Write | Х | xx04H | | | | | RY/BY# Pulse-<br>On-Write/Erase | | 8 | Write | Х | xx96H | Write | Х | xx05H | | | | | Sleep | | 12 | Write | X | xxF0H | | | | | | | | Abort | | | Write | Х | xx80H | | | | | | | ### ADDRESS ADDRESS BA = Block Address PA = Page Butter Address RA = Extended Register Address WA = Write Address X = Don't Care DATA AD = Array Data PD = Page Buffer Data BSRD = BSR Data GSRD = GSR Data WC (L,H) = Word Count (Low, High) BC (L,H) = Byte Count (Low, High) WD (L,H) = Write Data (Low, High) #### NOTES: - 1. RA can be the GSR address or any BSR address. See Figures 4 and 5 for Extended Status Register memory maps. - 2. Upon device power-up, all BSR lock-bits come up locked. The Upload Status Bits command must be written to reflect the - 3. $A_0$ is automatically complemented to load second byte of data. BYTE# must be at $V_{IL}$ . $A_0$ value determines which - WD/BC is supplied first: $A_0 = 0$ looks at the WDL/BCL, $A_0 = 1$ looks at the WDH/BCH. 4. BCH/WCH must be at 00H for this product because of the 256-byte (128-word) Page Buffer size, and to avoid writing the Page Buffer contents to more than one 256-byte segment within an array block. They are simply shown for future Page - 5. In x16 mode, only the lower byte DQ<sub>0-7</sub> is used for WCL and WCH. The upper byte DQ<sub>8-15</sub> is a don't care. - 6. PA and PD (whose count is given in cycles 2 and 3) are supplied starting in the fourth cycle, which is not shown. - 7. This command allows the user to swap between available Page Buffers (0 or 1). - 8. These commands reconfigure RY/BY# output to one of two pulse-modes or enable and disable the RY/BY# function. - 9. Write address, WA, is the Destination address in the flash array which must match the Source address in the Page Buffer. Refer to the 16-Mbit Flash Product Family User's Manual. - 10. BCL = 00H corresponds to a byte count of 1. Similarly, WCL = 00H corresponds to a word count of 1. - 11. After writing the Upload Device Information command and the Confirm command, the following information is output at Page Buffer addresses specified below: | Address | Information | |---------------------------------------|---------------------------------| | 06H, 07H (Byte Mode) | Device Revision Number | | 03H (Word Mode) | Device Revision Number | | 1EH (Byte Mode) | Device Configuration Code | | 0FH (DQ <sub>0-7</sub> ) (Word Mode) | Device Configuration Code | | 1FH (Byte Mode) | Device Proliferation Code (01H) | | 0FH (DQ <sub>8-15</sub> ) (Word Mode) | Device Proliferation Code (01H) | A page buffer swap followed by a page buffer read sequence is necessary to access this information. The contents of all other Page Buffer locations, after the Upload Device Information command is written, are reserved for future implementation by Intel Corporation. See Section 4.8 for a description of the Device Configuration Code. This code also corresponds to data written to the 28F016SV after writing the RY/BY# Reconfiguration command. - 12. To ensure that the 28F0165V's power consumption during Sleep Mode reaches the deep power-down current level, the system also needs to de-select the chip by taking either or both $CE_0\#$ or $CE_1\#$ high. - 13. The upper byte of the data bus $(DQ_{8-15})$ during command writes is a Don't Care in x16 operation of the device. ### 4.5 Compatible Status Register | WSMS | ESS | ES | DWS | VPPS | R | R | R | |------|-----|----|-----|------|---|---|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | #### NOTES: CSR.7 = WRITE STATE MACHINE STATUS 1 = Ready 0 = Busy RY/BY# output or WSMS bit must be checked to determine completion of an operation (Erase, Erase Suspend, or Data Write) before the appropriate Status bit (ESS, ES or DWS) is checked for success. CSR.6 = ERASE-SUSPEND STATUS 1 = Erase Suspended 0 = Erase In Progress/Completed CSR.5 = ERASE STATUS 1 = Error In Block Erasure 0 = Successful Block Erase CSR.4 = DATA-WRITE STATUS 1 = Error in Data Write 0 = Data Write Successful $CSR.3 = V_{PP} STATUS$ $1 = V_{PP}$ Error Detect, Operation Abort $0 = V_{\text{PP}} \, OK$ If DWS and ES are set to "1" during an erase attempt, an improper command sequence was entered. Clear the CSR and attempt the operation again. The VPPS bit, unlike an A/D converter, does not provide continuous indication of V<sub>PP</sub> level. The WSM interrogates V<sub>PP</sub>'s level only after the Data-Write or Erase command sequences have been entered, and informs the system if V<sub>PP</sub> has not been switched on. VPPS is not guaranteed to report accurate feedback between VPPLK(max) and V<sub>PPH1</sub>(min) and between V<sub>PPH1</sub>(max) and V<sub>PPH2</sub>(min) and above $V_{PPH_2}(max)$ . CSR.2-0 = RESERVED FOR FUTURE ENHANCEMENTS These bits are reserved for future use; mask them out when polling the CSR. # int<sub>d</sub>® # VS28F016SV, MS28F016SV FlashFile™ Memory # 4.6 Global Status Register | WSMS | OSS | DOS | DSS | QS | PBAS | PBS | PBSS | |------|-----|-----|-----|----|------|-----|------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | GSR.7 = WRITE STATE MACHINE STATUS 1 = Ready 0 = Busy | NOTES: [1] RY/BY # output or WSMS bit must be checked to determine completion of an operation (Block Lock, Suspend, any RY/BY # reconfiguration, Upload Status Bits, Erase or Data Write) before the appropriate Status bit (OSS or DOS) is checked for success. | |----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GSR.6 = OPERATION SUSPEND STATUS | | | 1 = Operation Suspended<br>0 = Operation in Progress/Completed | | | GSR.5 = DEVICE OPERATION STATUS | | | 1 = Operation Unsuccessful | | | 0 = Operation Successful or Currently | | | Running GSR.4 = DEVICE SLEEP STATUS | | | 1 = Device in Sleep | | | 0 = Device Not in Sleep | | | MATRIX 5/4 | | | 0 0 = Operation Successful or Currently Running | If operation currently running, then $GSR.7 = 0$ . | | 0 1 = Device in Sleep mode or Pending Sleep | If device pending sleep, then GSR.7 $= 0$ . | | 1 0 = Operation Unsuccessful | | | 1 1 = Operation Unsuccessful or Aborted | Operation aborted: Unsuccessful due to Abort command. | | GSR.3 = QUEUE STATUS | | | 1 = Queue Full<br>0 = Queue Available | | | GSR.2 = PAGE BUFFER AVAILABLE STATUS | | | 1 = One or Two Page Buffers Available | The device contains two Page Buffers. | | 0 = No Page Buffer Available | <b>G</b> | | GSR.1 = PAGE BUFFER STATUS | | | 1 = Selected Page Buffer Ready | 0.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1.1 | | 0 = Selected Page Buffer Busy | Selected Page Buffer is currently busy with WSM operation | | GSR.0 = PAGE BUFFER SELECT STATUS | | | 1 = Page Buffer 1 Selected<br>0 = Page Buffer 0 Selected | | | 0 - Page buller 0 Selected | | **NOTE:**1. When multiple operations are queued, checking BSR.7 only provides indication of completion for that particular block. GSR.7 provides indication when all queued operations are completed. ### 4.7 Block Status Register | BS | BLS | BOS | BOAS | QS | VPPS | VPPL | R | |----|-----|-----|------|----|------|------|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | BSR.7 = BLOCK STATUS 1 = Ready 0 = Busy [1] RY/BY# output or BS bit must be checked to determine completion of an operation (Block Lock, Suspend, Erase or Data Write) before the appropriate Status bits (BOS, BLS) is checked for success. The BOAS bit will not be set until BSR.7 = 1. Operation halted via Abort command. BSR.6 = BLOCK LOCK STATUS 1 = Block Unlocked for Write/Erase 0 = Block Locked for Write/Erase BSR.5 = BLOCK OPERATION STATUS 1 = Operation Unsuccessful 0 = Operation Successful or Currently Running BSR.4 = BLOCK OPERATION ABORT STATUS 1 = Operation Aborted 0 = Operation Not Aborted MATRIX 5/4 0 0 = Operation Successful or Currently Running 0 1 = Not a Valid Combination 1 0 = Operation Unsuccessful 1 1 = Operation Aborted BSR.3 = QUEUE STATUS 1 =Queue Full0 =Queue Available $BSR.2 = V_{PP} STATUS$ $1 = V_{PP}$ Error Detect, Operation Abort $0 = V_{PP} OK$ $BSR.1 = V_{PP} LEVEL$ 1 = $V_{PP}$ Detected at 5.0V $\pm 10\%$ $0 = V_{PP}$ Detected at 12.0V $\pm 5\%$ BSR.1 is not guaranteed to report accurate feedback between the $V_{PPH1}$ and $V_{PPH2}$ voltage ranges. Writes and erases with $V_{PP}$ between $V_{PPLK}$ (max) and $V_{PPH1}$ (min), between $V_{PPH1}$ (max) and $V_{PPH2}$ (min), and above $V_{PPH2}$ (max) produce spurious results and should not be attempted. BSR.1 was a RESERVED bit on the 28F016SA. BSR.0 = RESERVED FOR FUTURE ENHANCEMENTS This bit is reserved for future use; mask it out when polling the BSRs. ### NOTE: When multiple operations are queued, checking BSR.7 only provides indication of completion for that particular block. GSR.7 provides indication when all queued operations are completed. # 4.8 Device Configuration Code | R | R | R | R | R | RB2 | RB1 | RB0 | |---|---|---|---|---|-----|-----|-----| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | # **NOTES:** Undocumented combinations of RB2-RB0 are reserved by Intel Corporation for future implementations and should not be used. DCC.2-DCC.0 = RY/BY# CONFIGURATION (RB2-RB0) 001 = Level Mode (Default) 010 = Pulse-On-Write 011 = Pulse-On-Erase 100 = RY/BY# Disabled 101 = Pulse-On-Write/Erase DCC.7-DCC.3 = RESERVED FOR FUTURE ENHANCEMENTS These bits are reserved for future use; mask them out when reading the Device Configuration Code. Set these bits to "0" when writing the desired RY/BY# configuration to the device. ### 5.0 ELECTRICAL SPECIFICATIONS ### 5.1 Absolute Maximum Ratings\* Temperature Under Bias —SE1 .....−55°C to +125°C —SE2 ..... -40°C to +125°C Storage Temperature $\dots -65^{\circ}$ to $+125^{\circ}$ C NOTICE: This data sheet contains information on products in the sampling and initial production phases of development. The specifications are subject to change without notice. Verify with your local Intel Sales office that you have the latest data sheet before finalizing a design. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. ### $V_{CC} = 3.3V \pm 0.15V \text{ Systems}(4)$ | Sym | Parameter | Notes | Min | Max | Units | Test Conditions | |-------------------|----------------------------------------------------------------------|-------|------|--------------------------|-------|-----------------| | T <sub>CSE2</sub> | Operating Temperature, SE2 | | -40 | + 125 | °C | | | T <sub>CSE1</sub> | Operating Temperature, SE1 | | -55 | + 125 | °C | | | V <sub>CC</sub> | V <sub>CC</sub> with Respect to GND | 1 | -0.2 | 7.0 | ٧ | | | V <sub>PP</sub> | V <sub>PP</sub> Supply Voltage with Respect to GND | 1,2 | -0.2 | 14.0 | ٧ | | | V | Voltage on any Pin (except $V_{CC}$ , $V_{PP}$ ) with Respect to GND | 1,5 | -0.5 | V <sub>CC</sub><br>+ 0.5 | V | | | I | Current into any Non-Supply Pin | 5 | | ±30 | mA | | | lout | Output Short Circuit Current | 3 | | 100 | mA | | #### $V_{CC} = 5.0V \pm 0.5V$ , $V_{CC} = 5.0V \pm 0.25V \text{ Systems}^{(4, 5)}$ | Sym | Parameter | Notes | Min | Max | Units | Test Conditions | |-------------------|----------------------------------------------------------------------|-------|------|-------|-------|-----------------| | T <sub>CSE2</sub> | Operating Temperature, SE2 | | -40 | + 125 | °C | | | T <sub>CSE1</sub> | Operating Temperature, SE1 | | -55 | + 125 | °C | | | $V_{CC}$ | V <sub>CC</sub> with Respect to GND | 1 | -0.2 | 7.0 | ٧ | | | $V_{PP}$ | V <sub>PP</sub> Supply Voltage with Respect to GND | 1,2 | -0.2 | 14.0 | ٧ | | | ٧ | Voltage on any Pin (except $V_{CC}$ , $V_{PP}$ ) with Respect to GND | 1,5 | -2.0 | 7.0 | V | | | I | Current into any Non-Supply Pin | 5 | | ±30 | mA | | | I <sub>OUT</sub> | Output Short Circuit Current | 3 | | 100 | mA | | - 1. Minimum DC voltage is -0.5V on input/output pins. During transitions, this level may undershoot to -2.0V for periods <20 ns. Maximum DC voltage on input/output pins is V $_{ m CC}$ + 0.5V which, during transitions, may overshoot to V $_{ m CC}$ + 2.0V for periods <20 ns. - 2. Maximum DC voltage on $V_{PP}$ may overshoot to $\pm 14.0 \text{V}$ for periods $\leq 20 \text{ ns}$ . - 3. Output shorted for no more than one second. No more than one output shorted at a time. - 4. AC specifications are valid at both voltage ranges. See DC Characteristics tables for voltage range-specific specifications. 5. This specification also applies to pin marked "NC". 6. 5% V<sub>CC</sub> specifications refer to the VS/MS28F016SV-80 in its high speed test configuration. # 5.2 Capacitance # For a 3.3V $\,\pm\,0.15V$ System: | Sym | Parameter | Notes | Тур | Max | Units | Test Conditions | |-------------------|-----------------------------------------------------------------|-------|-----|-----|-------|------------------------------------------| | C <sub>IN</sub> | Capacitance Looking into an Address/Control Pin | 1 | 6 | 8 | pF | $T_A = 25^{\circ}C, f = 1.0 \text{ MHz}$ | | C <sub>OUT</sub> | Capacitance Looking into an<br>Output Pin | 1 | 8 | 12 | pF | $T_A = 25^{\circ}C, f = 1.0 \text{ MHz}$ | | C <sub>LOAD</sub> | Load Capacitance Driven by<br>Outputs for Timing Specifications | 1,2 | | 50 | pF | For $V_{CC} = 3.3V \pm 0.15V$ | | | Equivalent Load Timing Circuit | | | 2.5 | ns | 50Ω transmission line delay | # For a 5.0V System: | Sym | Parameter | Notes | Тур | Max | Units | Test Conditions | |-------------------|-------------------------------------------------------|-------|-----|-----|-------|------------------------------------------| | C <sub>IN</sub> | Capacitance Looking into an Address/Control Pin | 1 | 6 | 8 | pF | $T_A = 25^{\circ}C, f = 1.0 \text{ MHz}$ | | C <sub>OUT</sub> | Capacitance Looking into an<br>Output Pin | 1 | 8 | 12 | pF | $T_A = 25$ °C, $f = 1.0$ MHz | | C <sub>LOAD</sub> | Load Capacitance Driven by | 1,2 | | 100 | pF | For $V_{CC}=5.0V\pm0.5V$ | | | Outputs for Timing Specifications | | | 30 | pF | For $V_{CC} = 5.0V \pm 0.25V$ | | | Equivalent Testing Load Circuit for $V_{CC} \pm 10\%$ | | | 2.5 | ns | $25\Omega$ transmission line delay | | | Equivalent Testing Load Circuit for $V_{CC} \pm 5\%$ | | | 2.5 | ns | $85\Omega$ transmission line delay | - NOTES: 1. Sampled, not 100% tested. Guaranteed by design. 2. To obtain iBIS models for the VS/MS28F016SV, please contact your local Intel/Distribution Sales Office. | 5.3 Timing Nomenclature | $t_{CE}$ | t <sub>ELQV</sub> time(t) from CE# (E) going low (L) to the outputs (Q) becoming valid (V) | |---------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------| | All 3.3V system timings are measured from where signals cross 1.5V. | $t_{OE}$ | t <sub>GLQV</sub> time(t) from OE # (G) going low (L) to the outputs (Q) becoming valid (V) | | For 5.0V systems use the standard JEDEC cross point definitions. | t <sub>ACC</sub> | $t_{AVQV}$ time(t) from address (A) valid (V) to the outputs (Q) becoming valid (V) | | Each timing parameter consists of 5 characters. | t <sub>AS</sub> | $t_{AVWH}$ time(t) from address (A) valid (V) to WE # (W) going high (H) | | Some common examples are defined as follows: | t <sub>DH</sub> | t <sub>WHDX</sub> time(t) from WE# (W) going high (H) to when the data (D) can become undefined (X) | | | Pin Characters | | Pin States | |----|----------------------------------|---|-----------------------------------| | Α | Address Inputs | Н | High | | D | Data Inputs | L | Low | | Q | Data Outputs | V | Valid | | Е | CE# (Chip Enable) | Х | Driven, but not Necessarily Valid | | F | BYTE# (Byte Enable) | Z | High Impedance | | G | OE# (Output Enable) | | | | W | WE# (Write Enable) | | | | Р | RP# (Deep Power-Down Pin) | | | | R | RY/BY# (Ready Busy) | | | | V | Any Voltage Level | | | | Υ | 3/5# Pin | | | | 5V | V <sub>CC</sub> at 4.5V Minimum | | | | 3V | V <sub>CC</sub> at 3.15V Minimum | | | Figure 6. Transient Input/Output Reference Waveform for $V_{CC}=5.0V\pm10\%$ (Standard Testing Configuration) Figure 7. Transient Input/Output Reference Waveform (V<sub>CC</sub> = 3.3V $\pm 0.15$ V) High Speed Reference Waveform (V<sub>CC</sub> = 5.0V $\pm 5\%$ ) ### NOTE: 1. Testing characteristics for VS/MS28F016SV-085 (Standard Testing Configuration) and VS/MS28F016SV-100. Figure 8. Transient Equivalent Testing Load Circuit (V $_{CC}=\,$ 5.0V $\,\pm\,$ 10%) Figure 9. Transient Equivalent Testing Load Circuit (V $_{\mbox{CC}}=\,3.3\mbox{V}\,\pm0.15\mbox{V})$ Figure 10. High Speed Transient Equivalent Testing Load Circuit (V $_{CC} = 5.0 V \pm 5\%$ ) 5.4 DC Characteristics $V_{CC}=3.3V~\pm0.15V,\,T_{CSE2}=-40^{\circ}C$ to $+125^{\circ}C,\,T_{CSE1}=-55^{\circ}C$ to $+125^{\circ}C$ | Sym | Parameter | Notes | Min | Max | Units | Test Conditions | |--------------------|---------------------------------------------|---------|-----|-----|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | l <sub>Ll</sub> | Input Load Current | 1 | | ± 1 | μΑ | $V_{CC} = V_{CC} Max,$<br>$V_{IN} = V_{CC} or GND$ | | I <sub>LO</sub> | Output Leakage Current | 1 | | ±10 | μΑ | $V_{CC} = V_{CC} Max,$<br>$V_{OUT} = V_{CC} or GND$ | | I <sub>CCS</sub> | V <sub>CC</sub> Standby<br>Current | 1,5 | | 130 | μΑ | $\begin{array}{l} V_{CC} = V_{CC} Max, \\ CE_0\#, CE_1\#, RP\# = V_{CC} \\ \pm 0.2V \\ BYTE\#, WP\#, 3/5\# = V_{CC} \\ \pm 0.2V or GND \pm 0.2V \end{array}$ | | | | | | 4 | mA | $V_{CC} = V_{CC}$ Max,<br>$CE_0$ #, $CE_1$ #, $RP$ # = $V_{IH}$<br>BYTE#, $WP$ #, $3/5$ # = $V_{IH}$ or $V_{IL}$ | | I <sub>CCD</sub> | V <sub>CC</sub> Deep Power-<br>Down Current | 1 | | 50 | μΑ | $RP\# = GND \pm 0.2V$ $BYTE\# = V_{CC} \pm 0.2V \text{ or }$ $GND \pm 0.2V$ | | I <sub>CCR</sub> 1 | V <sub>CC</sub> Read Current | 1,4,5 | | 60 | mA | $\begin{array}{c} \text{V}_{CC} = \text{V}_{CC} \text{ Max} \\ \text{CMOS: CE}_0 \#, \text{CE}_1 \# = \text{GND} \\ \pm 0.2 \text{V} \\ \text{BYTE} \# = \text{GND} \pm 0.2 \text{V or} \\ \text{V}_{CC} \pm 0.2 \text{V} \\ \text{Inputs} = \text{GND} \pm 0.2 \text{V or} \\ \text{V}_{CC} \pm 0.2 \text{V} \\ \text{TTL: CE}_0 \#, \text{CE}_1 \# = \text{V}_{IL}, \\ \text{BYTE} \# = \text{V}_{IL} \text{ or V}_{IH} \\ \text{INPUTS} = \text{V}_{IL} \text{ or V}_{IH}, \\ \text{f} = 8 \text{ MHz, I}_{OUT} = 0 \text{ mA} \end{array}$ | | I <sub>CCR</sub> 2 | V <sub>CC</sub> Read Current | 1,4,5,6 | | 40 | mA | $\begin{array}{c} V_{CC} = V_{CC} \text{ Max} \\ \text{CMOS: } \text{CE}_0 \#, \text{CE}_1 \# = \text{GND} \\ \pm 0.2 \text{V} \\ \text{BYTE} \# = \text{GND} \pm 0.2 \text{V or} \\ V_{CC} \pm 0.2 \text{V} \\ \text{Inputs} = \text{GND} \pm 0.2 \text{V or} \\ V_{CC} \pm 0.2 \text{V} \\ \text{TTL: } \text{CE}_0 \#, \text{CE}_1 \# = \text{V}_{\text{IL}}, \\ \text{BYTE} \# = \text{V}_{\text{IL}} \text{ or V}_{\text{IH}} \\ \text{INPUTS} = \text{V}_{\text{IL}} \text{ or V}_{\text{IH}}, \\ \text{f} = 4 \text{ MHz, } I_{\text{OUT}} = 0 \text{ mA} \end{array}$ | **5.4 DC Characteristics** (Continued) $V_{CC}=3.3V~\pm0.3V, T_{CSE2}=-40^{\circ}C~to~+125^{\circ}C, T_{CSE1}=-55^{\circ}C~to~+125^{\circ}C$ | Sym | Parameter | Notes | Min | Max | Units | Test Conditions | |-------------------|---------------------------------------------|-------|------|-------------------|-------|-------------------------------------------------------------------------------------| | I <sub>CCW</sub> | V <sub>CC</sub> Write Current | 1,6 | | 12 | mA | Word/Byte Write in Progress $V_{PP} = 12.0V \pm 5\%$ | | | | | | 17 | mA | Word/Byte Write in Progress $V_{PP} = 5.0V \pm 10\%$ | | I <sub>CCE</sub> | V <sub>CC</sub> Block Erase<br>Current | 1,6 | | 12 | mA | Block Erase in Progress $V_{PP} = 12.0V \pm 5\%$ | | | | | | 17 | mA | Block Erase in Progress $V_{PP} = 5.0V \pm 10\%$ | | ICCES | V <sub>CC</sub> Erase<br>Suspend Current | 1,2 | | 6 | mA | CE <sub>0</sub> #, CE <sub>1</sub> # = V <sub>IH</sub><br>Block Erase Suspended | | I <sub>PPS</sub> | V <sub>PP</sub> Standby/Read | 1 | | ±100 | μΑ | $V_{PP} \leq V_{CC}$ | | I <sub>PPR</sub> | Current | | | 200 | μΑ | $V_{PP} > V_{CC}$ | | I <sub>PPD</sub> | V <sub>PP</sub> Deep Power-<br>Down Current | 1 | | 50 | μΑ | RP# = GND ±0.2V | | I <sub>PPW</sub> | V <sub>PP</sub> Write Current | 1 | | 15 | mA | $V_{PP} = 12.0V \pm 5\%$<br>Word/Byte Write in Progress | | | | | | 25 | mA | $V_{PP} = 5.0V \pm 10\%$<br>Word/Byte Write in Progress | | I <sub>PPE</sub> | V <sub>PP</sub> Erase Current | 1 | | 10 | mA | $V_{PP} = 12.0V \pm 5\%$<br>Block Erase in Progress | | | | | | 20 | mA | $V_{PP} = 5.0V \pm 10\%$<br>Block Erase in Progress | | I <sub>PPES</sub> | V <sub>PP</sub> Erase<br>Suspend Current | 1 | | 200 | μΑ | V <sub>PP</sub> = V <sub>PPH1 or</sub> V <sub>PPH2</sub> ,<br>Block Erase Suspended | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | 0.8 | V | | | V <sub>IH</sub> | Input High Voltage | | 2.0 | V <sub>CC</sub> + | V | | | | | | | 0.3 | | | | $V_{OL}$ | Output Low<br>Voltage | | | 0.4 | V | $V_{CC} = V_{CC}$ Min and $I_{OL} = 4$ mA | **5.4 DC Characteristics** (Continued) $V_{CC}=3.3V~\pm0.15V,\,T_{CSE2}=-40^{\circ}C$ to $+125^{\circ}C,\,T_{CSE1}=-55^{\circ}C$ to $+125^{\circ}C$ | Sym | Parameter | Notes | Min | Max | Units | Test Conditions | |-------------------|-----------------------------------------------------|-------|----------------------|------|-------|----------------------------------------------------------| | V <sub>OH</sub> 1 | Output High<br>Voltage | | 2.4 | | V | $I_{OH} = -2.0 \text{ mA}$ $V_{CC} = V_{CC} \text{ Min}$ | | V <sub>OH</sub> 2 | | | V <sub>CC</sub> -0.2 | | V | $I_{OH} = -100 \mu\text{A}$ $V_{CC} = V_{CC} \text{Min}$ | | V <sub>PPLK</sub> | V <sub>PP</sub> Erase/Write<br>Lock Voltage | 3 | 0.0 | 1.8 | V | | | V <sub>PPH1</sub> | V <sub>PP</sub> during<br>Write/Erase<br>Operations | 3 | 4.5 | 5.5 | V | | | V <sub>PPH2</sub> | V <sub>PP</sub> during<br>Write/Erase<br>Operations | 3 | 11.4 | 12.6 | V | | | V <sub>LKO</sub> | V <sub>CC</sub> Erase/Write<br>Lock Voltage | | 1.8 | | V | | #### NOTES: - NOTES: 1. All currents are in RMS unless otherwise noted. These currents are valid for all product versions (package and speeds). 2. I<sub>CCES</sub> is specified with the device de-selected. If the device is read while in erase suspend mode, current draw is the sum of I<sub>CCES</sub> and I<sub>CCR</sub>. 3. Block Erases, Word/Byte Writes and Lock Block operations are inhibited when V<sub>PP</sub> ≤ V<sub>PPLK</sub> and not guaranteed in the ranges between V<sub>PPLK</sub>(max) and V<sub>PPH1</sub>(min), between V<sub>PPH1</sub>(max) and V<sub>PPH2</sub>(min) and above V<sub>PPH2</sub>(max). 4. Automatic Power Savings (APS) reduces I<sub>CCR</sub> to less than 3 mA in static operation. 5. CMOS Inputs are either V<sub>CC</sub> ±0.2V or GND ±0.2V. TTL Inputs are either V<sub>IL</sub> or V<sub>IH</sub>. 6. Sampled, but not 100% tested. Guaranteed by design. $\begin{array}{lll} \textbf{5.5} & \textbf{DC Characteristics} \\ \textbf{V}_{CC} = 5.0 \texttt{V} \,\pm\, 0.5 \texttt{V}, \, 5.0 \texttt{V} \,\pm\, 0.25 \texttt{V}, \, \textbf{T}_{CSE2} = \, -40 ^{\circ} \texttt{C} \,\, \text{to} \,\, +125 ^{\circ} \texttt{C}, \, \textbf{T}_{CSE1} = \,\, -55 ^{\circ} \texttt{C} \,\, \text{to} \,\, +125 ^{\circ} \texttt{C} \\ \end{array}$ | Sym | Parameter | Notes | Min | Max | Units | Test Conditions | |--------------------|---------------------------------------------|---------|-----|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ILI | Input Load Current | 1 | | ±1 | μΑ | $V_{CC} = V_{CC} Max$<br>$V_{IN} = V_{CC} or GND$ | | I <sub>LO</sub> | Output Leakage<br>Current | 1 | | ±10 | μΑ | $V_{CC} = V_{CC} Max$ $V_{IN} = V_{CC} or GND$ | | Iccs | V <sub>CC</sub> Standby<br>Current | 1,5 | | 130 | μΑ | $\begin{array}{l} V_{CC} = V_{CC}Max \\ CE_0\#, CE_1\#, RP\# = V_{CC\pm} \\ 0.2V \\ BYTE\#, WP\# = V_{CC\pm} \\ 0.2VorGND\pm0.2V \end{array}$ | | | | | | 4 | mA | $V_{CC} = V_{CC}$ Max<br>$CE_0$ #, $CE_1$ #, $RP$ # = $V_{IH}$<br>BYTE#, $WP$ #, $3/5$ # = $V_{IH}$ or $V_{IL}$ | | I <sub>CCD</sub> | V <sub>CC</sub> Deep Power-<br>Down Current | 1 | | 50 | μΑ | $\begin{array}{l} \text{RP\#} = \text{GND} \pm 0.2\text{V} \\ \text{BYTE\#} = \text{V}_{\text{CC}} \pm 0.2\text{V} \text{ or} \\ \text{GND} \pm 0.2\text{V} \end{array}$ | | I <sub>CCR</sub> 1 | V <sub>CC</sub> Read Current | 1,4,5 | | 135 | mA | $\begin{array}{c} V_{CC} = V_{CC} Max, \\ CMOS:CE_0\#, CE_1\# = GND \pm \\ 0.2V \\ BYTE\# = GND \pm 0.2V or \\ V_{CC} \pm 0.2V \\ Inputs = GND \pm 0.2V or \\ V_{CC} \pm 0.2V \\ TTL: CE_0\#, CE_1\# = V_{IL}, \\ BYTE\# = V_{IL} or V_{IH}, \\ Inputs = V_{IL} or V_{IH}, \\ f = 10 MHz, I_{OUT} = 0 mA \end{array}$ | | I <sub>CCR</sub> 2 | V <sub>CC</sub> Read Current | 1,4,5,6 | | 90 | mA | $\begin{split} &V_{CC} = V_{CC} \text{ Max,} \\ &C\text{MOS:CE}_0 \#, \text{CE}_1 \# = \text{GND} \pm \\ &0.2 \text{V} \\ &\text{BYTE} \# = \text{GND} \pm 0.2 \text{V or} \\ &V_{CC} \pm 0.2 \text{V} \\ &\text{Inputs} = \text{GND} \pm 0.2 \text{V or} \\ &V_{CC} \pm 0.2 \text{V} \\ &\text{TTL: CE}_0 \#, \text{CE}_1 \# = \text{V}_{\text{IL}}, \\ &\text{BYTE} \# = \text{V}_{\text{IL}} \text{ or V}_{\text{IH}}, \\ &\text{Inputs} = \text{V}_{\text{IL}} \text{ or V}_{\text{IH}}, \\ &\text{f} = 5 \text{ MHz, I}_{OUT} = 0 \text{ mA} \end{split}$ | **5.5 DC Characteristics** (Continued) $V_{CC}=5.0V\pm0.5V$ , $5.0V\pm0.25V$ , $T_{CSE2}=-40^{\circ}C$ to $+125^{\circ}C$ , $T_{CSE1}=-55^{\circ}C$ to $+125^{\circ}C$ | Sym | Parameter | Notes | Min | Max | Units | Test Conditions | |-------------------|---------------------------------------------|-------|--------|--------------------------|-------|-------------------------------------------------------------------------------------| | | | | IVIIII | | | | | ICCW | V <sub>CC</sub> Write Current | 1,6 | | 35 | mA | Word/Byte in Progress $V_{PP} = 12.0V \pm 5\%$ | | | | | | 40 | mA | Word/Byte in Progress $V_{PP} = 5.0V \pm 10\%$ | | I <sub>CCE</sub> | V <sub>CC</sub> Block Erase<br>Current | 1,6 | | 25 | mA | Block Erase in Progress $V_{PP} = 12.0V \pm 5\%$ | | | | | | 30 | mA | Block Erase in Progress $V_{PP} = 5.0V \pm 10\%$ | | I <sub>CCES</sub> | V <sub>CC</sub> Erase<br>Suspend Current | 1,2 | | 10 | mA | CE <sub>0</sub> #, CE <sub>1</sub> # = V <sub>IH</sub><br>Block Erase Suspended | | I <sub>PPS</sub> | V <sub>PP</sub> Standby/Read | 1 | | ± 100 | μΑ | $V_{PP} \leq V_{CC}$ | | $I_{PPR}$ | Current | | | 200 | μΑ | V <sub>PP</sub> > V <sub>CC</sub> | | I <sub>PPD</sub> | V <sub>PP</sub> Deep Power-<br>Down Current | 1 | | 50 | μΑ | RP# = GND ±0.2V | | I <sub>PPW</sub> | V <sub>PP</sub> Write Current | 1,6 | | 12 | mA | $V_{PP} = 12.0V \pm 5\%$<br>Word/Byte Write in Progress | | | | | | 22 | mA | $V_{PP} = 5.0V \pm 10\%$<br>Word/Byte Write in Progress | | I <sub>PPE</sub> | V <sub>PP</sub> Block Erase<br>Current | 1,6 | | 10 | mA | $V_{PP} = 12.0V \pm 5\%$<br>Block Erase in Progress | | | | | | 20 | mA | $V_{PP} = 5.0V \pm 10\%$<br>Block Erase in Progress | | I <sub>PPES</sub> | V <sub>PP</sub> Erase<br>Suspend Current | 1 | | 200 | μΑ | V <sub>PP</sub> = V <sub>PPH1</sub> or V <sub>PPH2</sub> ,<br>Block Erase Suspended | | V <sub>IL</sub> | Input Low Voltage | 6 | -0.5 | 0.8 | ٧ | | | V <sub>IH</sub> | Input High Voltage | 6 | 2.0 | V <sub>CC</sub><br>+ 0.5 | V | | # 5.5 DC Characteristics (Continued) $V_{CC} = 5.0 V \pm 0.5 V$ , $5.0 V \pm 0.25 V$ , $T_{CSE2} = -40 ^{\circ} C$ to $+125 ^{\circ} C$ , $T_{CSE1} = -55 ^{\circ} C$ to $+125 ^{\circ} C$ | Sym | Parameter | Notes | Min | Max | Units | Test Conditions | |-------------------|-----------------------------------------------------|-------|-------------------------|------|-------|----------------------------------------------------------| | V <sub>OL</sub> | Output Low<br>Voltage | 6 | | 0.45 | V | $V_{CC} = V_{CC}$ Min $I_{OL} = 5.8$ mA | | V <sub>OH</sub> 1 | Output High<br>Voltage | 6 | 0.85<br>V <sub>CC</sub> | | V | $I_{OH} = -2.5 \text{ mA}$ $V_{CC} = V_{CC} \text{ Min}$ | | V <sub>OH</sub> 2 | | 6 | V <sub>CC</sub><br>-0.4 | | | $I_{OH} = -100 \mu A$ $V_{CC} = V_{CC} Min$ | | V <sub>PPLK</sub> | V <sub>PP</sub> Write/Erase<br>Lock Voltage | 3,6 | 0.0 | 1.8 | V | | | V <sub>PPH1</sub> | V <sub>PP</sub> during<br>Write/Erase<br>Operations | | 4.5 | 5.5 | V | | | V <sub>PPH2</sub> | V <sub>PP</sub> during<br>Write/Erase<br>Operations | | 11.4 | 12.6 | V | | | V <sub>LKO</sub> | V <sub>CC</sub> Write/Erase<br>Lock Voltage | | 1.8 | | V | | #### NOTES: - 1. All currents are in RMS unless otherwise noted. These currents are valid for all product versions (package and speeds). - 2. ICCES is specified with the device de-selected. If the device is read while in erase suspend mode, current draw is the sum - 2. ICCES is specified with the device de-selected. If the device is read while in erase suspend mode, current draw is the sum of I<sub>CCES</sub> and I<sub>CCR</sub>. 3. Block Erases, Word/Byte Writes and Lock Block operations are inhibited when $V_{PP} \leq V_{PPLK}$ and not guaranteed in the ranges between $V_{PPLK}$ (max) and $V_{PPH1}$ (min), between $V_{PPH1}$ (max) and $V_{PPH2}$ (min) and above $V_{PPH2}$ (max). 4. Automatic Power Saving (APS) reduces $I_{CCR}$ to less than 1 mA in Static operation. 5. CMOS Inputs are either $V_{CC} \pm 0.2V$ or GND $\pm 0.2V$ . TTL Inputs are either $V_{IL}$ or $V_{IH}$ . 6. Sampled, not 100% tested. Guaranteed by design. 5.6 AC Characteristics—Read Only Operations(1) $V_{CC}=3.3V~\pm0.15V$ , $T_{CSE2}=-40^{\circ}C$ to $+125^{\circ}C$ , $T_{CSE1}=-55^{\circ}C$ to $+125^{\circ}C$ , Load =50 pF | | Versions | | | | Unito | |-------------------|------------------------------------------------------------------------|-------|-----|-----|-------| | Sym | Parameter | Notes | Min | Max | Units | | t <sub>AVAV</sub> | Read Cycle Time | | 120 | | ns | | t <sub>AVQV</sub> | Address to Output Delay (T <sub>ACC</sub> ) | | | 120 | ns | | t <sub>ELQV</sub> | CE# to Output Delay (T <sub>CE</sub> ) | 2,7 | | 120 | ns | | t <sub>PHQV</sub> | RP# High to Output Delay | | | 620 | ns | | t <sub>GLQV</sub> | OE# to Output Delay (T <sub>OE</sub> ) | 2 | | 45 | ns | | t <sub>ELQX</sub> | CE# to Output in Low Z | 3,7 | 0 | | ns | | t <sub>EHQZ</sub> | CE# to Output in High Z | 3,7 | | 50 | ns | | t <sub>GLQX</sub> | OE# to Output in Low Z | 3 | 0 | | ns | | t <sub>GHQZ</sub> | OE# to Output in High Z | 3 | | 30 | ns | | t <sub>OH</sub> | Output Hold from Address, CE# or OE#<br>Change, Whichever Occurs First | 3,7 | 0 | | ns | | t <sub>FLQV</sub> | BYTE# to Output Delay | 3 | | 120 | ns | | t <sub>FLQZ</sub> | BYTE# Low to Output in High Z | 3 | | 30 | ns | | t <sub>ELFL</sub> | CE# Low to BYTE# High or Low | 3,7 | | 5 | ns | # **Extended Status Register Reads** | Sym | Parameter | Notes | Min | Max | Units | |-------------------|--------------------------------|---------|-----|-----|-------| | t <sub>AVEL</sub> | Address Setup to CE# Going Low | 3,7,8,9 | 0 | | ns | | t <sub>AVGL</sub> | Address Setup to OE# Going Low | 3,7,9 | 0 | | ns | **5.6 AC Characteristics—Read Only Operations(1)** (Continued) $V_{CC} = 5.0V \pm 0.25V$ , $T_{CSE2} = -40^{\circ}C$ to $+125^{\circ}C$ , $T_{CSE1} = -55^{\circ}C$ to $+125^{\circ}C$ , Load = 30 pF $V_{CC} = 5.0V \pm 0.5V$ , $T_{CSE2} = -40^{\circ}C$ to $+125^{\circ}C$ , $T_{CSE1} = -55^{\circ}C$ to $+125^{\circ}C$ , Load = 100 pF | | Versions <sup>(4)</sup> | | VS/MS28F016SV-85<br>V <sub>CC</sub> ±5% <sup>(5)</sup> | | $\begin{array}{c} \text{VS/MS28F016SV-85} \\ \text{V}_{\text{CC}} \pm 10\%^{(6)} \end{array}$ | | VS/MS28F016SV-100<br>V <sub>CC</sub> ± 10% | | Unit | |----------------------------------------|---------------------------------------------------------------------------------|-------|--------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------|-----|--------------------------------------------|-----|------| | Sym | Parameter | Notes | Min | Max | Min | Max | Min | Max | | | t <sub>AVAV</sub> | Read Cycle Time | | 80 | | 85 | | 100 | | ns | | t <sub>AVQV</sub> | Address to Output<br>Delay (T <sub>ACC</sub> ) | | | 80 | | 85 | | 100 | ns | | t <sub>ELQV</sub> | CE# to Output<br>Delay (T <sub>CE</sub> ) | 2 | | 80 | | 85 | | 100 | ns | | t <sub>PHQV</sub> | RP# to Output<br>Delay | | | 400 | | 480 | | 480 | ns | | t <sub>GLQV</sub> | OE# to Output<br>Delay (T <sub>OE</sub> ) | 2 | | 30 | | 35 | | 40 | ns | | t <sub>ELQX</sub> | CE# to Output in Low Z | 3 | 0 | | 0 | | 0 | | ns | | t <sub>EHQZ</sub> | CE# to Output in High Z | 3 | | 25 | | 30 | | 35 | ns | | t <sub>GLQX</sub> | OE# to Output in Low Z | 3 | 0 | | 0 | | 0 | | ns | | t <sub>GHQZ</sub> | OE# to Output in<br>High Z | 3 | | 25 | | 30 | | 35 | ns | | t <sub>OH</sub> | Output Hold from<br>Address, CE# or<br>OE# Change,<br>Whichever Occurs<br>First | 3 | 0 | | 0 | | 0 | | ns | | t <sub>FLQV</sub> | BYTE# to Output<br>Delay | 3 | | 80 | | 85 | | 100 | ns | | t <sub>FLQZ</sub> | BYTE# Low to<br>Output in High Z | 3 | | 25 | | 30 | | 35 | ns | | t <sub>ELFL</sub><br>t <sub>ELFH</sub> | CE# Low to<br>BYTE# High or<br>Low | 3 | | 5 | | 5 | | 5 | ns | # **Extended Status Register Reads** | Sym | Parameter | Notes | Min | Max | Min | Max | Min | Max | Unit | |-------------------|--------------------------------|---------|-----|-----|-----|-----|-----|-----|------| | t <sub>AVEL</sub> | Address Setup to CE# Going Low | 3,7,8,9 | 0 | | 0 | | 0 | | ns | | t <sub>AVGL</sub> | Address Setup to OE# Going Low | 3,7,9 | 0 | | 0 | | 0 | | ns | #### NOTES: - 1. See AC Input/Output Reference Waveforms for timing measurements, Figures 6 and 7. - 2. OE# may be delayed up to t<sub>ELQV</sub>-t<sub>GLQV</sub> after the falling edge of CE#, without impacting t<sub>ELQV</sub>. - 3. Sampled, not 100% tested. Guaranteed by design. - 4. Device speeds are defined as: 80/85, 100 ns at $V_{CC} = 5.0V$ equivalent to 120 ns at $V_{CC} = 3.3V$ - 5. See the high speed AC Input/Output Reference Waveforms and AC Testing Load Circuit. - 6. See the standard AC Input/Output Reference Waveforms and AC Testing Load Circuit. - 7. $CE_x$ # is defined as the latter of $CE_0$ # or $CE_1$ # going low, or the f. - 8. This timing parameter is used to latch the correct BSR data onto the outputs. - 9. The address setup requirement for Extended Status Register reads must only be met referenced to the falling edge of the last control signal to become active ( $CE_0\#$ , $CE_1\#$ , or OE#). For example, if $CE_0\#$ or $CE_1\#$ are activated prior to OE# for an Extended Status Register read, specification $t_{AVGL}$ must be met. On the other hand, if either $CE_0\#$ or $CE_1\#$ (or both) are activated after OE#, specification $t_{AVEL}$ must be referenced. Figure 11. Read Timing Waveforms Figure 12. BYTE# Timing Waveforms ### 5.7 Power-Up and Reset Timings Figure 13. V<sub>CC</sub> Power-Up and RP# Reset Waveforms | Symbol | Parameter | Notes | Min | Max | Unit | |----------------------------------------|---------------------------------------------------------------------------|-------|-----|-----|------| | t <sub>PLYL</sub><br>t <sub>PLYH</sub> | RP# Low to 3/5# Low (High) | | 0 | | μs | | t <sub>YLPH</sub><br>t <sub>YHPH</sub> | 3/5# Low (High) to RP# High | 1 | 2 | | μs | | t <sub>PL5V</sub><br>t <sub>PL3V</sub> | RP# Low to $V_{CC}$ at 4.5V minimum (to $V_{CC}$ at 3.0V min or 3.6V max) | 2 | 0 | | μs | | t <sub>PHEL3</sub> | RP# High to CE# Low (3.3V V <sub>CC</sub> ) | 1 | 405 | | ns | | t <sub>PHEL5</sub> | RP# High to CE# Low (5V V <sub>CC</sub> ) | 1 | 330 | | ns | | t <sub>AVQV</sub> | Address Valid to Data Valid for $V_{CC} = 5V \pm 10\%$ | 3 | | 70 | ns | | t <sub>PHQV</sub> | RP# High to Data Valid for $V_{CC} = 5V \pm 10\%$ | 3 | | 400 | ns | CE $_0$ #, CE $_1$ # and OE# are switched low after Power-Up. 1. The tyLPH and/or tyHPH times must be strictly followed to guarantee all other read and write specifications for the VS/MS28F016SV. VS/MS28-0165V. 2. The power supply may start to switch concurrently with RP# going low. 3. The address access time and RP# high to data valid time are shown for 5.0V V<sub>CC</sub> operation of the 28F016SV-085 (Standard Test Configuration). Refer to the AC Chracteristics—Read Only Operations for 3.3V V<sub>CC</sub> and 5.0V V<sub>CC</sub> (High Speed Test Configuration) values. # 5.8 AC Characteristics for WE #—Controlled Command Write Operations(1) $V_{CC}=3.3V\pm0.15V$ , $T_{CSE2}=-40^{\circ}C$ to $+125^{\circ}C$ , $T_{CSE1}=-55^{\circ}C$ to $+125^{\circ}C$ , Load =50 pF | | Versions | | | | 11 | |-------------------------|--------------------------------------------------------------------------------------|----------|-----|-----|------| | Sym | Parameter | Notes | Min | Max | Unit | | t <sub>AVAV</sub> | Write Cycle Time | | 120 | | ns | | t <sub>VPWH</sub> (1,2) | V <sub>PP</sub> Setup to WE# Going High | 3 | 100 | | ns | | t <sub>PHEL</sub> | RP# Setup to CE# Going Low | 3,7 | 480 | | ns | | t <sub>ELWL</sub> | CE# Setup to WE# Going Low | 3,7 | 10 | | ns | | t <sub>AVWH</sub> | Address Setup to WE # Going High | 2,6 | 75 | | ns | | t <sub>DVWH</sub> | Data Setup to WE# Going High | 2,6 | 75 | | ns | | t <sub>WLWH</sub> | WE# Pulse Width | | 75 | | ns | | t <sub>WHDX</sub> | Data Hold from WE# High | 2 | 10 | | ns | | t <sub>WHAX</sub> | Address Hold from WE# High | 2 | 10 | | ns | | t <sub>WHEH</sub> | CE# Hold from WE# High | 3,7 | 10 | | ns | | t <sub>WHWL</sub> | WE# Pulse Width High | | 45 | | ns | | t <sub>GHWL</sub> | Read Recovery before Write | 3 | 0 | | ns | | t <sub>WHRL</sub> | WE# High to RY/BY# Going Low | 3 | | 100 | ns | | t <sub>RHPL</sub> | RP# Hold from Valid Status Register (CSR, GSR, BSR) Data and RY/BY# High | 3 | 0 | | ns | | t <sub>PHWL</sub> | RP# High Recovery to WE# Going Low | 3 | 480 | | ns | | twhgl | Write Recovery before Read | | 95 | | ns | | t <sub>QVVL</sub> (1,2) | V <sub>PP</sub> Hold from Valid Status Register (CSR, GSR, BSR) Data and RY/BY# High | 3 | 0 | | μs | | t <sub>WHQV</sub> (1) | Duration of Word/Byte Write Operation | 3,4,5,11 | 5 | | μs | | t <sub>WHQV</sub> (2) | Duration of Block Erase Operation | 3,4 | 0.3 | 10 | sec | # 5.8 AC Characteristics for WE #—Controlled Command Write Operations(1) (Continued) $V_{CC} = 5.0V \pm 0.25V$ , $T_{CSE2} = -40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ , $T_{CSE1} = -55^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ , Load = 30 pF $V_{CC} = 5.0V \pm 0.5V$ , $T_{CSE2} = -40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ , $T_{CSE1} = -55^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ , Load = 100 pF | | Versions | | | F016SV-85<br>±5% | | F016SV-85<br>± 10% | VS/MS28F<br>V <sub>CC</sub> : | | Unit | |----------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------|-----|------------------|-----|--------------------|-------------------------------|-----|------| | Sym | Parameter | Notes | Min | Max | Min | Max | Min | Max | 1 | | t <sub>AVAV</sub> | Write Cycle<br>Time | | 80 | | 85 | | 100 | | ns | | t <sub>VPWH</sub> <sup>(1)</sup><br>t <sub>VPWH</sub> <sup>(2)</sup> | V <sub>PP</sub> Setup to<br>WE# Going<br>High | 3 | 100 | | 100 | | 100 | | ns | | t <sub>PHEL</sub> | RP# Setup to<br>CE# Going<br>Low | 3,7 | 480 | | 480 | | 480 | | ns | | t <sub>ELWL</sub> | CE# Setup to<br>WE# Going<br>Low | 3,7 | 0 | | 0 | | 0 | | ns | | t <sub>AVWH</sub> | Address<br>Setup to<br>WE# Going<br>High | 2,6 | 50 | | 50 | | 50 | | ns | | t <sub>DVWH</sub> | Data Setup to<br>WE# Going<br>High | 2,6 | 50 | | 50 | | 50 | | ns | | t <sub>WLWH</sub> | WE# Pulse<br>Width | | 50 | | 60 | | 70 | | ns | | t <sub>WHDX</sub> | Data Hold<br>from WE#<br>High | 2 | 10 | | 10 | | 10 | | ns | | t <sub>WHAX</sub> | Address Hold<br>from WE#<br>High | 2 | 10 | | 10 | | 10 | | ns | | twheh | CE# Hold<br>from WE#<br>High | 3,7 | 10 | | 10 | | 10 | | ns | | t <sub>WHWL</sub> | WE# Pulse<br>Width High | | 30 | | 30 | | 30 | | ns | | t <sub>GHWL</sub> | Read<br>Recovery<br>before Write | 3 | 0 | | 0 | | 0 | | ns | | t <sub>WHRL</sub> | WE# High to<br>RY/BY#<br>Going Low | 3 | | 100 | | 100 | | 100 | ns | | <sup>†</sup> RHPL | RP# Hold<br>from Valid<br>Status<br>Register<br>(CSR, GSR,<br>BSR) Data<br>and RY/BY #<br>High | 3 | 0 | | 0 | | 0 | | ns | **5.8** AC Characteristics for WE #—Controlled Command Write Operations(1) $V_{CC} = 5.0V \pm 0.25V$ , $T_{CSE2} = -40^{\circ}C$ to $+125^{\circ}C$ , $T_{CSE1} = -55^{\circ}C$ to $+125^{\circ}C$ , Load = 30 pF $V_{CC} = 5.0V \pm 0.5V$ , $T_{CSE2} = -40^{\circ}C$ to $+125^{\circ}C$ , $T_{CSE1} = -55^{\circ}C$ to $+125^{\circ}C$ , Load = 100 pF (Continued) | | Versions | | | F016SV-85<br>±5% | | F016SV-85<br>± 10% | | 016SV-100<br>± 10% | Unit | |----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------|----------|-----|------------------|-----|--------------------|-----|--------------------|------| | Sym | Parameter | Notes | Min | Max | Min | Max | Min | Max | | | t <sub>PHWL</sub> | RP# High<br>Recovery to<br>WE# Going<br>Low | 3 | 1 | | 1 | | 1 | | μs | | <sup>t</sup> WHGL | Write<br>Recovery<br>before Read | | 60 | | 65 | | 70 | | ns | | t <sub>QVVL</sub> <sup>(1)</sup><br>t <sub>QVVL</sub> <sup>(2)</sup> | V <sub>PP</sub> Hold<br>from Valid<br>Status<br>Register<br>(CSR, GSR,<br>BSR) Data<br>and RY/<br>BY# High | 3 | 0 | | 0 | | 0 | | μs | | t <sub>WHQV</sub> (1) | Duration of<br>Word/Byte<br>Write<br>Operation | 3,4,5,11 | 4.5 | | 4.5 | | 4.5 | | μs | | t <sub>WHQV</sub> (2) | Duration of<br>Block Erase<br>Operation | 3,4 | 0.3 | 10 | 0.3 | 10 | 0.3 | 10 | sec | - 1. Read timings during write and erase are the same as for normal read. - 2. Refer to command definition tables for valid address and data values. - 3. Sampled, not 100% tested. Guaranteed by design. - 4. Write/Erase durations are measured to valid Status Register (CSR) Data. Vpp = 12.0V ±0.6V 5. Word/Byte Write operations are typically performed with 1 Programming Pulse. - 6. Address and Data are latched on the rising edge of WE# for all Command Write operations. 7. CE<sub>x</sub># is defined as the latter of CE<sub>0</sub># or CE<sub>1</sub># going low, or the first of CE<sub>0</sub># or CE<sub>1</sub># going high. - 7. CE<sub>X</sub># is defined as the latter of CE<sub>O</sub># or CE<sub>1</sub># golfig low, or the lifst of CE<sub>O</sub># of CE<sub>1</sub># golfig log. 8. Device speeds are defined as: 80/85, 100 ns at V<sub>CC</sub> = 5.0V equivalent to 120 ns at V<sub>CC</sub> = 3.3V 9. See the high speed AC Input/Output Reference Waveforms and AC Testing Load Circuit. 10. See the standard AC Input/Output Reference Waveforms and AC Testing Load Circuit. 11. The TBD information will be available in a technical paper. Please contact Intel's Application Hotline or your local sales office for more information. # VS28F016SV, MS28F016SV FlashFile™ Memory Figure 14. AC Waveforms for Command Write Operations # 5.9 AC Characteristics for CE #—Controlled Command Write Operations(1) $V_{CC}=3.3V~\pm0.15V$ , $T_{CSE2}=-40^{\circ}C$ to $+125^{\circ}C$ , $T_{CSE1}=-55^{\circ}C$ to $+125^{\circ}C$ , Load =50 pF | | Versions | | | | Unit | |-------------------------|--------------------------------------------------------------------------------------|----------|-----|-----|------| | Sym | Parameter | Notes | Min | Max | Unit | | $t_{AVAV}$ | Write Cycle Time | | 120 | | ns | | t <sub>PHWL</sub> | RP# Setup to WE# Going Low | 3 | 480 | | ns | | t <sub>VPEH</sub> (1,2) | V <sub>PP</sub> Setup to CE# Going High | 3,7 | 100 | | ns | | t <sub>WLEL</sub> | WE# Setup to CE# Going Low | 3,7 | 0 | | ns | | t <sub>AVEH</sub> | Address Setup to CE# Going High | 2,6,7 | 75 | | ns | | t <sub>DVEH</sub> | Data Setup to CE# Going High | 2,6,7 | 75 | | ns | | t <sub>ELEH</sub> | CE# Pulse Width | 7 | 75 | | ns | | t <sub>EHDX</sub> | Data Hold from CE# High | 2,7 | 10 | | ns | | t <sub>EHAX</sub> | Address Hold from CE# High | 2,7 | 10 | | ns | | t <sub>EHWH</sub> | WE# hold from CE# High | 3 | 10 | | ns | | t <sub>EHEL</sub> | CE# Pulse Width High | 7 | 45 | | ns | | t <sub>GHEL</sub> | Read Recovery before Write | 3 | 0 | | ns | | t <sub>EHRL</sub> | CE# High to RY/BY# Going Low | 3,7 | | 100 | ns | | t <sub>RHPL</sub> | RP# Hold from Valid Status Register (CSR, GSR, BSR) Data and RY/BY# High | 3 | 0 | | ns | | t <sub>PHEL</sub> | RP# High Recovery to CE# Going Low | 3,7 | 480 | | ns | | t <sub>EHGL</sub> | Write Recovery before Read | | 95 | | ns | | t <sub>QVVL</sub> (1,2) | V <sub>PP</sub> Hold from Valid Status Register (CSR, GSR, BSR) Data and RY/BY# High | 3 | 0 | | μs | | t <sub>EHQV</sub> (1) | Duration of Word/Byte Write Operation | 3,4,5,11 | 5 | | μs | | t <sub>EHQV</sub> (2) | Duration of Block Erase Operation | 4 | 0.3 | 10 | sec | # 5.9 AC Characteristics for CE #—Controlled Command Write Operations(1) $V_{CC} = 5.0V \pm 0.25V$ , $T_{CSE2} = -40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ , $T_{CSE1} = -55^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ , Load = 30 pF $V_{CC} = 5.0V \pm 0.5V$ , $T_{CSE2} = -40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ , $T_{CSE1} = -55^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ , Load = 100 pF | | Versions <sup>(4)</sup> | | VS/MS28 | F016SV-85 | VS/MS28 | F016SV-85 | VS/MS28F | 016SV-100 | | |-------------------------|-----------------------------------------------------------------------------------------|-------|-----------------|-----------|-----------------|-----------|----------|-----------|------| | | versions(*) | | V <sub>CC</sub> | ± 5% | V <sub>CC</sub> | ± 10% | Vcc | ± 10% | Unit | | Sym | Parameter | Notes | Min | Max | Min | Max | Min | Max | | | t <sub>AVAV</sub> | Write Cycle<br>Time | | 80 | | 85 | | 100 | | ns | | t <sub>PHWL</sub> | RP# Setup to<br>WE# Going<br>Low | 3 | 480 | | 480 | | 480 | | ns | | t <sub>VPEH</sub> (1,2) | V <sub>PP</sub> Setup to<br>CE# Going<br>High | 3,7 | 100 | | 100 | | 100 | | ns | | t <sub>WLEL</sub> | WE# Setup to<br>CE# Going<br>Low | 3,7 | 0 | | 0 | | 0 | | ns | | t <sub>AVEH</sub> | Address Setup<br>to CE# Going<br>High | 2,6,7 | 50 | | 50 | | 50 | | ns | | t <sub>DVEH</sub> | Data Setup to<br>CE# Going<br>High | 2,6,7 | 50 | | 50 | | 50 | | ns | | t <sub>ELEH</sub> | CE# Pulse<br>Width | 7 | 50 | | 60 | | 70 | | ns | | t <sub>EHDX</sub> | Data Hold from<br>CE# High | 2,7 | 10 | | 10 | | 10 | | ns | | t <sub>EHAX</sub> | Address Hold from CE# High | 2,7 | 10 | | 10 | | 10 | | ns | | t <sub>EHWH</sub> | WE Hold from<br>CE# High | 3,7 | 10 | | 10 | | 10 | | ns | | tehel | CE# Pulse<br>Width High | 7 | 30 | | 30 | | 30 | | ns | | t <sub>GHEL</sub> | Read Recovery before Write | 3 | 0 | | 0 | | 0 | | ns | | t <sub>EHRL</sub> | CE# High to<br>RY/BY# Going<br>Low | 3,7 | | 100 | | 100 | | 100 | ns | | <sup>t</sup> RHPL | RP# Hold from<br>Valid Status<br>Register<br>(CSR, GSR,<br>BSR) Data and<br>RY/BY# High | 3 | 0 | | 0 | | 0 | | ns | 5.9 AC Characteristics for CE # —Controlled Command Write Operations(1) $V_{CC} = 5.0V \pm 0.25V$ , $T_{CSE2} = -40^{\circ}C$ to $+125^{\circ}C$ , $T_{CSE1} = -55^{\circ}C$ to $+125^{\circ}C$ , Load = 30 pF $V_{CC} = 5.0V \pm 0.5V$ , $T_{CSE2} = -40^{\circ}C$ to $+125^{\circ}C$ , $T_{CSE1} = -55^{\circ}C$ to $+125^{\circ}C$ , Load = 100 pF (Continued) (Continued) | | Versions <sup>(4)</sup> | | VS/MS28I | F016SV-85 | VS/MS28 | F016SV-85 | VS/MS28F | 016SV-100 | | |-------------------------|----------------------------------------------------------------------------------------------------------|----------|-----------------|-----------|-------------------|-----------|-----------------|-----------|------| | | Versions(+) | | v <sub>cc</sub> | ± 5% | v <sub>cc</sub> : | ± 10% | v <sub>cc</sub> | ± 10% | Unit | | Sym | Parameter | Notes | Min | Max | Min | Max | Min | Max | | | t <sub>PHEL</sub> | RP# High<br>Recovery to<br>CE# Going<br>Low | 3,7 | 1 | | 1 | | 1 | | μs | | t <sub>EHGL</sub> | Write<br>Recovery<br>before Read | | 60 | | 65 | | 70 | | ns | | t <sub>QVVL</sub> (1,2) | V <sub>PP</sub> Hold<br>from Valid<br>Status<br>Register<br>(CSR, GSR,<br>BSR) Data at<br>RY/BY#<br>High | 3 | 0 | | 0 | | 0 | | μs | | t <sub>EHQV</sub> (1) | Duration of<br>Word/Byte<br>Write<br>Operation | 3,4,5,11 | 4.5 | | 4.5 | | 4.5 | | μs | | t <sub>EHQV</sub> (2) | Duration of<br>Block Erase<br>Operation | 3,4 | 0.3 | 10 | 0.3 | 10 | 0.3 | 10 | sec | - 1. Read timings during write and erase are the same as for normal read. - Refer to command definition tables for valid address and data values. - 3. Sampled, not 100% tested. Guaranteed by design. - 4. Write/erase durations are measured to valid Status Data. $V_{PP}=12.0V\pm0.6V$ . - 5. Word/Byte Write operations are typically performed with 1 Programming Pulse. - 6. Address and Data are latched on the rising edge of CE# for all command write operations. 7. CE<sub>x</sub># is defined as the latter of CE<sub>0</sub># or CE<sub>1</sub># going low, or the first of CE<sub>0</sub># or CE<sub>1</sub># going high. - 8. Device speeds are defined as: - Device speeds are defined as: 80/85, 100 ns at V<sub>CC</sub> = 5.0V equivalent to 120 ns at V<sub>CC</sub> = 3.3V See the high speed AC Input/Output Reference Waveforms and AC Testing Load Circuit. See the standard AC Input/Output Reference Waveforms and AC Testing Load Circuit. The TBD information will be available in a technical paper. Please contact Intel's Application Hotline or your local sales office for more information. # VS28F016SV, MS28F016SV FlashFile™ Memory Figure 15. Alternate AC Waveforms for Command Write Operations # 5.10 AC Characteristics for WE #—Controlled Page Buffer Write Operations(1) $V_{CC}=3.3V~\pm0.3V$ , $T_{CSE2}=-40^{\circ}C$ to $+125^{\circ}C$ , $T_{CSE1}=-55^{\circ}C$ to $+125^{\circ}C$ , Load =50 pF | Versions | | | | 28F016SV-120 | | | | | |-------------------|--------------------------------|-------|-----|--------------|-----|------|--|--| | Sym | Parameter | Notes | Min | Тур | Max | Unit | | | | t <sub>AVWL</sub> | Address Setup to WE# Going Low | 2 | 25 | | | ns | | | $V_{CC} = 5.0V \pm 0.5V$ , $T_{CSE2} = -40^{\circ}C$ to $+125^{\circ}C$ , $T_{CSE1} = -55^{\circ}C$ to $+125^{\circ}C$ , Load = 50 pF | | Versions(3) | V <sub>CC</sub> ±5% | 28F | 016SV-0 | 80(4) | | | | | |-------------------|--------------------------------|-----------------------|-----------------------------|-------------|-----------------------------|-----|-----|------|----| | | versions(°) | V <sub>CC</sub> ± 10% | 28F016SV-080 <sup>(5)</sup> | | 28F016SV-085 <sup>(5)</sup> | | | Unit | | | Sym | Parameter | Notes | Min | Min Typ Max | | Min | Тур | Max | | | t <sub>AVWL</sub> | Address Setup to WE# Going Low | 2 | 15 | | | 15 | | | ns | - 1. All other specifications for WE#—Controlled Write Operations can be found in section 5.8. - 2. Address must be valid during the entire WE# low pulse. - 3. Device speeds are defined as: - 80/85, 100 ns at V<sub>CC</sub> = 5.0V equivalent to 120 ns at V<sub>CC</sub> = 3.3V 4. See the high speed AC Input/Output Reference Waveforms and AC Testing Load Circuit. 5. See the standard AC Input/Output Reference Waveforms and AC Testing Load Circuit. # VS28F016SV, MS28F016SV FlashFile™ Memory Figure 16. WE #—Controlled Page Buffer Write Timing Waveforms (Loading Data to the Tape Buffer) ### 5.11 AC Characteristics for CE #—Controlled Page Buffer Write Operations(1) $V_{CC} = 3.3V \pm 0.3V$ , $T_{CSE2} = -40^{\circ}C$ to $+125^{\circ}C$ , $T_{CSE1} = -55^{\circ}C$ to $+125^{\circ}C$ , Load = 50 pF | Versions | | | | 28F016SV-120 | | | | | |-------------------|--------------------------------|-------|-----|--------------|-----|------|--|--| | Sym | Parameter | Notes | Min | Тур | Max | Unit | | | | t <sub>AVEL</sub> | Address Setup to CE# Going Low | 2, 3 | 25 | | | ns | | | $V_{CC} = 5.0V \pm 0.5V$ , $T_{CSE2} = -40$ °C to +125°C, $T_{CSE1} = -55$ °C to +125°C, Load = 50 pF | | Versions <sup>(4)</sup> | V <sub>CC</sub> ±5% | | 28F016SV-080 <sup>(5)</sup><br>28F016SV-080 <sup>(6)</sup> | | 28F016SV-085 <sup>(6)</sup> | | | Unit | |-------------------|-----------------------------------|---------------------|-----|------------------------------------------------------------|-----|-----------------------------|-----|-----|------| | Sym | Parameter | Notes | Min | Тур | Max | Min | Тур | Max | | | t <sub>AVEL</sub> | Address Setup<br>to CE# Going Low | 2, 3 | 15 | | | 15 | | | ns | #### NOTES: - 1. All other specifications for CE#—Controlled Write Operations can be found in section 5.9. - 2. Address must be valid during the entire CE# low pulse. - 3. CEx# is defined as the latter of $CE_0\#$ or $CE_1\#$ going low, or the first of $CE_0\#$ or $CE_1\#$ going high. - 4. Device speeds are defined as: - 80/85, 100 ns at $V_{CC} = 5.0V$ equivalent to - 120 ns at $V_{\rm CC}=3.3{\rm V}$ 5. See the high speed AC Input/Output Reference Waveforms and AC Testing Load Circuit. - 6. See the standard AC Input/Output Reference Waveforms and AC Testing Load Circuit. Figure 17. Controller Page Buffer Write Timing Waveforms (Loading Data to the Page Buffer) # 5.12 Erase and Word/Byte Write Performance(3,5) $V_{CC} = 3.3V \, \pm 0.15V, \, V_{PP} = 5.0V \, \pm 0.5V, \, T_{CSE2} = \, -40^{\circ}C \, \, to \, \, +125^{\circ}C, \, T_{CSE1} = \, -55^{\circ}C \, \, to \, \, +125^{\circ}C$ | Sym | Parameter | Notes | Typ <sup>(1)</sup> | Units | Test Conditions | |-----------------------|---------------------------------------------|-------|--------------------|-------|-----------------| | | Page Buffer Byte Write Time | 2,6,7 | 8 | μs | | | | Page Buffer Word Write Time | 2,6,7 | 16 | μs | | | t <sub>WHRH</sub> 1A | Byte Write Time | 2,7 | 29 | μs | | | t <sub>WHRH</sub> 1B | Word Write Time | 2,7 | 35 | μs | | | t <sub>WHRH</sub> (2) | Block Write Time | 2,7 | 1.9 | sec | Byte Write Mode | | t <sub>WHRH</sub> (3) | Block Write Time | 2,7 | 1.2 | sec | Word Write Mode | | | Block Erase Time | 2,7 | 1.4 | sec | | | | Full Chip Erase Time | 2,7 | 44.8 | sec | | | | Erase Suspend Latency Time to Read | 4 | 12 | μs | | | | Auto Erase Suspend Latency<br>Time to Write | | 15 | μs | | $V_{CC} = 3.3V \, \pm 0.15V, \, V_{PP} = 12.0V \, \pm 0.6V, \, T_{CSE2} = \, -40^{\circ}C \; to \, +125^{\circ}C, \, T_{CSE1} = \, -55^{\circ}C \; to \, +125^{\circ}C$ | Sym | Parameter | Notes | Typ(1) | Units | Test Conditions | |-----------------------|---------------------------------------------|-------|--------|-------|-----------------| | | Page Buffer Byte Write Time | 2,6,7 | 2.2 | μs | | | | Page Buffer Word Write Time | 2,6,7 | 4.4 | μs | | | t <sub>WHRH</sub> (1) | Word/Byte Write Time | 2,7 | 9 | μs | | | t <sub>WHRH</sub> (2) | Block Write Time | 2,7 | 0.6 | sec | Byte Write Mode | | t <sub>WHRH</sub> (3) | Block Write Time | 2,7 | 0.3 | sec | Word Write Mode | | | Block Erase Time | 2 | 0.8 | sec | | | | Full Chip Erase Time | 2,7 | 25.6 | sec | | | | Erase Suspend Latency Time to Read | 4 | 9 | μs | | | | Auto Erase Suspend Latency<br>Time to Write | | 12 | μs | | # 5.12 Erase and Word/Byte Write Performance<sup>(3,5)</sup> (Continued) $V_{CC} = 5.0 V, V_{PP} = 5.0 V \pm 0.5 V, T_{CSE2} = -40 ^{\circ} C \text{ to } +125 ^{\circ} C, T_{CSE1} = -55 ^{\circ} C \text{ to } +125 ^{\circ} C$ | Sym | Parameter | Notes | Typ <sup>(1)</sup> | Units | Test Conditions | |-----------------------|---------------------------------------------|-------|--------------------|-------|-----------------| | | Page Buffer Byte Write Time | 2,6,7 | 8 | μs | | | | Page Buffer Word Write Time | 2,6,7 | 16 | μs | | | t <sub>WHRH</sub> 1A | Byte Write Time | 2,7 | 20 | μs | | | t <sub>WHRH</sub> 1B | Word Write Time | 2,7 | 25 | μs | | | t <sub>WHRH</sub> (2) | Block Write Time | 2,7 | 1.4 | sec | Byte Write Mode | | t <sub>WHRH</sub> (3) | Block Write Time | 2,7 | 0.85 | sec | Word Write Mode | | | Block Erase Time | 2,7 | 1.0 | sec | | | | Full Chip Erase Time | 2,7 | 32.0 | sec | | | | Erase Suspend Latency Time to Read | 4 | 9 | μs | | | | Auto Erase Suspend Latency<br>Time to Write | | 12 | μs | | $V_{CC} = 5.0V \pm 0.5V, V_{PP} = 12.0V \pm 0.6V, T_{CSE2} = -40^{\circ}C \text{ to } + 125^{\circ}C, T_{CSE1} = -55^{\circ}C \text{ to } + 125^{\circ}C$ | Sym | Parameter | Notes | Typ(1) | Units | Test Conditions | |-----------------------|---------------------------------------------|-------|--------|-------|-----------------| | | Page Buffer Byte Write Time | 2,6,7 | 2.1 | μs | | | | Page Buffer Word Write Time | 2,6,7 | 4.1 | μs | | | t <sub>WHRH</sub> (1) | Word/Byte Write Time | 2,7 | 6 | μs | | | t <sub>WHRH</sub> (2) | Block Write Time | 2,7 | 0.4 | sec | Byte Write Mode | | t <sub>WHRH</sub> (3) | Block Write Time | 2,7 | 0.2 | sec | Word Write Mode | | | Block Erase Time | 2 | 0.6 | sec | | | | Full Chip Erase Time | 2,7 | 19.2 | sec | | | | Erase Suspend Latency Time to Read | 4 | 7 | μs | | | | Auto Erase Suspend Latency<br>Time to Write | | 10 | μs | | - NOTES: 1. 25°C, and normal voltages. 2. Excludes system-level overhead. 3. These performance numbers are valid for all speed versions. 4. Specification applies to interrupt latency for single block erase. Suspend latency for erase all unlocked blocks operation extends the maximum latency time to 270 µs. 5. Sampled, but not 100% tested. Guaranteed by design. 6. Assumes using the full Page Buffer to Write to Flash (256 bytes or 128 words). # 6.0 MECHANICAL SPECIFICATIONS Figure 18. Mechanical Specifications of the VS/MS28F0165V 56-Lead SSOP Package | | Family: Shrink Small Out-Line Package | | | | | | | |----------------|---------------------------------------|---------|---------|-------|--|--|--| | Countral | | | | | | | | | Symbol | Minimum | Nominal | Maximum | Notes | | | | | Α | | 1.80 | 1.90 | | | | | | A1 | 0.47 | 0.52 | 0.57 | | | | | | A2 | 1.18 | 1.28 | 1.38 | | | | | | В | 0.25 | 0.30 | 0.40 | | | | | | С | 0.13 | 0.15 | 0.20 | | | | | | D | 23.40 | 23.70 | 24.00 | | | | | | E | 13.10 | 13.30 | 13.50 | | | | | | e <sub>1</sub> | | 0.80 | | | | | | | H <sub>e</sub> | 15.70 | 16.00 | 16.30 | | | | | | N | | 56 | | | | | | | L <sub>1</sub> | 0.45 | 0.50 | 0.55 | | | | | | Υ | | | 0.10 | | | | | | а | 2° | 3° | 4° | | | | | | b | 3° | 4° | 5° | | | | | | R1 | 0.45 | 0.20 | 0.25 | | | | | | R2 | 0.15 | 0.20 | 0.25 | | | | | # **DEVICE NOMENCLATURE** | V | S | 2 | 8 | F | 0 | 1 | 6 | s | V | _ | 8 | 5 | | |------------------------|-----------|------|---|---|---|---|---|------|----------|------------|---------|---|---| | М | S | 2 | 8 | F | 0 | 1 | 6 | S | V | _ | 8 | 5 | ] | | <br>V = SE2<br>M = SE1 | <br> S = | SSOP | | | | | | SV = | = Smart\ | /oltage Te | ccess S | | _ | Depending on system design specifications, the VS/MS28F016SV-85 is capable of supporting - 85 ns access time with a $V_{CC}$ of 5.0V $\pm\,10\,\%$ and loading of 100 pF - 100 ns access time with a $V_{CC}$ of 5.0V $\pm 10\%$ and loading of 100 pF ### **ADDITIONAL INFORMATION** | Order Number | Document/Tool | | | | | |--------------------------------------------|-----------------------------------------------------------------------------------------------|--|--|--|--| | 297372 | 16-Mbit Flash Product Family User's Manual | | | | | | 292163 | AP-610 "Flash Memory In-System Code and Data Update Techinques" | | | | | | 292144 | AP-393 "28F016SV Compatibility with 28F016SA" | | | | | | 292127 | AP-378 "System Optimization Using the Enhanced Features of the 28F016SA" | | | | | | 292126 | AP-377 "16-Mbit Flash Product Family Software Drivers, 28F016SA/ 28F016SV/28F016XS/28F016XD" | | | | | | 292124 | AP-387 "Upgrade Considerations from the 28F008SA to the 28F016SA" | | | | | | 292123 | AP-374 "Flash Memory Write Protection Techniques" | | | | | | 292092 | AP-357 "Power Supply Solutions for Flash Memory" | | | | | | 292165 | AB-62 "Compiling Optimized Code for Embedded Flash RAM Memories" | | | | | | 294016 | ER-33 "ETOX™ Flash Memory Technology—Insight to Intel's Fourth Generation Process Innovation" | | | | | | 297508 | FLASHBuilder Utility | | | | | | Contact Intel/Distribution<br>Sales Office | Flash Cycling Utility | | | | | | Contact Intel/Distribution<br>Sales Office | 28F016SV iBIS Models | | | | | | Contact Intel/Distribution<br>Sales Office | 28F016SV VHDL/Verilog Models | | | | | | Contact Intel/Distribution<br>Sales Office | 28F016SV Timing Designer Library Files | | | | | | Contact Intel/Distribution<br>Sales Office | 28F016SV Orcad and ViewLogic Schematic Symbols | | | | | ### **DATA SHEET REVISION HISTORY** | Number | Description | | | | |--------|------------------|--|--|--| | 001 | Original Version | | | | INTEL CORPORATION, 2200 Mission College Blvd., Santa Clara, CA 95052; Tel. (408) 765-8080 Printed in U.S.A./xxxx/1295/B10M/xx xx ADVANCE INFORMATION