PGA204 PGA205 # Programmable Gain INSTRUMENTATION AMPLIFIER ## **FEATURES** - DIGITALLY PROGRAMMABLE GAIN: - PGA204: G=1, 10, 100, 1000V/V PGA205: G=1, 2, 4, 8V/V - LOW OFFSET VOLTAGE: 50µV max - LOW OFFSET VOLTAGE DRIFT: 0.25μV/°C - LOW INPUT BIAS CURRENT: 2nA max - LOW QUIESCENT CURRENT: 5.2mA typ - NO LOGIC SUPPLY REQUIRED - 16-PIN PLASTIC DIP, SOL-16 PACKAGES ## **APPLICATIONS** - DATA ACQUISITION SYSTEM - GENERAL PURPOSE ANALOG BOARDS - MEDICAL INSTRUMENTATION ## **DESCRIPTION** The PGA204 and PGA205 are low cost, general purpose programmable-gain instrumentation amplifiers offering excellent accuracy. Gains are digitally selected: PGA204—1, 10, 100, 1000, and PGA205—1, 2, 4, 8V/V. The precision and versatility, and low cost of the PGA204 and PGA205 make them ideal for a wide range of applications. Gain is selected by two TTL or CMOS-compatible address lines, $A_0$ and $A_1$ . Internal input protection can withstand up to $\pm 40 \text{V}$ on the analog inputs without damage. The PGA204 and PGA205 are laser trimmed for very low offset voltage ( $50\mu V$ ), drift ( $0.25\mu V/^{\circ}C$ ) and high common-mode rejection (115dB at G=1000). They operate with power supplies as low as $\pm 4.5V$ , allowing use in battery operated systems. Quiescent current is 5mA. The PGA204 and PGA205 are available in 16-pin plastic DIP, and SOL-16 surface-mount packages, specified for the -40°C to +85°C temperature range. International Airport Industrial Park • Mailing Address: PO Box 11400 • Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd. • Tucson, AZ 85706 Tel: (520) 746-1111 • Twx: 910-952-1111 • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132 PDS 11764 ## **SPECIFICATIONS** ## **ELECTRICAL** PGA204 G=1, 10, 100, 1000V/V At $T_A$ = +25°C, $V_S$ = $\pm 15 V,$ and $R_L$ = $2 k \Omega$ unless otherwise noted. | | | PGA204BP, BU | | PGA204AP, AU | | | | | |------------------------------------------------|-----------------------------------------------|--------------------|------------------------|-----------------------|----------|-----------------------|-----------------------|--------------------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | INPUT | T .050C | | 140.20/0 | ±50+100/G | | 125.20/0 | 1405 . 500/0 | \/ | | Offset Voltage, RTI<br>vs Temperature | $T_A=+25^{\circ}C$ $T_A=T_{MIN}$ to $T_{MAX}$ | | ±10+20/G<br>±0.1+0.5/G | ±0.25+5/G | | ±25+30/G<br>±0.25+5/G | ±125+500/G<br>±1+10/G | μV<br>μV/°C | | vs Power Supply | $V_{S}=\pm 4.5V$ to $\pm 18V$ | | 0.5+2/G | 3+10/G | | * | * | μV/V | | Long-Term Stability | 18 = 1101 10 = 101 | | ±0.2+0.5/G | 011070 | | * | | μV/mo | | Impedance, Differential | | | 10 <sup>10</sup> 6 | | | * | | Ω pF | | Common-Mode | | | 10 <sup>10</sup> 6 | | | * | | Ω pF | | Input Common-Mode Range | V <sub>O</sub> =0V (see text) | ±10.5 | ±12.7 | | * | * | | V | | Safe Input Voltage | | | | ±40 | | | * | V | | Common-Mode Rejection | $V_{CM}=\pm 10V$ , $\Delta R_{S}=1k\Omega$ | 00 | 00 | | 7.5 | 00 | | -ID | | | G=1<br>G=10 | 80<br>96 | 99<br>114 | | 75<br>90 | 90 | | dB<br>dB | | | G=100 | 110 | 123 | | 106 | 110 | | dB | | | G=1000 | 115 | 123 | | 106 | 110 | | dB | | BIAS CURRENT | | | ±0.5 | ±2 | | * | ±5 | nA | | vs Temperature | | | ±8 | | | * | | pA/°C | | Offset Current | | | ±0.5 | ±2 | | * | * | nA | | vs Temperature | | | ±8 | | | * | | pA/°C | | NOISE, Voltage, RTI(1): f=10Hz | G≥100, R <sub>S</sub> =0Ω | | 16 | | | * | | nV/√ <u>Hz</u> | | f=100Hz | G≥100, R <sub>S</sub> =0Ω | | 13 | | | * | | nV/√Hz | | f=1kHz | G≥100, R <sub>S</sub> =0Ω | | 13 | | | * | | nV/√Hz | | f <sub>B</sub> =0.1Hz to 10Hz<br>Noise Current | G≥100, R <sub>S</sub> =0Ω | | 0.4 | | | " | | μVр-р | | f=10Hz | | | 0.4 | | | * | | pA/√Hz | | f=1kHz | | | 0.2 | | | * | | pA/√Hz | | f <sub>B</sub> =0.1Hz to 10Hz | | | 18 | | | * | | рАр-р | | GAIN, Error | G=1 | | ±0.005 | ±0.024 | | * | ±0.05 | % | | | G=10 | | ±0.01 | ±0.024 | | * | ±0.05 | % | | | G=100 | | ±0.01 | ±0.024 | | * | ±0.05 | % | | a | G=1000 | | ±0.02 | ±0.05 | | * | ±0.1 | % | | Gain vs Temperature Nonlinearity | G=1 to 1000<br>G=1 | | ±2.5<br>±0.0004 | ±10<br>±0.001 | | * | ±0.002 | ppm/°C<br>% of FSR | | Nonlinearity | G=10 | | ±0.0004 | ±0.001 | | * | ±0.002 | % of FSR | | | G=100 | | ±0.0004 | ±0.002 | | * | ±0.004 | % of FSR | | | G=1000 | | ±0.0008 | ±0.01 | | * | ±0.02 | % of FSR | | OUTPUT | | | | | | | | | | Voltage, Positive <sup>(2)</sup> | $I_O$ =5mA, $T_{MIN}$ to $T_{MAX}$ | (V+)-1.5 | (V+)-1.3 | | * | * | | V | | Negative <sup>(2)</sup> | $I_O$ =-5mA, $T_{MIN}$ to $T_{MAX}$ | (V-)+1.5 | (V-)+1.3 | | * | * | | V | | Load Capacitance Stability | | | 1000 | | | * | | pF | | Short Circuit Current | | | +23/–17 | | | | | mA | | FREQUENCY RESPONSE Bandwidth, -3dB | G=1 | | 1 | | | * | | MHz | | Baridwidtii, –3dB | G=10 | | 80 | | | * | | kHz | | | G=100 | | 10 | | | * | | kHz | | | G=1000 | | 1 | | | * | | kHz | | Slew Rate | V <sub>O</sub> =±10V, G=10 | 0.3 | 0.7 | | * | * | | V/μs | | Settling Time <sup>(3)</sup> , 0.1% | G=1 | | 22 | | | * | | μs | | | G=10 | | 23 | | | * | | μs | | | G=100 | | 100 | | | * | | μs | | 0.01% | G=1000<br>G=1 | | 1000<br>23 | | | * | | μs | | 0.01/0 | G=10 | | 28 | | | * | | μs<br>μs | | | G=100 | | 140 | | | * | | μs | | | G=1000 | | 1300 | | | * | | μs | | Overload Recovery | 50% Overdrive | | 70 | | | * | | μs | | DIGITAL LOGIC | | | | | | | | | | Digital Ground Voltage, V <sub>DG</sub> | | V– | | (V+)-4 | * | | * | V | | Digital Low Voltage | | V– | _ | V <sub>DG</sub> +0.8V | * | | * | V | | Digital Input Current Digital High Voltage | | V | 1 | V+ | * | <u> </u> | * | μA<br>V | | | | V <sub>DG</sub> +2 | | | * | * | * | | | POWER SUPPLY, Voltage<br>Current | V <sub>IN</sub> =0V | ±4.5 | ±15<br>+5.2/–4.2 | ±18<br>±6.5 | * | * | *<br>±7.5 | V<br>mA | | TEMPERATURE RANGE | * IN-0 * | | 10.2/ 4.2 | | | | | 111/3 | | Specification Specification | | -40 | | +85 | * | | * | °C | | Operating | | -40 | | +125 | * | | * | °C | | Operating | | | | | | | | | <sup>\*</sup> Specification same as PGA204BP. NOTES: (1) Input-referred noise voltage varies with gain. See typical curves. (2) Output voltage swing is tested for $\pm 10$ V min on $\pm 11.4$ V power supplies. (3) Includes time to switch to a new gain. 04/205 ## **SPECIFICATIONS** ## **ELECTRICAL** PGA205 G=1, 2, 4, 8V/V At $T_A$ = +25°C, $V_S$ = ±15V, and $R_L$ = 2k $\Omega$ unless otherwise noted. | | | Р | GA205BP, BI | J | Р | GA205AP, A | U | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|--------------------------------|----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------|------------------------------------------------|---------------------------------------------------|----------------------------------------------------------| | PARAMETER | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | INPUT Offset Voltage, RTI vs Temperature vs Power Supply Long-Term Stability Impedance, Differential Common-Mode Input Common-Mode Range Safe Input Voltage Common-Mode Rejection | $T_A$ =+25°C $T_A$ = $T_{MIN}$ to $T_{MAX}$ $V_S$ =±4.5V to ±18V $V_O$ =0V (see text) $V_{CM}$ =±10V, $\Delta R_S$ =1k $\Omega$ | ±10.5 | ±10+20/G<br>±0.1+0.5/G<br>0.5+2/G<br>±0.2+0.5/G<br>10 <sup>10</sup> 6<br>10 <sup>10</sup> 6<br>±12.7 | ±50+100/G<br>±0.25+5/G<br>3+10/G | | ±25+30/G<br>±0.25+5/G<br>*<br>*<br>*<br>*<br>* | ±125+500/G<br>±1+10/G<br>* | μV<br>μV/°C<br>μV/V<br>μV/mo<br>Ω pF<br>Ω pF<br>V | | | G=1<br>G=2<br>G=4<br>G=8 | 80<br>85<br>90<br>95 | 94<br>100<br>106<br>112 | | 75<br>80<br>85<br>89 | 88<br>94<br>100<br>106 | | dB<br>dB<br>dB<br>dB | | BIAS CURRENT vs Temperature Offset Current vs Temperature | | | ±0.5<br>±8<br>±0.5<br>±8 | ±2<br>±2 | | *<br>*<br>* | ±5<br>* | nA<br>pA/°C<br>nA<br>pA/°C | | Noise Voltage, RTI <sup>(1)</sup> : $f=10Hz$<br>f=100Hz<br>f=1kHz<br>$f_B=0.1Hz$ to 10Hz<br>Noise Current<br>f=10Hz<br>f=1kHz | G=8, $R_S$ =0 $\Omega$<br>G=8, $R_S$ =0 $\Omega$<br>G=8, $R_S$ =0 $\Omega$<br>G=8, $R_S$ =0 $\Omega$ | | 19<br>15<br>15<br>0.5<br>0.4<br>0.2 | | | * * * * * * | | nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>μVp-p<br>pA/√Hz<br>pA/√Hz | | f <sub>B</sub> =0.1Hz to 10Hz GAIN, Error | G=1<br>G=2 | | 18<br>±0.005<br>±0.01 | ±0.024<br>±0.024 | | * | ±0.05<br>±0.05 | pAp-p<br>%<br>% | | Gain vs Temperature<br>Nonlinearity | G=4<br>G=8<br>G=1 to 8<br>G=1<br>G=2<br>G=4<br>G=8 | | ±0.01<br>±0.01<br>±2.5<br>±0.00024<br>±0.00024<br>±0.00024<br>±0.00024 | ±0.024<br>±0.024<br>±10<br>±0.001<br>±0.002<br>±0.002<br>±0.002 | | * * * * * * | ±0.05<br>±0.05<br>*<br>±0.002<br>±0.004<br>±0.004 | % % ppm/°C % of FSR % of FSR % of FSR % of FSR % of FSR | | OUTPUT Voltage, Positive <sup>(2)</sup> Negative <sup>(2)</sup> Load Capacitance Stability Short Circuit Current | I <sub>O</sub> =5mA, T <sub>MIN</sub> to T <sub>MAX</sub><br>I <sub>O</sub> =-5mA, T <sub>MIN</sub> to T <sub>MAX</sub> | (V+)-1.5<br>(V-)+1.5 | (V+)-1.3<br>(V-)+1.3<br>1000<br>+23/-17 | | * | * * * | | V<br>V<br>pF<br>mA | | FREQUENCY RESPONSE | | | | | | | | | | Bandwidth, –3dB Slew Rate Settling Time <sup>(3)</sup> , 0.1% 0.01% | G=1<br>G=2<br>G=4<br>G=8<br>V <sub>0</sub> =±10V, G=8<br>G=1<br>G=2<br>G=4<br>G=8<br>G=1<br>G=2<br>G=4 | 0.3 | 1<br>400<br>200<br>100<br>0.7<br>22<br>22<br>23<br>23<br>23<br>23<br>23<br>25 | | ٠ | | | MHz<br>kHz<br>kHz<br>kHz<br>V/µs<br>µs<br>µs<br>µs<br>µs | | Overload Recovery | G=8<br>50% overdrive | | 28<br>70 | | | * | | μs<br>μs | | DIGITAL LOGIC INPUTS Digital Ground Voltage, V <sub>DG</sub> Digital Low Voltage Digital Low Current Digital High Voltage | | V-<br>V-<br>V <sub>DG</sub> +2 | 1 | (V+)-4<br>V <sub>DG</sub> +0.8V<br>V+ | * * | * | * * | V<br>V<br>μΑ<br>V | | POWER SUPPLY, Voltage Current | V <sub>IN</sub> =0V | ±4.5 | ±15<br>+5.2/–4.2 | ±18<br>±6.5 | * | * | *<br>±7.5 | V<br>mA | | TEMPERATURE RANGE Specification Operating $\theta_{\mathrm{JA}}$ | | -40<br>-40 | 80 | +85<br>+125 | * | * | * | °C,W | $<sup>^{\</sup>star}$ Specification same as PGA204BP. NOTES: (1) Input-referred noise voltage varies with gain. See typical curves. (2) Output voltage swing is tested for $\pm 10$ V min on $\pm 11.4$ V power supplies. (3) Includes time to switch to a new gain. ## **PACKAGE INFORMATION** | MODEL | PACKAGE | PACKAGE DRAWING<br>NUMBER <sup>(1)</sup> | |----------|----------------------|------------------------------------------| | PGA204AP | 16-Pin Plastic DIP | 180 | | PGA204BP | 16-Pin Plastic DIP | 180 | | PGA204AU | SOL-16 Surface Mount | 211 | | PGA204BU | SOL-16 Surface Mount | 211 | | PGA205AP | 16-Pin Plaseic DIP | 180 | | PGA205BP | 16-Pin Plastic DIP | 180 | | PGA205AU | SOL-16 Surface Mount | 211 | | PGA205BU | SOL-16 Surface Mount | 211 | NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix D of Burr-Brown IC Data Book. ## **ABSOLUTE MAXIMUM RATINGS** | Supply Voltage | ±18V | |-----------------------------------|-----------------| | Analog Input Voltage Range | ±40V | | Logic Input Voltage Range | ±V <sub>S</sub> | | Output Short-Circuit (to ground) | Continuous | | Operating Temperature | 40°C to +125°C | | Storage Temperature | 40°C to +125°C | | Junction Temperature | +150°C | | Lead Temperature (soldering –10s) | +300°C | ## **ORDERING INFORMATION** | MODEL | GAINS | PACKAGE | TEMPERATURE RANGE | |----------|---------------------|----------------------|-------------------| | PGA204AP | 1, 10, 100, 1000V/V | 16-Pin Plastic DIP | -40 to +85°C | | PGA204BP | 1, 10, 100, 1000V/V | 16-Pin Plastic DIP | -40 to +85°C | | PGA204AU | 1, 10, 100, 1000V/V | SOL-16 Surface-Mount | -40 to +85°C | | PGA204BU | 1, 10, 100, 1000V/V | SOL-16 Surface-Mount | -40 to +85°C | | PGA205AP | 1, 2, 4, 8V/V | 16-Pin Plastic DIP | -40 to +85°C | | PGA205BP | 1, 2, 4, 8V/V | 16-Pin Plastic DIP | -40 to +85°C | | PGA205AU | 1, 2, 4, 8V/V | SOL-16 Surface-Mount | -40 to +85°C | | PGA205BU | 1, 2, 4, 8V/V | SOL-16 Surface-Mount | -40 to +85°C | ### **DICE INFORMATION** | PAD | FUNCTION | PAD | FUNCTION | |-----|--------------------------------------------------|-----|-----------------| | 1 | V <sub>O1</sub> | 9 | V <sub>O2</sub> | | 2 | | 10 | Ref | | 3 | _ | 11 | Vo | | 4 | V- <sub>IN</sub> | 12 | Feedback | | 5 | V+ <sub>IN</sub> | 13 | V+ | | 6 | V <sub>OS</sub> Adj<br>V <sub>OS</sub> Adj<br>V– | 14 | Dig. Ground | | 7 | V <sub>OS</sub> Adj | 15 | $A_0$ | | 8 | V- | 16 | A <sub>1</sub> | Substrate Bias: Internally connected to V- power supply. ## **MECHANICAL INFORMATION** | | MILS (0.001") | MILLIMETERS | |--------------------------------------------|--------------------------------|----------------------------------------------| | Die Size<br>Die Thickness<br>Min. Pad Size | 186 x 130 ±5<br>20 ±3<br>4 x 4 | 4.72 x 3.30 ±0.13<br>0.51 ±0.08<br>0.1 x 0.1 | | Backing | | Gold | PGA204/205 DIE TOPOGRAPHY ### **PIN CONFIGURATION** ## ELECTROSTATIC DISCHARGE SENSITIVITY This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. BURR-BROWN® DC 4 204/205 ## TYPICAL PERFORMANCE CURVES At $T_A = +25^{\circ}C$ , and $V_S = \pm 15V$ , unless otherwise noted. At $T_A$ = +25°C, and $V_S$ = ±15V, unless otherwise noted. DC 4 204/205 At $T_A = +25$ °C, and $V_S = \pm 15$ V, unless otherwise noted. 0 At $T_A$ = +25°C, and $V_S$ = ±15V, unless otherwise noted. SMALL-SIGNAL RESPONSE, G = 1 LARGE-SIGNAL RESPONSE, G = 1 SMALL-SIGNAL RESPONSE, G = 10 LARGE-SIGNAL RESPONSE, G = 10 SMALL-SIGNAL RESPONSE, G = 1000 LARGE-SIGNAL RESPONSE, G = 1000 DC 4 204/20E At $T_A = +25$ °C, and $V_S = \pm 15$ V, unless otherwise noted. ## APPLICATION INFORMATION Figure 1 shows the basic connections required for operation of the PGA204/205. Applications with noisy or high impedance power supplies may require decoupling capacitors close to the device pins as shown. The output is referred to the output reference (Ref) terminal which is normally grounded. This must be a low-impedance connection to assure good common-mode rejection. A resistance of $5\Omega$ in series with the Ref pin will cause a typical device to degrade to approximately 80dB CMR (G=1). The PGA204/205 has an output feedback connection (pin 12). Pin 12 must be connected to the output terminal (pin 11) for proper operation. The output Feedback connection can be used to sense the output voltage directly at the load for best accuracy. ### **DIGITAL INPUTS** The digital inputs $A_0$ and $A_1$ select the gain according to the logic table in Figure 1. Logic "1" is defined as a voltage greater than 2V above digital ground potential (pin 14). Digital ground can be connected to any potential from the V– power supply to 4V less than V+. Digital ground is normally connected to ground. The digital inputs interface directly CMOS and TTL logic components. Approximately 1µA flows out of the digital input pins when a logic "0" is applied. Logic input current is nearly zero with a logic "1" input. A constant current of approximately FIGURE 1. Basic Connections. BURR-BROWN® FIGURE 2. Switch or Jumper-Selected Digital Inputs. 1.3mA flows in the digital ground pin. It is good practice to return digital ground through a separate connection path so that analog ground is not affected by the digital ground current. The digital inputs, $A_0$ and $A_1$ , are not latched; a change in logic inputs immediately selects a new gain. Switching time of the logic is approximately 1 $\mu$ s. The time to respond to gain change is effectively the time it takes the amplifier to settle to a new output voltage in the newly selected gain (see settling time specifications). Many applications use an external logic latch to access gain control data from a high speed data bus (see Figure 7). Using an external latch isolates the high speed digital bus from sensitive analog circuitry. Locate the latch circuitry as far as practical from analog circuitry. Some applications select gain of the PGA204/205 with switches or jumpers. Figure 2 shows pull-up resistors connected to assure a noise-free logic "1" when the switch, jumper or open-collector logic is open or off. Fixed-gain applications can connect the logic inputs directly to V+ or V- (or other valid logic level); no resistor is required. #### **OFFSET VOLTAGE** Voltage offset of the PGA204/205 consists of two components—input stage offset and output stage offset. Both components are specified in the specification table in equation form: $$V_{OS} = V_{OSI} + V_{OSO} / G$$ (1) where V<sub>OS</sub> total is the combined offset, referred to the input. $V_{OSI}$ is the offset voltage of the input stage, $A_1$ and $A_2$ . $V_{OSO}$ is the offset voltage of the output difference amplifier, $A_3$ . $V_{OSI}$ and $V_{OSO}$ do not change with gain. The composite offset voltage $V_{OS}$ changes with gain because of the gain term in equation 1. Input stage offset dominates in high gain (G $\geq$ 100); both sources of offset may contribute at low gain (G=1 to 10). ## **OFFSET TRIMMING** Both the input and output stages are laser trimmed for very low offset voltage and drift. Many applications require no external offset adjustment. Figure 3 shows an optional input offset voltage trim circuit. This circuit should be used to adjust only the input stage offset voltage of the PGA204/205. Do this by programming FIGURE 3. Optional Offset Voltage Trim Circuit. BURR-BROWN® DC 4 204/20 it to its highest gain and trimming the output voltage to zero with the inputs grounded. Drift performance usually improves slightly when the input offset is nulled with this procedure. Do not use the input offset adjustment to trim system offset or offset produced by a sensor. Nulling offset that is not produced by the input amplifiers will increase temperature drift by approximately $3.3\mu V/^{\circ}C$ per 1mV of offset adjustment. Many applications that need input stage offset adjustment do not need output stage offset adjustment. Figure 3 also shows a circuit for adjusting output offset voltage. First, adjust the input offset voltage as discussed above. Then program the device for G=1 and adjust the output to zero. Because of the interaction of these two adjustments at G=8, the PGA205 may require iterative adjustment. The output offset adjustment can be used to trim sensor or system offsets without affecting drift. The voltage applied to the Ref terminal is summed with the output signal. Low impedance must be maintained at this node to assure good common-mode rejection. This is achieved by buffering the trim voltage with an op amp as shown. #### **NOISE PERFORMANCE** The PGA204/205 provides very low noise in most applications. Low frequency noise is approximately $0.4\mu Vp$ -p measured from 0.1 to 10Hz. This is approximately one-tenth the noise of "low noise" chopper-stabilized amplifiers. #### **INPUT BIAS CURRENT RETURN PATH** The input impedance of the PGA204/205 is extremely high—approximately $10^{10}\Omega$ . However, a path must be provided for the input bias current of both inputs. This input bias current is typically less than $\pm 1$ nA (it can be either polarity due to cancellation circuitry). High input impedance means that this input bias current changes very little with varying input voltage. Input circuitry must provide a path for this input bias current if the PGA204/205 is to operate properly. Figure 4 shows provisions for an input bias current path. Without a bias current return path, the inputs will float to a potential which exceeds the common-mode range of the PGA204/205 and the input amplifiers will saturate. If the differential source resistance is low, bias current return path can be connected to one input (see thermocouple example in Figure 4). With higher source impedance, using two resistors provides a balanced input with possible advantages of lower input offset voltage due bias current and better common-mode rejection. Many sources or sensors inherently provide a path for input bias current (e.g. the bridge sensor shown in Figure 4). These applications do not require additional resistor(s) for proper operation. FIGURE 4. Providing an Input Common-Mode Current Path. ## **INPUT COMMON-MODE RANGE** The linear common-mode range of the input op amps of the PGA204/205 is approximately $\pm 12.7V$ (or 2.3V from the power supplies). As the output voltage increases, however, the linear input range will be limited by the output voltage swing of the input amplifiers, $A_1$ and $A_2$ . The common-mode range is related to the output voltage of the complete amplifier—see performance curve "Input Common-Mode Range vs Output Voltage". A combination of common-mode and differential input voltage can cause the output of $A_1$ or $A_2$ to saturate. Figure 5 shows the output voltage swing of $A_1$ and $A_2$ expressed in terms of a common-mode and differential input voltages. Output swing capability of these internal amplifiers is the same as the output amplifier, $A_3$ . For applications where input common-mode range must be maximized, limit the output voltage swing by selecting a lower gain of the PGA204/205 (see performance curve "Input Common-Mode Voltage Range vs Output Voltage"). If necessary, add gain after the PGA204/205 to increase the voltage swing. FIGURE 5. Voltage Swing of A<sub>1</sub> and A<sub>2</sub>. Input-overload often produces an output voltage that appears normal. For example, consider an input voltage of +20V on one input and +40V on the other input will obviously exceed the linear common-mode range of both input amplifiers. Since both input amplifiers are saturated to the nearly the same output voltage limit, the difference voltage measured by the output amplifier will be near zero. The output of the PGA204/205 will be near 0V even though both inputs are overloaded. ## INPUT PROTECTION The inputs of the PGA204/205 are individually protected for voltages up to ±40V. For example, a condition of –40V on one input and +40V on the other input will not cause damage. Internal circuitry on each input provides low series impedance under normal signal conditions. To provide equivalent protection, series input resistors would contribute excessive noise. If the input is overloaded, the protection circuitry limits the input current to a safe value (approximately 1.5mA). The typical performance curve "Input Bias Current vs Common-Mode Input Voltage" shows this input current limit behavior. The inputs are protected even if no power supply voltage is present. FIGURE 6. Switch-Selected PGIA. The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems. DC A 20 FIGURE 7. Multiplexed-Input Programmable Gain IA. FIGURE 8. Shield Drive Circuit. FIGURE 9. Binary Gain Steps, G=1 to G=64. FIGURE 10. AC-Coupled PGIA.