# Micropower 250-mA CMOS LDO Regulator With Error Flag/Power-On-Reset ### **FEATURES** - Low 105-mV Dropout at 250-mA Load - Guaranteed 250-mA Output Current - 500-mA Peak Output Current Capability - Uses Low ESR Ceramic Output Capacitor - Fast Load and Line Transient Response - Only 100-µV(rms) Noise With Noise Bypass Capacitor - 1-uA Maximum Shutdown Current - Built-in Short Circuit and Thermal Protection - Out-Of-Regulation Error Flag (Power Good or POR) - Fixed 1.215-V, 1.5-V, 1.8-V, 2.0-V, 2.5-V, 2.8-V, 2.85-V, 2.9-V, 3.0-V, 3.3-V, 5.0-V, or Adjustable Output Voltage Options - Other Output Voltages Available by Special Order ### **APPLICATIONS** - Cellular Phones - Laptop and Palm Computers - PDA, Digital Still Cameras ### **DESCRIPTION** The Si9182 is a 250-mA CMOS LDO (low dropout) voltage regulator. The device features ultra low ground current and dropout voltage to prolong battery life in portable electronics. The Si9182 offers line/load transient response and ripple rejection superior to that of bipolar or BiCMOS LDO regulators. The device is designed to maintain regulation while delivering 500-mA peak current. This is useful for systems that have high surge current upon turn-on. The Si9182 is designed to drive the lower cost ceramic, as well as tantalum, output capacitors. The device is guaranteed stable from maximum load current down to 0-mA load. In addition, an external noise bypass capacitor connected to the device's CNOISE pin will lower the LDO's output noise for low noise applications. The Si9182 also includes an out-of-regulation error flag. When the output voltage is 5% below its nominal output voltage, the error flag output goes low. If a capacitor is connected to the device's delay pin, the error flag output pin will generate a delayed power-on-reset signal. The Si9182 is available in both standard and lead (Pb)-free MSOP-8 packages and is specified to operate over the industrial temperature range of -40 °C to 85 °C. ### TYPICAL APPLICATIONS CIRCUITS FIGURE 1. Fixed Output FIGURE 2. Adjustable Output FIGURE 3. Low Noise, Full Features Application # Si9182 # **Vishay Siliconix** ### **ABSOLUTE MAXIMUM RATINGS** | Input Voltage, V <sub>IN</sub> | 6.5 V | |--------------------------------------------|------------------------------------------------| | SD Input Voltage, VSD | –0.3 V to V <sub>IN</sub> | | Output Current, IOUT | Short Circuit Protected | | Output Voltage, V <sub>OUT</sub> | $-0.3 \text{ V to V}_{O(nom)} + 0.3 \text{ V}$ | | Maximum Junction Temperature, $T_{J(max)}$ | 150°C | | Storage Temperature, T <sub>STG</sub> | –55°C to 150°C | | ESD (Human Body Model) | $\dots \dots 2kV$ | | | | | Power Dissipation (Package) <sup>a</sup> | | |-----------------------------------------------------------------|-----| | 8-Pin MSOP 666 | mW | | Thermal Impedance ( $\Theta_{JA}$ ) | | | 8-Pin MSOP <sup>b</sup> | C/W | | Notes | | | - Device was water with all leads and an analysis at a DO beaut | | a. Device mounted with all leads soldered or welded to PC board. b. Derate 6.6 mW/°C above $T_A=25\,^{\circ}\,C$ Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **RECOMMENDED OPERATING RANGE** | Input Voltage, V <sub>IN</sub> | Operating Ambient Temperature, $T_A$ $\dots -40^{\circ}C$ to $85^{\circ}C$ | |------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------| | Output Voltage, V <sub>OUT</sub> (Adjustable Version) | Operating Junction Temperature, T <sub>J</sub> 40°C to 125°C | | SD Input Voltage, V <sub>SD</sub> 0 V to V <sub>IN</sub> | | | $C_{IN}$ = 2.2 $\mu$ F, $C_{OUT}$ = 2.2 $\mu$ F (ceramic, X5R or X7R type) , $C_{NOISE}$ = 0.1 $\mu$ F (ceramic) | | | $C_{OUT}$ Range = 1 $\mu$ F to 10 $\mu$ F ( $\pm$ 10%, x5R or x7R type) | | | Cu > Cour | | | SPECIFICATIONS | | | | | | | | | |--------------------------------------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------|-------|------------------|-----------------------|--| | Parameter Symbol | | Test Conditions Unless Otherwise Specified | | Limits<br>-40 to 85°C | | | | | | | | $V_{IN} = V_{OUT(nom)} + 1 \text{ V}, I_{OUT} = 1 \text{ mA}$<br>$C_{IN} = 2.2 \mu\text{F}, C_{OUT} = 2.2 \mu\text{F}, V_{\overline{SD}} = 1.5 \text{ V}$ | Temp <sup>a</sup> | Minb | Турс | Max <sup>b</sup> | Unit | | | | | | | | | | | | | Output Voltage Range | | Adjustable Version | Full | 1.5 | | 5 | V | | | Output Voltage Accuracy | V <sub>OUT</sub> | 1 4 1 050 4 | Room | -1.5 | | 1.5 | 0/ 1/ | | | (Fixed Versions) | | 1 mA ≤ I <sub>OUT</sub> ≤ 250 mA | Full | -2.5 | | 2.5 | % V <sub>O(nom)</sub> | | | Foodbook Voltage (AD I Version) | V | | Room | 1.191 | 1.215 | 1.239 | <b>T</b> ., | | | Feedback Voltage (ADJ Version) | V <sub>ADJ</sub> | | Full | 1.179 | | 1.251 | · V | | | Line Regulation<br>(Except 5-V Version) | | From $V_{IN} = V_{OUT(nom)} + 1 V$<br>to $V_{OUT(nom)} + 2 V$ | Full | -0.18 | | 0.18 | %/V | | | Line Regulation (5-V Version) | $\Delta V_{OUT} \times 100$ | From V <sub>IN</sub> = 5.5 V to 6 V | Full | -0.18 | | 0.18 | | | | Line Regulation (ADJ Version) | $\overline{V_{IN} \times V_{OUT(nom)}}$ | $V_{OUT} = 1.5 \text{ V}$ , From $V_{IN} = 2.5 \text{ V}$ to 3.5 V | Full | -0.18 | | 0.18 | | | | | | $V_{OUT} = 5 \text{ V}$ , From $V_{IN} = 5.5 \text{ V}$ to 6 V | Full | -0.18 | | 0.18 | | | | | V <sub>IN</sub> – V <sub>OUT</sub> | I <sub>OUT</sub> = 10 mA | Room | | 5 | 20 | | | | Dropout Voltaged | | I <sub>OUT</sub> = 200 mA | Room | | 85 | 180 | | | | $(@V_{OUT} \ge 2V)$ | | | Room | | 105 | 275 | mV | | | | | I <sub>OUT</sub> = 250 mA | Full | | | 400 | | | | | | I <sub>OUT</sub> = 200 mA | Room | | 170 | 250 | | | | Dropout Voltage <sup>d</sup> (@ $V_{OUT}$ < 2 V, $V_{IN} \ge 2$ V) | | | Room | | 210 | 300 | | | | | | I <sub>OUT</sub> = 250 mA | Full | | | 450 | | | | Ground Pin Current | I <sub>GND</sub> | I <sub>OUT</sub> = 0 mA | Room | | 150 | | | | | | | | Room | | 1000 | | μΑ | | | | | I <sub>OUT</sub> = 200 mA | Full | | | 1500 | | | | | | | Room | | 1200 | | | | | | | I <sub>OUT</sub> = 250 mA | Full | | | 1900 | 1 | | Document Number: 71150 www.viehav.com | | | Test Conditions | | | Limits | | | | |----------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-------------------|----------------------------|----------------------------|----------------------------|---------------| | | | | Unless Otherwise Specified | | | -40 to 85°C | | | | Parameter | Symbol | $V_{IN} = V_{OUT(nom)} + 1 \text{ V}, I_{OUT} = 1 \text{ mA}$<br>$C_{IN} = 2.2 \mu\text{F}, C_{OUT} = 2.2 \mu\text{F}, V_{\overline{SD}} = 1.5 \text{ V}$ | | Temp <sup>a</sup> | Minb | Турс | Max <sup>b</sup> | Unit | | | | | | | | | | | | Shutdown Supply Current | I <sub>IN(off)</sub> | $V_{SD} = 0$ | V | Room | | 0.1 | 1 | μΑ | | ADJ Pin Current | I <sub>ADJ</sub> | ADJ = 1.2 | 2 V | Room | | 5 | 100 | nA | | Peak Output Current | I <sub>O(peak)</sub> | $V_{OUT} \ge 0.95 \times V_{OUT(i)}$ | <sub>nom)</sub> , t <sub>pw</sub> = 2 ms | Room | 500 | | | mA | | Outrot Naine Valters | | BW = 50 Hz to 100 kHz | w/o C <sub>NOISE</sub> | Room | | 200 | | \/ (********) | | Output Noise Voltage | e <sub>N</sub> | I <sub>OUT</sub> = 150 mA | C <sub>NOISE</sub> = 0.1 μF | Room | | 100 | | μV (rms) | | | | | f = 1 kHz | Room | | 60 | | dB | | Ripple Rejection | $\Delta V_{OUT}/\Delta V_{IN}$ | I <sub>OUT</sub> = 150 mA | f = 10 kHz | Room | | 60 | | | | | | | f = 100 kHz | Room | | 40 | | | | Dynamic Line Regulation | $\Delta V_{O(line)}$ | $V_{IN}$ : $V_{OUT(nom)}$ + 1 V to $V_{OUT(nom)}$ + 2 V $t_{R}/t_{F}$ = 5 $\mu$ s, $I_{OUT}$ = 250 mA | | Room | | 10 | | mV | | Dynamic Load Regulation | $\Delta V_{O(load)}$ | $I_{OUT}$ : 1 mA to 150 mA, $t_{R}/t_{F}$ = 2 $\mu s$ | | Room | | 30 | | | | | | V <sub>IN</sub> = 4.3 V | w/o C <sub>NOISE</sub> Cap | Room | | 5 | | μs | | V <sub>OUT</sub> Turn-On-Time | t <sub>ON</sub> | V <sub>OUT</sub> = 3.3 V | C <sub>NOISE</sub> = 0.1 μF | Room | | 2 | | mS | | Thermal Shutdown | | | | | | | | | | Thermal Shutdown Junction Temp | t <sub>J(s/d)</sub> | | | | | 165 | | | | Thermal Hysteresis | t <sub>HYST</sub> | | | Room | | 20 | | °C | | Short Circuit Current | I <sub>SC</sub> | V <sub>OUT</sub> = 0 | ) V | Room | | 800 | | mA | | Shutdown Input | | | | | | | | | | _ | V <sub>IH</sub> | High = Regulator | ON (Rising) | Full | 1.5 | | V <sub>IN</sub> | | | SD Input Voltage | V <sub>IL</sub> | Low = Regulator OFF (Falling) | | Full | | | 0.4 | V | | | I <sub>IH</sub> | V <sub>SD</sub> = 0 V, Regulator OFF | | Room | | 0.01 | | _ | | SD Input Currente | I <sub>IL</sub> | V <sub>SD</sub> = 6 V, Regu | ulator ON | Room | | 1.0 | | μΑ | | Shutdown Hysteresis | V <sub>HYST</sub> | 25 . 0 | | Full | | 100 | | mV | | Error Output | | 1 | | | | | | | | Output High Leakage | I <sub>OFF</sub> | ERROR = V <sub>OUT(nom)</sub> | | Full | 1 | 0.01 | 2 | μΑ | | Output Low Voltage <sup>g</sup> | V <sub>OL</sub> | | I <sub>SINK</sub> = 2 mA | | | | 0.4 | | | Power_Good Trip Threshold <sup>f, h</sup> (Rising) | V <sub>TH</sub> | | -OHAC = | | 0.93 x<br>V <sub>OUT</sub> | 0.95 x<br>V <sub>OUT</sub> | 0.97 x<br>V <sub>OUT</sub> | V | | Hysteresis <sup>f</sup> | V <sub>HYST</sub> | | | Room | | 2% x<br>V <sub>OUT</sub> | | | | Delay Pin Current Source | I <sub>DELAY</sub> | | | Room | 1.2 | 2.2 | 3.0 | μΑ | - tes $Room = 25^{\circ}C, \ Full = -40 \ to \ 85^{\circ}C.$ The algebraic convention whereby the most negative value is a minimum and the most positive a maximum. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing. Typical values for dropout voltage at $V_{OUT} \ge 2 \ V$ are measured at $V_{OUT} = 3.3 \ V$ , while typical values for dropout voltage at $V_{OUT} < 2 \ V$ are measured at $V_{OUT} = 1.8 \ V$ . Dropout voltage is defined as the input to output differential voltage at which the output voltage drops 2% below the output voltage measured with a 1-V differential, provided that $V_{IN}$ does not not drop below 2.0 V. The device's shutdown pin includes a typical 6-M $\Omega$ internal pull-down resistor connected to ground. $V_{OUT}$ is defined as the output voltage of the DUT at 1 mA. The Error Output (Low) function is guaranteed from $V_{OUT} = 2.0 \ V$ to $V_{OUT} = 5.0 \ V$ and $V_{IN} \ge 2.0 \ V$ . Document Number: 71150 www.viehav.com ## **TIMING WAVEFORMS** FIGURE 4. Timing Diagram for Power-Up ## **PIN CONFIGURATION** | PIN DESCRIPTION | | | | | |-----------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Pin Number | Name | Function | | | | 1 | C <sub>NOISE</sub> | Noise bypass pin. For low noise applications, a $0.01$ - $\mu F$ or larger ceramic capacitor should be connected from this pin to ground. | | | | 2 | DELAY | Capacitor connected from this pin to ground will allow a delayed power-on-reset signal at the ERROR (Pin 7) output. Refer to Figure 4. | | | | 3 | GND | Ground pin. Local ground for C <sub>NOISE</sub> and C <sub>OUT</sub> . | | | | 4 | V <sub>IN</sub> | Input supply pin. Bypass this pin with a 2.2-μF ceramic or tantalum capacitor to ground. | | | | 5 | V <sub>out</sub> | Output voltage. Connect C <sub>OUT</sub> between this pin and ground. | | | | 6 | SENSE or ADJ | For fixed output voltage versions, this pin should be connected to V <sub>OUT</sub> (Pin 5). For adjustable output voltage version, this voltage feedback pin sets the output voltage via an external resistor divider. | | | | 7 | ERROR | This open drain output is an error flag output which goes low when V <sub>OUT</sub> drops 5% below its nominal voltage. This pin also provides a power-on-reset signal if a capacitor is connected to the DELAY pin. | | | | 8 | SD | By applying less than 0.4 V to this pin, the device will be turned off. Connect this pin to V <sub>IN</sub> if unused. | | | Document Number: 71150 | ORDERING INFORMATION | | | | | | | | |-------------------------|-------------------------------|---------|------------|----------------------|---------|--|--| | Standard<br>Part Number | Lead (Pb)-Free<br>Part Number | Marking | Voltage | Temperature<br>Range | Package | | | | Si9182DH-12-T1 | Si9182DH-12-T1—E3 | 8212 | 1.215 V | | | | | | Si9182DH-15-T1 | Si9182DH-15-T1—E3 | 8215 | 1.5 V | | | | | | Si9182DH-18-T1 | Si9182DH-18-T1—E3 | 8218 | 1.8 V | | | | | | Si9182DH-20-T1 | Si9182DH-20-T1—E3 | 8220 | 2.0 V | –40 to 85°C | MSOP-8 | | | | Si9182DH-25-T1 | Si9182DH-25-T1—E3 | 8225 | 2.5 V | | | | | | Si9182DH-28-T1 | Si9182DH-28-T1—E3 | 8228 | 2.8 V | | | | | | Si9182DH-285-T1 | Si9182DH-285-T1—E3 | 822A | 2.85 V | -40 to 65 C | WISOF-6 | | | | Si9182DH-29-T1 | Si9182DH-29-T1—E3 | 8229 | 2.9 V | | | | | | Si9182DH-30-T1 | Si9182DH-30-T1—E3 | 8230 | 3.0 V | | | | | | Si9182DH-33-T1 | Si9182DH-33-T1—E3 | 8233 | 3.3 V | 1 | | | | | Si9182DH-50-T1 | Si9182DH-50-T1—E3 | 8250 | 5.0 V | | | | | | Si9182DH-AD-T1 | Si9182DH-AD-T1—E3 | 82AD | Adjustable | | | | | <sup>\*</sup> Additional voltage options are available. | Eval Kit | Temperature Range | Board Type | |----------|-------------------|---------------| | Si9182DB | −40 to 85°C | Surface Mount | ## TYPICAL CHARACTERISTICS (INTERNALLY REGULATED, 25°C UNLESS NOTED) Document Number: 71150 www.vishav.co ### TYPICAL CHARACTERISTICS (INTERNALLY REGULATED, 25°C UNLESS NOTED) ### **TYPICAL WAVEFORMS** ### **Load Transient Response-1** ### **Load Transient Response-3** ### LineTransient Response-1 ### **Load Transient Response-2** ### **Load Transient Response-4** ### LineTransient Respons-2 ### **TYPICAL WAVEFORMS** # Output Noise 1 ms/div V<sub>IN</sub> = 4.2 V V<sub>OUT</sub> = 3.3 V I<sub>OUT</sub> = 150 mA C<sub>NOISE</sub> = 0.1 μF BW = 10 Hz to 1 MHz www.vishay.com Document Number: 71150 ### **BLOCK DIAGRAMS** FIGURE 5. 250-mA CMOS LDO Regulator (Fixed Output) Document Number: 71150 ### **DETAILED DESCRIPTION** The Si9182 is a low drop out, low quiescent current, and very linear regulator family with very fast transient response. It is primarily designed for battery powered applications where battery run time is at a premium. The low quiescent current allows extended standby time while low drop out voltage enables the system to fully utilize battery power before recharge. The Si9182 is a very fast regulator with bandwidth exceeding 50 kHz while maintaining low quiescent current at light load conditions. With this bandwidth, the Si9182 is the fastest LDO available today. The Si9182 is stable with any output capacitor type from 1 $\mu\text{F}$ to 10.0 $\mu\text{F}$ . However, X5R or X7R ceramic capacitors are recommended for best output noise and transient performance. ### $V_{IN}$ $V_{IN}$ is the input supply pin. The bypass capacitor for this pin is not critical as long as the input supply has low enough source impedance. For practical circuits, a 1.0- $\mu$ F or larger ceramic capacitor is recommended. When the source impedance is not low enough and/or the source is several inches from the Si9182, then a larger input bypass capacitor is needed. It is required that the equivalent impedance (source impedance, wire, and trace impedance in parallel with input bypass capacitor impedance) must be smaller than the input impedance of the Si9182 for stable operation. When the source impedance, wire, and trace impedance are unknown, it is recommended that an input bypass capacitor be used of a value that is equal to or greater than the output capacitor. ### **VOUT** $V_{OUT}$ is the output voltage of the regulator. Connect a bypass capacitor from $V_{OUT}$ to ground. The output capacitor can be any value from 1.0 $\mu F$ to 10.0 $\mu F$ . A ceramic capacitor with X5R or X7R dielectric type is recommended for best output noise, line transient, and load transient performance. ### GND Ground is the common ground connection for $V_{IN}$ and $V_{OUT}$ . It is also the local ground connection for $C_{NOISE}$ , DELAY, SENSE or ADJ, and $\overline{SD}$ . ### SENSE or ADJ SENSE is used to sense the output voltage. Connect SENSE to $V_{OUT}$ for the fixed voltage version. For the adjustable output version, use a resistor divider R1 and R2, connect R1 from $V_{OUT}$ to ADJ and R2 from ADJ to ground. R2 should be in the 25-k $\Omega$ to 150-k $\Omega$ range for low power consumption, while maintaining adequate noise immunity. The formula below calculates the value of R1, given the desired output voltage and the R2 value, $$R1 = \frac{\left(V_{OUT} - V_{ADJ}\right)R2}{V_{ADJ}}$$ $$V_{ADJ} \text{ is nominally 1.215 V.} \tag{1}$$ ### SHUTDOWN (SD) $\overline{SD}$ controls the turning on and off of the Si9182. $V_{OUT}$ is guaranteed to be on when the $\overline{SD}$ pin voltage equals or is greater than 1.5 V. $V_{OUT}$ is guaranteed to be off when the $\overline{SD}$ pin voltage equals or is less than 0.4 V. During shutdown mode, the Si9182 will draw less than 2- $\mu A$ current from the source. To automatically turn on $V_{OUT}$ whenever the input is applied, tie the $\overline{SD}$ pin to $V_{IN}$ . ### **ERROR** $\overline{\text{ERROR}}$ is an open drain output that goes low when $V_{\text{OUT}}$ is less than 5% of its normal value. As with any open drain output, an external pull up resistor is needed. When a capacitor is connected from DELAY to GROUND, the error signal transition from low to high is delayed (see Delay section). This delayed error signal can be used as the power-on reset signal for the application system. (Refer to Figure 4.) The ERROR pin is disconnected if not used. ### **DELAY** A capacitor from DELAY to GROUND sets the time delay for ERROR going from low to high state. The time delay can be calculated using the following formula: $$T_{delay} = \frac{(V_{ADJ})C_{delay}}{I_{delay}}$$ (2) The DELAY pin should be an open circuit if not used. ### CNOISE For low noise application, connect a high frequency ceramic capacitor from $C_{NOISE}$ to ground. A 0.01- $\mu F$ or a 0.1- $\mu F$ X5R or X7R is recommended. Document Number: 71150