



SLAS328 - SEPTEMBER 2001

# TRUE DIGITAL AUDIO AMPLIFIER TAS5010 DIGITAL AUDIO PWM PROCESSOR

### **FEATURES**

- TAS5010 + TAS5100 TDAA System High Quality Digital Audio Amplification
- 96-dB Dynamic Range (TAS5010 Device)
- 93-dB Dynamic Range (TAS5010 & TAS5100 System Measured at Speaker Terminals)
- THD+N < 0.08% (1 kHz, 1 to 30W RMS into 6  $\Omega$ )
- Power Efficiency Is 90% Into 8-Ω Load
- 16-, 20-, or 24-Bit Input Data
- 44.1-kHz, 48-kHz, 88.2-kHz, 96-kHz, 176.4-kHz,
   192-kHz Sampling Rates
- Economical 48-Pin TQFP Package
- Lower-Jitter Internal PLL
- 3.3-V Power Supply
- Mute
- Clicks and Pops Reduction (Patent Pending)

### **APPLICATIONS**

- DVD-Audio
- Home Theater
- Car Audio Amplifiers and Head Units
- Internet Music Appliance
- Mini/Micro Component Systems

# DESCRIPTION

The true digital audio amplifier (TDAA) is a new paradigm in digital audio. One TDAA system consists of the TAS5010 PCM-PWM modulator device + a TAS5100 PWM power output device. This system accepts a serial PCM digital audio stream and converts it to a 3.3-V PWM audio stream (TAS5010). The TAS5100 device then provides a large-signal PWM output. This digital PWM signal is then demodulated providing power output for driving loudspeakers. This patented technology provides low-cost, high-quality, high- efficiency digital audio applicable to many audio systems developed for the digital age. The TAS5010 is an innovative, cost-effective, high-performance 24-bit stereo PCM-PWM modulator based on Equibit™ technology. It has a wide variety of serial input options including right-justified (16, 20, or 24 bits), IIS (16, 20, or 24 bits), left-justified (16 bits), or DSP (16 bits) data formats. It is fully compatible with AES standard sampling rates of 44.1 kHz, 48 kHz, 88.2 kHz, 96 kHz, 176.4 kHz, and 192 kHz. The TAS5010 also provides a de-emphasis function for 44.1-kHz and 48-kHz sampling rates.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

Equibit is a trademark of Toccata Technology ApS, Denmark.



### terminal assignments

### **48-Pin TQFP PACKAGE** (TOP VIEW) AVSS1 DEM OSC 48 47 46 45 44 43 42 41 40 39 38 37 DVDD3\_L MCLK\_IN [ 36 AVDD2 □ PWM\_AP\_L 35 PLL\_FLT\_OUT [ PWM\_AM\_L PLL\_FLT\_RET □ NC 33 AVSS2 32 Пис DVDD2 NC 31 RESET DVSS2 30 PDN PWM\_AP\_R VALID R [ 28 PWM\_AM\_R M\_S 10 □ NC 27 NC [ 11 26 □ NC DVDD3\_R DVDD1 ∏ 25 13 14 15 16 17 18 19 20 21 22 23 24 DVSS1 DVDD1 DVD1 DVDD1 DVD1 DV VALID\_L DVSS3\_R MOD0

NC - No internal connection

### references

- True Digital Audio Amplifier TAS5100 Power Output Stage Texas Instruments publication SLLS419A
- Design Considerations for TAS5000/TAS5100 True Digital Audio Power Amplifiers Texas Instruments publication SLAA117
- Digital Audio Measurements Texas Instruments publication SLAA114
- PowerPAD™ Thermally Enhanced Package Texas Instruments publication SLMA002





# functional block diagram



### **AVAILABLE OPTIONS**

| $T_A$         | PACKAGE <sup>†</sup> |
|---------------|----------------------|
| 0°C to 70°C   | TAS5010PFB           |
| –40°C to 85°C | TAS5010IPFB          |

<sup>†</sup> These packages are available taped and reeled. Add an R suffix to device type (e.g., TAS5010PFBR).



### **Terminal Functions**

| TERMIN      | NAL                      |     | Terminal Functions                                                      |
|-------------|--------------------------|-----|-------------------------------------------------------------------------|
| NAME        | NO.                      | 1/0 | DESCRIPTION                                                             |
| AVDD1       | 48                       | ı   | Analog supply for oscillator                                            |
| AVDD2       | 2                        | ı   | Analog supply for PLL                                                   |
| AVSS1       | 44                       | ı   | Analog ground for oscillator                                            |
| AVSS2       | 5                        | ı   | Analog ground for PLL                                                   |
| DBSPD       | 39                       | ı   | Indicates sample rate is double speed (88.2 kHz or 96 kHz), active high |
| DEM_EN      | 43                       | ı   | De-emphasis enable, active high                                         |
| DEM_SEL     | 42                       | ı   | De-emphasis select (0 = 44.1 kHz, 1 = 48 kHz)                           |
| DVDD1       | 12, 14                   | ı   | Digital voltage supply for logic                                        |
| DVDD2       | 31                       | ı   | Digital voltage supply for PWM reclocking                               |
| DVDD3_L     | 36                       | ı   | Digital voltage supply for PWM output (left)                            |
| DVDD3_R     | 25                       | 1   | Digital voltage supply for PWM output (right)                           |
| DVSS1       | 13, 15                   | ı   | Digital ground for logic                                                |
| DVSS2       | 30                       | ı   | Digital ground for PWM reclocking                                       |
| DVSS3_L     | 37                       | ı   | Digital ground for PWM output (left)                                    |
| DVSS3_R     | 24                       | ı   | Digital ground for PWM output (right)                                   |
| FTEST       | 41                       | ı   | Tied to DVSS1 for normal operation                                      |
| LRCLK       | 18                       | I/O | Left/right clock (input when M_S = 0; output when M_S = 1)              |
| MCLK_IN     | 1                        | ı   | MCLK input                                                              |
| MCLK_OUT    | 16                       | 0   | Buffered system clock output if M_S = 1; otherwise set to 0             |
| MOD0        | 22                       | ı   | Serial interface selection pin, bit 0                                   |
| MOD1        | 21                       | ı   | Serial interface selection pin, bit 1                                   |
| MOD2        | 20                       | ı   | Serial interface selection pin, bit 2 (MSB)                             |
| M_S         | 10                       | I   | Master/slave, master=1, slave=0                                         |
| MUTE        | 38                       | ı   | Muted signal = 0, normal mode = 1                                       |
| NC          | 6, 11, 26,<br>27, 32, 33 |     | No connection                                                           |
| OSC_CAP     | 45                       | I   | Oscillator cap return                                                   |
| PDN         | 8                        | I   | Power down, active low                                                  |
| PLL_FLT_OUT | 3                        | 0   | Output terminal for external PLL filter                                 |
| PLL_FLT_RET | 4                        | I   | Return for external PLL filter                                          |
| PWM_AM_L    | 34                       | 0   | PWM left output (differential –)                                        |
| PWM_AM_R    | 28                       | 0   | PWM right output (differential –)                                       |
| PWM_AP_L    | 35                       | 0   | PWM left output (differential +)                                        |
| PWM_AP_R    | 29                       | 0   | PWM right output (differential +)                                       |
| RESET       | 7                        | I   | Reset (active low)                                                      |
| SCLK        | 17                       | I/O | Shift clock (input when M_S = 0, output when M_S = 1)                   |
| SDIN        | 19                       | -   | Stereo serial audio data input                                          |
| STEST       | 40                       | ı   | Tied to DVSS1 for normal operation                                      |
| VALID_L     | 23                       | 0   | PWM left outputs valid (active high)                                    |
| VALID_R     | 9                        | 0   | PWM right outputs valid (active high)                                   |
| XTL_IN      | 47                       | ı   | Crystal or clock input (MCLK input)                                     |
| XTL_OUT     | 46                       | 0   | Crystal output (not for external usage).NC when XTL_IN is MCLK input    |



### functional description

### serial audio port

The serial audio port consists of a shift clock (SCLK pin), a left/right frame synchronization clock (LRCLK pin), and a data input (SDIN pin). The serial audio port supports standard serial PCM formats (Fs = 44.1 kHz, 48 kHz, 88.2 kHz, 96 kHz, 176.4kHz, or 192kHz) stereo. See serial interface formats section.

### system clocks—master mode and slave mode

The TAS5010 allows multiple system clocking schemes. In this document, master mode indicates that the TAS5010 provides system clocks to other parts of the system (M\_S=1). Audio system clocks of frequency 256Fs MCLK\_OUT, 64 Fs SCLK, and Fs LRCLK are output from this device when it is configured in master mode. Slave mode indicates that a system master other than the TAS5010 provides system clocks (LRCLK, SCLK, and MCLK\_IN) to the TAS5010 (M\_S = 0). The TAS5010 operates with LRCLK and SCLK synchronized to MCLK. TAS5010 does not require any specific phase relationship between LRCLK and MCLK, but there must be synchronization. In the slave mode MCLK\_OUT is driven low. Table 1 shows all the possible master and slave modes. When operating in quad mode (Fs = 176.4kHz or 192 kHz), the device works in slave mode only with MCLK IN = 128 Fs.

### oscillator/sampling frequency

The sampling frequency is determined by the crystal (master mode) or master clock in (slave mode) which should be either 11.2896 MHz (Fs = 44.1 kHz) or 12.288 MHz (Fs = 48 kHz). Twice the normal sampling frequency can be selected by using the DBSPD pin which allows usage of Fs = 88.2 kHz or Fs = 96 kHz. In the double-speed slave mode (DBSPD = 1,  $M_S = 0$ ), the external clock input is either 22.5796 MHz (Fs = 88.2 kHz) or 24.576 MHz (Fs = 96 kHz). Table 1 explains the proper clock selection.

XTL IN **SCLK** MCLK\_OUT MCLK IN **LRCLK DESCRIPTION**  $M_S$ **DBSPD** (MHz)<sup>†</sup> (MHz)<sup>‡</sup> (MHz)¶ (kHz)¶ (MHz)# 11.2896 2.8224 Master, normal speed 1 0 44.1 11.2896 0 12.288 Master, normal speed 1 3.072 48 12.288 1 1 22.5792§ 5.6448 88.2 22.5792 Master, double speed Master, double speed 24.576 24.576§ 6.144 96 1 1 Slave, normal speed 0 0 11.2896§ 2.8224 44.1 Digital GND Digital GND 0 0 12.288§ 48 Slave, normal speed 3.072 1 22.5792§ Digital GND Slave, double speed 0 5.6448 88.2 Slave, double speed 0 1 24.576§ 6.144 96 Digital GND 0 0 22.5792§ 11.2896 176.4 Digital GND Slave, quad speed Slave, quad speed 12.288 24.576§ 192 Digital GND

Table 1. Oscillator, External Clock, and PLL Functions

### phase-locked loop (PLL)/clock generation

A low jitter PLL is incorporated for internal use. Connections for the PLL external loop filter are provided as PLL\_FLT\_RET and PLL\_FLT\_OUT. If the PLL loses lock, the PWM output status pins (VALID\_L and VALID\_R) go low. Note that VALID\_L and VALID\_R can go low for other conditions as well. See error status reporting section.



<sup>†</sup>Either a crystal oscillator or an external clock of the specified frequency can be connected to XTL\_IN.

<sup>#</sup> MCLK\_IN tied low when input to XTL\_IN is provided; XTL\_IN tied low when MCLK\_IN is provided.

<sup>§</sup> External MCLK connected to MCLK\_IN input

 $<sup>\</sup>P$  SCLK and LRCLK are outputs when M\_S=1, inputs when M\_S=0.

<sup>#</sup> MCLK\_OUT is driven low when M\_S=0.

<sup>||</sup> Quad speed mode is detected automatically.

### digital interpolation filter

The 24-bit high-performance linear phase FIR interpolation filter up-samples the input digital data at a rate of 2 times (quad speed mode = 176.4kHz or 192kHz), 4 times (double speed mode = 88.2 kHz or 96 kHz), or 8 times (normal mode = 44.1 kHz or 48 kHz) the incoming sample rate. This filter provides very low pass-band ripple and optimized time domain transient response for accurate music reproduction.

### digital PWM modulator

The interpolation filter output is sent to the modulator. This modulator consists of a high performance fourth order digital noise shaper and a PCM-to-PWM converter. Following the noise shaper, the PCM signal is fed into a very low distortion PCM-to-PWM conversion block, buffered, and output from the chip. The modulation scheme is based on a 2-state control of the H-bridge output.

### control, status, and operational modes

The TAS5010 control section consists of several control-input pins. Three serial mode pins (MOD0, MOD1, and MOD2) are provided to select various serial data formats. During normal operating conditions if any of the MOD0, MOD1, or MOD2 pins changes state, a reset sequence is initiated. Also provided are separate power-down (PDN), reset (RESET), and mute (MUTE) pins.

### power up

At power up the VALID\_L and VALID\_R pins are asserted low and the PWM outputs go to the hard mute state in which the P outputs are held low and the M outputs are held high. Following initialization, the TAS5010 comes up in the operational state (differential PWM audio). There are two cases of power-up timing. The first case is shown in Figure 1 with RESET preceding PDN. The second case is shown in Figure 2 with PDN preceding RESET.



Figure 1. Power-Up Timing (RESET Preceding PDN)



Figure 2. Power-Up Timing (PDN Preceding RESET)



### reset

The reset signal for the TAS5010 must be applied whenever toggling the M\_S, DBSPD signal. This reset is asynchronous. See Figure 3 for reset timing. To initiate the reset sequence the RESET pin is asserted low. As long as the pin is held low the chip is in the reset state. During this reset time the PWM outputs are hard-muted (P-outputs held low and M-outputs held high) and the PWM outputs valid pins (VALID\_L. VALID\_R) are held low. Assuming PDN is high, the rising edge of the reset pulse begins chip initialization. After the initialization time, the TAS5010 begins normal operation.



Figure 3. Reset Timing

### power down

When PDN is low (see Figure 4), both the PLL and the oscillator are shut down. Note that power down is an asynchronous operation. To place the device in total power-down mode, both RESET and PDN must be held low. As long as these pins are held low, the chip is in the power-down state and the PWM outputs are hard muted with the P outputs held low and the M outputs held high. to place the device back into normal mode, see the power up section.

### NOTE:

In order for the dynamic logic to be properly powered down, the clocks should not be stopped before the PDN pin goes low. Otherwise, the device may drain additional supply current.



Figure 4. Power-Down Timing

### mute

The TAS5010 provides a mute function that is used when the MUTE pin is asserted low. See Table 2 for mute description. This mute is a quiet mute; that is, the mute is accomplished by outputting a zero value waveform in which both sides of the differential PWM outputs have a 50% duty cycle (see Figure 5 for mute timing.

**Table 2. Mute Description** 

| MUTE | P OUTPUTS      | M OUTPUTS      | DESCRIPTION      |
|------|----------------|----------------|------------------|
| 0    | 50% duty cycle | 50% duty cycle | Mute             |
| 1    | DATA           | DATA           | Normal operation |





Figure 5. Mute Timing

### double speed

Double-speed mode is used to support sampling rates of 88.2 kHz and 96 kHz. In order to put the TAS5010 in double-speed mode with the device in normal operating conditions, the RESET pin must be held low while switching the DBSPD pin high. After the RESET pin is brought high again, a reset sequence takes place. If the change is at power up, a power-up sequence is originated.

### quad speed

Quad-speed mode is used to support sampling rates of 176.4 kHz and 192 kHz. It is supported in slave mode only. In order to put the TAS5010 in quad-speed mode, M\_S and DBPSB pins are brought low. Quad-speed mode is then automatically detected due to the fact that it is the only mode in which MCLK\_IN is 128Fs.

### de-emphasis filter

For audio sources that have been preemphasized, a precision  $50~\mu s/15~\mu s$  de-emphasis filter is provided to support the sampling rates of 44.1 kHz and 48 kHz. Pins DEM\_SEL and DEM\_EN select the de-emphasis functions. See Figure 6 for a graph showing the de-emphasis filtering characteristics. See Table 3 for de-emphasis selection.



Figure 6. De-Emphasis Filter Characteristics



### de-emphasis selection

De-emphasis selection is accomplished by using the DEM\_SEL and DEM\_EN pins. See Table 3 for de-emphasis selection description.

 DEM\_SEL
 DEM\_EN
 DESCRIPTION

 0
 0
 De-emphasis disabled

 0
 1
 De-emphasis enabled for Fs = 44.1 kHz

 1
 1
 De-emphasis enabled for Fs = 48 kHz

 1
 0
 Forbidden modey. Do not use.

**Table 3. De-Emphasis Selection** 

### error status reporting (VALID\_L and VALID\_R)

The following is a list of the error conditions that will cause the VALID\_L and VALID\_R pins to be asserted low:

- No clocks
- Clock phase errors

When either of the above conditions is met, the VALID\_L and VALID\_R goes low and the PWM outputs go to the hard mute state. If the error condition is removed, the TAS5010 is reinitialized and the VALID\_L and VALID\_R pins are asserted high.

### serial interface formats

The TAS5010 is compatible with eight different serial interfaces. Available interface options are IIS, right justified, left justified, and DSP frame. Table 4 indicates how these options are selected using the MOD0, MOD1, and MOD2 pins.

| MODE | MOD2 PIN | MOD1 PIN | MOD0 PIN | SERIAL INTERFACE SDIN              |  |
|------|----------|----------|----------|------------------------------------|--|
| 0    | 0        | 0        | 0        | 16 bit, MSB first; right justified |  |
| 1    | 0        | 0        | 1        | 20 bit, MSB first; right justified |  |
| 2    | 0        | 1        | 0        | 24 bit, MSB first; right justified |  |
| 3    | 0        | 1        | 1        | 16 bit IIS                         |  |
| 4    | 1        | 0        | 0        | 20 bit IIS                         |  |
| 5    | 1        | 0        | 1        | 24 bit IIS                         |  |
| 6    | 1        | 1        | 0        | 16 bit MSB first, left justified   |  |
| 7    | 1        | 1        | 1        | 16 bit DSP frame                   |  |

**Table 4. Hardware Selection of Serial Audio Modes** 

The following figures illustrate the relationship between the SCLK, LRCLK and the serial data I/O for the different interface protocols. Note that there are always 64 SCLKs per LRCLK. The nondata bits are padded with binary 0s.



### MSB first, right-justified (for 16, 20, 24 bits)



Figure 7. MSB First Right Justified

Note the following characteristics of this protocol:

- Left channel is received when LRCLK is high.
- Right channel is received when LRCLK is low.
- SDIN is sampled at the rising edge of SCLK.

### IIS compatible serial format (for 16, 20, 24 bits)



Figure 8. IIS Compatible Serial Format

Note the following characteristics of this protocol:

- Left channel is received when LRCLK is low.
- Right channel is received when LRCLK is high.
- SDIN is sampled with the rising edge of the SCLK.



### MSB left-justified serial interface format (for 16 bits)



Figure 9. MSB Left-Justified Serial Interface Format

Note the following characteristics of this protocol:

- Left channel is received when LRCLK is high.
- Right channel is received when LRCLK is low.
- SDIN is sampled at the rising edge of SCLK.

### DSP compatible serial interface format (for 16 bits)



Figure 10. DSP Compatible Serial Interface Format

Note the following characteristics of this protocol:

Serial data is sampled with the falling edge of SCLK.

### **PWM Outputs**

Designed to be used with the TAS5100 family of H-Bridges, the PWM outputs provide differential 3.3 V square-wave signals. During normal operation these outputs represent the input PCM audio in the pulse-width modulation scheme. In the hard-mute state the P outputs (PWM\_AP\_L and PWM\_AP\_R) are held low and the M outputs (PWM\_AM\_L and PWM\_AM\_R) are held high. In the quiet-mute state the differential PWM outputs have a 50% duty cycle.



### absolute maximum ratings over operating free-air temperature (unless otherwise noted)†

| Analog supply voltage range, AV <sub>DD1</sub> , AV <sub>DD2</sub>                                             | 0.3 V to 4.2 V |
|----------------------------------------------------------------------------------------------------------------|----------------|
| Digital power supply voltage, DV <sub>DD1</sub> , DV <sub>DD2</sub> , DV <sub>DD3</sub> L, DV <sub>DD3</sub> R | 0.3 V to 4.2 V |
| Digital input voltage, V <sub>I</sub> (see Note 1)                                                             |                |
| Operating free-air temperature, T <sub>A</sub>                                                                 | 0°C to 70°C    |
| Storage temperature, Tstg                                                                                      | –65°C to 150°C |
| ESD                                                                                                            |                |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: DVDD1, DVDD2, DVDD3\_L, DVDD3\_R.

# recommended operating conditions, $T_A$ = 25°C, $DV_{DD1}$ = $DV_{DD2}$ = $DV_{DD3\_L}$ = $DV_{DD3\_R}$ = 3.3 $V \pm 10\%$ , $F_S$ = 44.1 kHz

|                   |         |             | MIN | TYP  | MAX | UNIT |
|-------------------|---------|-------------|-----|------|-----|------|
| Supply voltage    | Digital | DVDDX‡      | 3   | 3.3  | 3.6 | V    |
| Supply current    | Divital | Operating   |     | 22   |     | mA   |
|                   | Digital | Power down§ |     | 10   | 20  | μΑ   |
| Power dissipation | Divital | Operating   |     | 59.4 |     | mW   |
|                   | Digital | Power down§ |     | 6.6  | 72  | μW   |
| Supply voltage    | Analog  | AVDDX¶      | 3   | 3.3  | 3.6 | V    |
| 0 1 .             |         | Operating   |     | 8    |     | mA   |
| Supply current    | Analog  | Power down§ |     | 10   | 100 | μΑ   |
|                   | Analan  | Operating   |     | 26.4 |     | mW   |
| Power dissipation | Analog  | Power down§ |     | 33   | 360 | μW   |

<sup>‡</sup>DVDD1, DVDD2, DVDD3\_L, DVDD3\_R

# electrical characteristics, T<sub>A</sub> = 25°C, DV<sub>DD1</sub> = DV<sub>DD2</sub> = DV<sub>DD3\_L</sub> = DV<sub>DD3\_R</sub> = 3.3 V $\pm 10\%$ , AV<sub>DD1</sub> = AV<sub>DD2</sub> = 3.3 V $\pm 10\%$

### static digital specifications

|          | PARAMETER                 | TEST CONDITIONS       | MIN | TYP | MAX   | UNIT |
|----------|---------------------------|-----------------------|-----|-----|-------|------|
| VIH      | High-level input voltage  |                       | 2   |     | DVDD1 | V    |
| $V_{IL}$ | Low-level input voltage   |                       | 0   |     | 0.8   | V    |
| Vон      | High-level output voltage | $I_O = -1 \text{ mA}$ | 2.4 |     |       | V    |
| VOL      | Low-level output voltage  | $I_O = 4 \text{ mA}$  |     |     | 0.4   | V    |
|          | Input leakage current     |                       | -10 |     | 10    | μΑ   |

### digital interpolation filter and PWM modulator, Fs = 44.1 kHz

| PARAMETER                   | TEST CONDITIONS       | MIN | TYP    | MAX | UNIT |
|-----------------------------|-----------------------|-----|--------|-----|------|
| Pass band                   |                       | 0   |        | 20  | kHz  |
| Pass band ripple            |                       |     | ±0.012 |     | dB   |
| Stop band                   |                       |     | 24.1   |     | kHz  |
| Stop band attenuation       | 24.1 kHz to 152.3 kHz | 50  |        |     | dB   |
| Group delay                 |                       |     | 700    |     | μS   |
| PWM modulation index (gain) |                       |     | 0.93   |     |      |



<sup>§</sup> If the clocks are turned off

<sup>¶</sup> AVDD1, AVDD2

### TAS5010/TAS5100 system performance measured at the speaker terminals

See application note, literature number SLAA117.

# switching characteristics, T<sub>A</sub> = 25°C, DV<sub>DD1</sub> = DV<sub>DD2</sub> = DV<sub>DD3</sub>\_L = DV<sub>DD3</sub>\_R = AV<sub>DD1</sub> = AV<sub>DD2</sub> = 10% 3.3 V $\pm$ 10%

### serial audio ports slave mode

|                        | PARAMETER                                | MIN  | TYP | MAX    | UNIT |
|------------------------|------------------------------------------|------|-----|--------|------|
| f(SCLK)                | SCLK frequency                           |      |     | 12.288 | MHz  |
| tsu(SDIN)              | SDIN setup time before SCLK rising edge  | 20   |     |        | ns   |
| th(SDIN)               | SDIN hold time from SCLK rising edge     | 10   |     |        | ns   |
| F(LRCLK)               | LRCLK frequency                          | 44.1 | 48  | 192    | kHz  |
|                        | MCLK duty cycle                          |      | 50% |        |      |
|                        | SCLK duty cycle                          |      | 50% |        |      |
|                        | LRCLK duty cycle                         |      | 50% |        |      |
| t <sub>su(LRCLK)</sub> | LRCLK edge setup before SCLK rising edge | 20   |     |        | ns   |

### serial audio ports master mode, load conditions: 50 pF

|         | PARAMETER     | MIN | TYP | MAX | UNIT |
|---------|---------------|-----|-----|-----|------|
| t(MSD)  | MCLK to SCLK  | 0   |     | 5   | ns   |
| t(MLRD) | MLCK to LRCLK | 0   |     | 5   | ns   |

### **DSP** serial interface mode

|                                                              | PARAMETER                                          | MIN | TYP                    | MAX    | UNIT |
|--------------------------------------------------------------|----------------------------------------------------|-----|------------------------|--------|------|
| f(SCLK)                                                      | SCLK frequency                                     |     |                        | 12.288 | MHz  |
| tW(FSHIGH)                                                   | Pulse duration, sync                               |     | 1/(64×f <sub>S</sub> ) |        | ns   |
| <sup>t</sup> su(SDIN) <sup>,</sup><br><sup>t</sup> su(LRCLK) | SDIN and LRCLK setup time before SCLK falling edge | 20  |                        |        | ns   |
| th(SDIN),<br>th(LRCLK)                                       | SDIN and LRCLK hold time from SCLK falling edge    | 10  |                        |        | ns   |
|                                                              | SCLK duty cycle                                    |     | 50%                    |        |      |



# PARAMETER MEASUREMENT INFORMATION



Figure 11. Right-Justified, IIS, Left-Justified Serial Protocol Timing



NOTE: Serial data is sampled with the rising edge of SCLK (setup time = 20 ns and hold time = 10 ns)

Figure 12. Right, Left, and IIS Serial Mode Timing Requirement



Figure 13. Serial Audio Ports Master Mode Timing



Figure 14. DSP Serial Port Timing



# PARAMETER MEASUREMENT INFORMATION SCLK LRCLK tw(FSHIGH) 64 SCLKs SDIN 16-Bit Left Channel Data 16-Bit Left Channel Data Figure 15. DSP Serial Port Expanded Timing SCLK tsu(SDIN) = 20 ns tsu(SDIN) = 10 ns

Figure 16. DSP Absolute Timing Requirement

NOTE: Serial data is sampled with the falling edge of SCLK (setup time = 20 ns and hold time = 10 ns)

### **APPLICATION INFORMATION**



<sup>†</sup> See application note, literature number SLAA117 for values



### **MECHANICAL DATA**

# PFB (S-PQFP-G48)

### PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026



### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments
Post Office Box 655303
Dallas, Texas 75265