www.ti.com SGLS367C-SEPTEMBER 2006-REVISED MARCH 2007 ## 3.3-V FULL-DUPLEX RS-485 DRIVERS AND RECEIVERS #### **FEATURES** - Controlled Baseline - One Assembly Site - One Test Site - One Fabrication Site - Extended Temperature Performance of –55°C to 125°C - Enhanced Diminishing Manufacturing Sources (DMS) Support - Enhanced Product-Change Notification - Qualification Pedigree<sup>(1)</sup> - Available in the Texas Instruments NanoStar<sup>™</sup> and NanoFree<sup>™</sup> Packages - 1/8 Unit-Load Option Available (up to 256 Nodes on the Bus) - Bus-Pin ESD Protection Exceeds 15-kV HBM - Optional Driver Output Transition Times for Signaling Rates<sup>(2)</sup> of 1 Mbps, 5 Mbps, and 25 Mbps - Low-Current Standby Mode: <1 μA</li> - Glitch-Free Power-Up and Power-Down Protection for Hot-Plugging Applications - 5-V-Tolerant Inputs - Bus Idle, Open, and Short-Circuit Fail Safe - Driver Current Limiting and Thermal Shutdown - Meet or Exceed the Requirements of ANSI TIA/EIA-485-A and RS-422 Compatible - (1) Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits. - (2) The signaling rate of a line is the number of voltage transitions that are made per second expressed in the units bps (bits per second). #### **APPLICATIONS** - Utility Meters - DTE/DCE Interfaces - Industrial, Process, and Building Automation - Point-of-Sale (POS) Terminals and Networks #### **DESCRIPTION** The SN65HVD3x devices are 3-state differential line drivers and differential-input line receivers that operate with 3.3-V power supply. Each driver and receiver has separate input and output pins for full-duplex bus communication designs. They are designed for balanced transmission lines and interoperation with ANSI TIA/EIA-485A, TIA/EIA-422-B, ITU-T v.11, and ISO 8482:1993 standard-compliant devices. The SN65HVD30, SN65HVD31, SN65HVD32, SN65HVD36, and SN65HVD37 are fully enabled with no external enabling pins. The SN65HVD36 and SN65HVD37 implement receiver equalization technology for improved performance in long distance applications. The SN65HVD33, SN65HVD34, SN65HVD35, SN65HVD38, and SN65HVD39 have active-high driver enables and active-low receiver enables. A low (less than 1 $\mu$ A) standby current can be achieved by disabling both the driver and receiver. The SN65HVD38 and SN65HVD39 implement receiver equalization technology for improved performance in long distance applications. The SN65HVD36 and SN65HVD38 implement receiver equalization technology for improved jitter performance on differential bus applications with data rates up to 20 Mbps at cable lengths up to 160 meters. The SN65HVD37 and SN65HVD39 implement receiver equalization technology for improved jitter performance on differential bus applications with data rates in the range of 1 Mbps to 5 Mbps at cable lengths up to 1000 meters. All devices are characterized for operation from -55°C to 125°C. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. NanoStar, NanoFree are trademarks of Texas Instruments. SGLS367C-SEPTEMBER 2006-REVISED MARCH 2007 #### **IMPROVED REPLACEMENT FOR:** | Part Number | Replace With | | |----------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | xxx3491<br>xxx3490 | SN65HVD33:<br>SN65HVD30: | Better ESD protection (15 kV vs 2 kV or not specified), higher signaling rate (25 Mbps vs 20 Mbps), fractional unit load (64 nodes vs 32) | | MAX3491E<br>MAX3490E | SN65HVD33:<br>SN65HVD30: | Higher signaling rate (25 Mbps vs 12 Mbps), fractional unit load (64 nodes vs 32) | | MAX3076E<br>MAX3077E | SN65HVD33:<br>SN65HVD30: | Higher signaling rate (25 Mbps vs 16 Mbps), lower standby current (1 $\mu A$ vs 10 $\mu A$ ) | | MAX3073E<br>MAX3074E | SN65HVD34:<br>SN65HVD31: | Higher signaling rate (5 Mbps vs 500 kbps), lower standby current (1 $\mu A$ vs 10 $\mu A$ ) | | MAX3070E<br>MAX3071E | SN65HVD35:<br>SN65HVD32: | Higher signaling rate (1 Mbps vs 250 kbps), lower standby current (1 $\mu$ A vs 10 $\mu$ A) | This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### SN65HVD30, SN65HVD31, SN65HVD32, SN65HVD36, SN65HVD37 ## SN65HVD33, SN65HVD34, SN65HVD35, SN65HVD38, SN65HVD39 NC - No internal connection SGLS367C-SEPTEMBER 2006-REVISED MARCH 2007 ## **AVAILABLE OPTIONS**(1) | BASE<br>PART NUMBER | SIGNALING<br>RATE | UNIT LOADS | RECEIVER<br>EQUALIZATION | ENABLES | SOIC MARKING | |-------------------------------|-------------------|------------|--------------------------|---------|--------------| | SN65HVD30MDREP | 25 Mbps | | No | No | HVD30EP | | SN65HVD31MDREP <sup>(2)</sup> | 5 Mbps | 1/8 | No | No | PREVIEW | | SN65HVD32MDREP <sup>(2)</sup> | 1 Mbps | 1/8 | No | No | PREVIEW | | SN65HVD33MDREP | 25 Mbps | | No | Yes | HVD33EP | | SN65HVD34MDREP <sup>(2)</sup> | 5 Mbps | 1/8 | No | Yes | PREVIEW | | SN65HVD35MDREP <sup>(2)</sup> | 1 Mbps | 1/8 | No | Yes | PREVIEW | | SN65HVD36MDREP <sup>(2)</sup> | 25 Mbps | | Yes | No | PREVIEW | | SN65HVD37MDREP <sup>(2)</sup> | 5 Mbps | 1/8 | Yes | No | PREVIEW | | SN65HVD38MDREP <sup>(2)</sup> | 25 Mbps | | Yes | Yes | PREVIEW | | SN65HVD39MDREP <sup>(2)</sup> | 5 Mbps | 1/8 | Yes | Yes | PREVIEW | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com. ## Absolute Maximum Ratings (1)(2) over operating free-air temperature range (unless otherwise noted) | | | UNIT | |--------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------------------| | V <sub>CC</sub> | Supply voltage range | −0.3 V to 6 V | | $V_{(A)}, V_{(B)}, V_{(Y)}, V_{(Z)}$ | Voltage range at any bus terminal (A, B, Y, Z) | –9 V to 14 V | | V <sub>(TRANS)</sub> | Voltage input, transient pulse through 100 $\Omega$ (see Figure 12) (A, B, Y, Z) <sup>(3)</sup> | –50 V to 50 V | | VI | Input voltage range (D, DE, RE) | –0.5 V to 7 V | | P <sub>D(cont)</sub> | Continuous total power dissipation | Internally limited <sup>(4)</sup> | | Io | Output current (receiver output only, R) | 11 mA | | TJ | Junction temperature | 165°C | | T <sub>STG</sub> | Storage temperature range | -65°C to 150°C | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. <sup>(2)</sup> Product Preview <sup>(2)</sup> All voltage values, except differential I/O bus voltages, are with respect to network ground terminal. <sup>(3)</sup> This tests survivability only and the output state of the receiver is not specified. <sup>(4)</sup> The thermal shutdown protection circuit internally limits the continuous total power dissipation. Thermal shutdown typically occurs when the junction temperature reaches 165°C. ## SN65HVD30-EP, SN65HVD31-EP, SN65HVD32-EP, SN65HVD33-EP, SN65HVD34-EP SN65HVD35-EP, SN65HVD36-EP, SN65HVD37-EP, SN65HVD38-EP, SN65HVD39-EP SGLS367C-SEPTEMBER 2006-REVISED MARCH 2007 #### **Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | | | MIN | NOM | MAX | UNIT | |-----------------------------------|----------------------|----------------------------------|---------|--------------------|-------------------|-----|--------------------|------| | V <sub>CC</sub> | Supply voltage | | | | 3 | | 3.6 | V | | V <sub>I</sub> or V <sub>IC</sub> | Voltage at any bus | s terminal (se | eparate | ly or common mode) | -7 <sup>(1)</sup> | | 12 | V | | | | 'HVD30, 'HVD33, 'HVD36, 'HVD38 | | | | | 25 | | | 1/t <sub>UI</sub> | Signaling rate | 'HVD31, 'H | HVD34, | HVD37, HVD39 | | | 5 | Mbps | | | | 'HVD32, 'H | HVD35 | | | | 1 | | | $R_L$ | Differential load re | esistance | | | 54 | 60 | | Ω | | V <sub>IH</sub> | High-level input vo | oltage | D, D | DE, RE | 2 | | $V_{CC}$ | V | | V <sub>IL</sub> | Low-level input vo | ltage | D, D | DE, RE | 0 | | 8.0 | V | | V <sub>ID</sub> | Differential input v | roltage | • | | -12 | | 12 | V | | | I limb lavel avenue | | Driv | er | -60 | | | A | | I <sub>OH</sub> | High-level output | current | Rec | eiver | -8 | | | mA | | | | | Driv | er | | | 60 | ^ | | I <sub>OL</sub> | Low-level output of | ow-level output current Receiver | | eiver | | | 8 | mA | | T <sub>A</sub> | Ambient still-air te | mperature | • | | -55 | | 125 <sup>(2)</sup> | °C | <sup>(1)</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum, is used in this data sheet. #### **Electrostatic Discharge Protection** | PARAMETER | TEST CONDITIONS | TYP <sup>(1)</sup> | UNIT | |--------------------------|-----------------------|--------------------|------| | Human-Body Model | Bus terminals and GND | ±16 | | | Human-Body Model (2) | All pins | ±4 | kV | | Charged-Device Model (3) | All pins | ±1 | | <sup>(1)</sup> All typical values at 25°C with 3.3-V supply Long-term high-temperature storage and/or extended use at maximum recommended operating conditions may result in a reduction of overall device life. See http://www.ti.com/ep\_quality for additional information on enhanced plastic packaging. <sup>(2)</sup> Tested in accordance with JEDEC Standard 22, Test Method A114-A (3) Tested in accordance with JEDEC Standard 22, Test Method C101 SGLS367C-SEPTEMBER 2006-REVISED MARCH 2007 #### **Driver Electrical Characteristics** | | PARAMET | ER | TEST CONDITIO | NS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | | | |-----------------------|------------------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------|-------------|------------------------------|-----------------------|--------|------|--|----| | V <sub>I(K)</sub> | Input clamp volta | ge | $I_{I} = -18 \text{ mA}$ | | -1.5 | | | V | | | | | | | I <sub>O</sub> = 0 | 2.3 | | V <sub>CC</sub> + 0.1 | | | | | | V <sub>OD(SS)</sub> | Steady-state diffe | erential output voltage | $R_L = 54 \Omega$ , See Figure 1 (RS- | 485) | 1.5 | 2 | | V | | | | | | - | $R_L = 100 \Omega$ , See Figure 1 (RS | 5-422) | 2 | 2.3 | | | | | | | | | $V_{\text{test}} = -7 \text{ V to } 12 \text{ V, See Figu}$ | re 2 | 1.5 | | | | | | | $\Delta V_{OD(SS)} $ | | tude of steady-state<br>t voltage between | $R_L$ = 54 $\Omega$ , See Figure 1 and I | Figure 2 | -0.2 | | 0.2 | V | | | | V <sub>OD(RING)</sub> | Differential outpu<br>and undershoot | t voltage overshoot | $R_L = 54 \Omega$ , $C_L = 50 pF$ , See F Figure 3 | igure 5 and | | | 10%(2) | V | | | | | Peak-to-peak | 'HVD30, 'HVD33,<br>'HVD36, 'HVD38 | | | | 0.5 | | | | | | V <sub>OC(PP)</sub> | V <sub>OC(PP)</sub> common-mode output voltage | | See Figure 4 | | | 0.25 | | V | | | | V <sub>OC(SS)</sub> | Steady-state com voltage | nmon-mode output | See Figure 4 | | 1.6 | | 2.3 | V | | | | $\Delta V_{OC(SS)}$ | Change in steady common-mode o | | See Figure 4 | | -0.05 | | 0.05 | V | | | | | | 'HVD30, 'HVD31,<br>'HVD32, 'HVD36, | $V_{CC} = 0 \text{ V}, V_{Z} \text{ or } V_{Y} = 12 \text{ V},$<br>Other input at 0 V | | | | 90 | | | | | $I_{Z(Z)}$ or | High-impedance | HVD32, HVD36,<br>'HVD37 | $V_{CC} = 0 \text{ V}, V_{Z} \text{ or } V_{Y} = -7 \text{ V},$<br>Other input at 0 V | | -10 | | | 4 | | | | $I_{Y(Z)}^{-(Z)}$ | state output<br>current | 'HVD33, 'HVD34,<br>'HVD35, 'HVD38, | V <sub>CC</sub> = 3 V or 0 V, DE = 0 V,<br>V <sub>Z</sub> or V <sub>Y</sub> = 12 V | Other input | | | 90 | μΑ | | | | | | 'HVD39 | $V_{CC} = 3 \text{ V or } 0 \text{ V, DE} = 0 \text{ V,} $ $V_{Z} \text{ or } V_{Y} = -7 \text{ V}$ | at 0 V | -10 | | | | | | | I <sub>Z(S)</sub> or | Short-circuit outp | ut current | $V_Z$ or $V_Y = -7 V$ | Other input | | ±250 | | mA | | | | I <sub>Y(S)</sub> | onon-circuit outp | ut current | $V_Z$ or $V_Y = 12 \text{ V}$ at 0 V | | $V_Z$ or $V_Y = 12 V$ at 0 V | | | 1200 | | ША | | I <sub>I</sub> | Input current | D, DE | | | 0 | | 100 | μΑ | | | | $C_{(OD)}$ | Differential outpu | t capacitance | $V_{OD} = 0.4 \sin (4E6\pi t) + 0.5 V$ | DE at 0 V | | 16 | | pF | | | <sup>(1)</sup> All typical values at 25°C with 3.3-V supply <sup>(2) 10%</sup> of the peak-to-peak differential output voltage swing, per TIA/EIA-485 # SN65HVD30-EP, SN65HVD31-EP, SN65HVD32-EP, SN65HVD33-EP, SN65HVD34-EP SN65HVD35-EP, SN65HVD36-EP, SN65HVD37-EP, SN65HVD38-EP, SN65HVD39-EP SGLS367C-SEPTEMBER 2006-REVISED MARCH 2007 ## **Driver Switching Characteristics** | | PARAM | IETER | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | | |--------------------|------------------------------------------------------|--------------------------------|-------------------------------------------------------------------------|-----|--------------------|------|------|--| | | | 'HVD30, 'HVD33, 'HVD36, 'HVD38 | | 4 | 10 | 23 | | | | t <sub>PLH</sub> | Propagation delay time, low- to high-level output | 'HVD31, 'HVD34, 'HVD37, 'HVD39 | | 25 | 38 | 65 | ns | | | | low to riight level output | 'HVD32, 'HVD35 | | 120 | 175 | 305 | | | | | | 'HVD30, 'HVD33, 'HVD36, 'HVD38 | | 4 | 9 | 23 | | | | $t_{PHL}$ | Propagation delay time, high- to low-level output | 'HVD31, 'HVD34, 'HVD37, 'HVD39 | | 25 | 38 | 65 | ns | | | | riigii to low level output | 'HVD32, 'HVD35 | | 120 | 175 | 305 | | | | | | 'HVD30, 'HVD33, 'HVD36, 'HVD38 | | 2.5 | 5 | 18 | | | | t <sub>r</sub> | Differential output signal rise time | 'HVD31, 'HVD34, 'HVD37, 'HVD39 | $R_L = 54 \Omega$ , $C_L = 50 pF$ ,<br>See Figure 5 | 20 | 37 | 60 | ns | | | | noe une | 'HVD32, 'HVD35 | J Coc riguio o | 120 | 185 | 300 | | | | | | 'HVD30, 'HVD33, 'HVD36, 'HVD38 | | 2.5 | 5 | 18 | | | | t <sub>f</sub> | Differential output signal fall time | 'HVD31, 'HVD34, 'HVD37, 'HVD39 | | 20 | 35 | 60 | ns | | | | | 'HVD32, 'HVD35 | | 120 | 180 | 300 | | | | | | 'HVD30, 'HVD33, 'HVD36, 'HVD38 | | | 0.6 | | | | | t <sub>sk(p)</sub> | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub> ) | 'HVD31, 'HVD34, 'HVD37, 'HVD39 | | | 2.0 | | ns | | | | | 'HVD32, 'HVD35 | | | 5.1 | | ] | | | | high-impedance to high-level 'HVD34, 'HVD35' | 'HVD33, 'HVD38 | | | | 45 | .5 | | | t <sub>PZH1</sub> | | 'HVD34, 'HVD39 | $R_L = 110 \Omega$ , $\overline{RE}$ at 0 V, | | | 235 | ns | | | | output | 'HVD35 | D = 3 V and S1 = Y, or S1 = Y | | | 490 | 490 | | | | Propagation delay time, | 'HVD33, 'HVD38 | D = 0 V and S1 = Z, | | | 25 | | | | $t_{PHZ}$ | high-level to high-impedance | 'HVD34, 'HVD39 | See Figure 6 | | | 65 | 5 ns | | | | output | 'HVD35 | | | | 165 | | | | | Propagation delay time, | 'HVD33, 'HVD38 | | | | 35 | | | | t <sub>PZL1</sub> | high-impedance to low-level | 'HVD34, 'HVD39 | B = 110 O BE at 0 V | | | 190 | ns | | | | output | 'HVD35 | R <sub>L</sub> = 110 Ω, <del>RE</del> at 0 V,<br>D = 3 V and S1 = Z, or | | | 490 | | | | | Propagation delay time, | 'HVD33, 'HVD38 | D = 0 V and S1 = Y, | | | 30 | | | | $t_{PLZ}$ | low-level to high-impedance | 'HVD34, 'HVD39 | See Figure 7 | | | 120 | ns | | | | output | 'HVD35 | | | | 290 | | | | | | 'HVD30 | $R_L = 110 \Omega$ , $\overline{RE}$ at 3 V, | | | 4000 | | | | t <sub>PZH2</sub> | Propagation delay time, standby to high-level output | 'HVD33 | D = 3 V and S1 = Y, or<br>D = 0 V and S1 = Z,<br>See Figure 6 | | 5000 | | ns | | | | | 'HVD30 | $R_L = 110 \Omega$ , $\overline{RE}$ at 3 V, | | | 4000 | | | | t <sub>PZL2</sub> | Propagation delay time, standby to low-level output | 'HVD33 | D = 3 V and S1 = Z, or<br>D = 0 V and S1 = Y,<br>See Figure 7 | | | 5000 | ns | | <sup>(1)</sup> All typical values at 25°C with 3.3-V supply #### **Receiver Electrical Characteristics** | | PARAME | TER | TEST CONDITIO | NS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |-------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|------------------------|-------|--------------------|-------|------| | V <sub>IT+</sub> | Positive-going differen<br>voltage | tial input threshold | $I_O = -8 \text{ mA}$ | | | | -0.02 | V | | | Negative-going | 'HVD30 | | | -0.15 | | | | | $V_{IT-}$ | differential input threshold voltage | 'HVD33 | I <sub>O</sub> = 8 mA | | -0.2 | | | V | | $V_{hys}$ | Hysteresis voltage (V <sub>I</sub> | <sub>T+</sub> – V <sub>IT</sub> ) | | | | 50 | | mV | | V <sub>IK</sub> | Enable-input clamp vo | ltage | I <sub>I</sub> = -18 mA | | -1.5 | | | V | | \/ | Output voltage | | $V_{ID} = 200 \text{ mV}, I_{O} = -8 \text{ mA}, Se$ | ee Figure 8 | 2.4 | | | V | | Vo | Output voltage | | $V_{ID} = -200 \text{ mV}, I_{O} = 8 \text{ mA}, Se$ | ee Figure 8 | | | 0.4 | V | | I <sub>O(Z)</sub> | High-impedance-state | output current | $V_O = 0$ or $V_{CC}$ , $\overline{RE}$ at $V_{CC}$ | | -1 | | 1 | μΑ | | | | $V_A$ or $V_B = 12 \text{ V}$ | | | 0.05 | 0.1 | | | | | | 'HVD31, 'HVD32,<br>'HVD34, 'HVD35, $V_A$ or $V_B = 12 \text{ V}$ , $V_{CC} = 0 \text{ V}$ Other input | | | 0.06 | 0.1 | | | | | | 'HVD37, 'HVD39 | $V_A$ or $V_B = -7 V$ | at 0 V | -0.10 | -0.04 | | | | I <sub>A</sub> or | Pue input current | | $V_A$ or $V_B = -7 V$ , $V_{CC} = 0 V$ | | -0.10 | -0.03 | | A | | $I_B$ | Bus input current | | $V_A$ or $V_B = 12 V$ | Other input at 0 V | | 0.20 | 0.35 | mA | | | | 'HVD30, 'HVD33, | $V_A$ or $V_B = 12 \text{ V}$ , $V_{CC} = 0 \text{ V}$ | | | 0.24 | 0.4 | | | | | 'HVD36, 'HVD38 | $V_A$ or $V_B = -7 \text{ V}$ | | -0.35 | -0.18 | | | | | | | $V_A$ or $V_B = -7 \text{ V}$ , $V_{CC} = 0 \text{ V}$ | | -0.25 | -0.13 | | | | I <sub>IH</sub> | Input current, RE | | V <sub>IH</sub> = 0.8 V or 2 V | | -60 | - | | μΑ | | C <sub>ID</sub> | Differential input capa | citance | $V_{ID} = 0.4 \sin (4E6\pi t) + 0.5 V,$ | DE at 0 V | | 15 | | pF | | Suppl | y Current | | | | | | | | | | | 'HVD30 | | | | 2.1 | | | | | | 'HVD31, 'HVD32 | D at 0 V or V <sub>CC</sub> and no load | | | | 6.4 | | | | | 'HVD36, 'HVD37 | | | | | 7.9 | mA | | | | 'HVD33 | RE at 0 V, D at 0 V or V <sub>CC</sub> , D | E at 0 V. | | | 1.8 | ША | | | | 'HVD34, 'HVD35 | No load (receiver enabled an | d driver | | | 2.2 | | | | | 'HVD38, 'HVD39 | disabled) | | | | 3.8 | | | | | 'HVD33, 'HVD34,<br>'HVD35, 'HVD38,<br>'HVD39 | RE at V <sub>CC</sub> , D at V <sub>CC</sub> , DE at 0<br>No load (receiver disabled an<br>disabled) | V,<br>d driver | | 0.022 | 1.5 | μΑ | | $I_{CC}$ | Supply current | 'HVD33 | | | | * | 2.1 | | | | | 'HVD34, 'HVD35 | RE at 0 V, D at 0 V or V <sub>CC</sub> , D | E at V <sub>CC</sub> , | | | 6.5 | | | | | 'HVD38 | No load (receiver enabled an enabled) | a ariver | | | 3.5 | mA | | | | 'HVD39 | | | | | 8 | | | | | 'HVD33 | | | | ÷ | 1.8 | | | | | 'HVD34, 'HVD35 | RE at V <sub>CC</sub> , D at 0 V or V <sub>CC</sub> , D | DE at V <sub>CC</sub> | | · | 6.2 | | | | | 'HVD38 | No load (receiver disabled and driver enabled) | | | | 2.5 | | | | | 'HVD39 | | | | | 7 | | <sup>(1)</sup> All typical values at 25°C with 3.3-V supply # SN65HVD30-EP, SN65HVD31-EP, SN65HVD32-EP, SN65HVD33-EP, SN65HVD34-EP SN65HVD35-EP, SN65HVD36-EP, SN65HVD37-EP, SN65HVD38-EP, SN65HVD39-EP SGLS367C-SEPTEMBER 2006-REVISED MARCH 2007 ## **Receiver Switching Characteristics** | | PARAM | TEST ( | CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | | | |--------------------|-----------------------------------------------------|---------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------|--------------------|------|------|-----|--| | | Dropogation delay time | 'HVD30, 'HVD33, 'HVD36, 'HVD38 | | | 26 | 60 | | | | | t <sub>PLH</sub> | Propagation delay time, low- to high-level output | 'HVD31, 'HVD32, 'HVD34,<br>'HVD35, 'HVD37, 'HVD39 | | | 47 | 70 | ns | | | | | Dranagation dalay time | 'HVD30, 'HVD33, 'HVD36, 'HVD38 | | | | 29 | 60 | | | | t <sub>PHL</sub> | Propagation delay time, high- to low-level output | 'HVD31, 'HVD32, 'HVD34,<br>'HVD35, 'HVD37, 'HVD39 | V <sub>ID</sub> = -1.5 V | to 1.5 V | | 49 | 70 | ns | | | t <sub>sk(p)</sub> | Pulse skew ( t <sub>PHL</sub> – t <sub>PLH</sub> ) | 'HVD30, 'HVD33, 'HVD36,<br>'HVD37, 'HVD38, 'HVD39 | | $V_{ID} = -1.5 \text{ V to } 1.5 \text{ V},$ $C_L = 15 \text{ pF}, \text{ See Figure 9}$ | | | 12 | ns | | | ( -) | | 'HVD31, 'HVD34, 'HVD32, 'HVD35 | | | | | 10 | | | | | Output signal rise time | 'HVD30 | | | | | 10 | 200 | | | t <sub>r</sub> | Output signal rise time | 'HVD33 | | | | | 18 | ns | | | t <sub>f</sub> | Output signal fall time | | | | | | 12.5 | ns | | | $t_{PHZ}$ | Output disable time from high | h level | DE at 3 V | | | | 20 | ns | | | t <sub>PZH1</sub> | Output enable time to high le | evel | DE at 3 V | $C_{L} = 15 \text{ pF},$ | | | 20 | ns | | | | Propagation delay time, | 'HVD30 | DE at 0 V | See Figure 10 | | | 4000 | 20 | | | t <sub>PZH2</sub> | standby to high-level output | 'HVD33 | DE al U V | 0 V | | | 5000 | ns | | | t <sub>PLZ</sub> | Output disable time from low level | | DE at 2 V | | | | 20 | ns | | | t <sub>PZL1</sub> | Output enable time to low lev | utput enable time to low level | | DE at 3 V $C_L = 15 \text{ pF},$ | | | 20 | ns | | | | Propagation delay time, | 'HVD30 | DE at 0 V | See Figure 11 | | 4000 | | 20 | | | t <sub>PZL2</sub> | standby to low-level output | | | | | | 5000 | ns | | <sup>(1)</sup> All typical values 25°C with 3.3-V supply SGLS367C-SEPTEMBER 2006-REVISED MARCH 2007 ## **Receiver Equalization Characteristics** over recommended operating conditions (unless otherwise noted) | ı | PARAMETER | TEST CONDIT | TIONS | | DEVICE | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |--------------------|------------------------------------|-----------------------------------------------------|-----------------------|------------------|-----------------------|--------|--------------------|-----|------| | | | | | 0 m | 'HVD36, 'HVD38 | PR | REVIEW | | | | | | | | 100 m | 'HVD33 <sup>(2)</sup> | PR | REVIEW | | | | | | | | 100 m | 'HVD36, 'HVD38 | PR | REVIEW | | | | | | | 25 Mbps | 25 Mbps 150 m | 'HVD33 <sup>(2)</sup> | PR | REVIEW | | | | | | | | 130 111 | 'HVD36, 'HVD38 | PR | REVIEW | | | | | | 200 m | 'HVD33 <sup>(2)</sup> | PR | REVIEW | | | | | | | | | 200 m | 'HVD36, 'HVD38 | PR | REVIEW | | | | | | | | | 200 m | 'HVD33 <sup>(2)</sup> | PR | REVIEW | | | | | | Pseudo-random NRZ code with a bit pattern length of | 10 Mbps | 200 111 | 'HVD36, 'HVD38 | PR | REVIEW | | ns | | | | | | 10 Mbps │250 m ├ | 'HVD33 <sup>(2)</sup> | PR | REVIEW | | | | t <sub>j(pp)</sub> | Peak-to-peak<br>eye-pattern jitter | | | | 'HVD36, 'HVD38 | PR | REVIEW | | | | | o, o pano j.no. | 2 <sup>16</sup> – 1, Belden 3105A cable | | 200 m | 'HVD33 <sup>(2)</sup> | PR | REVIEW | | | | | | | | 300 m | 'HVD36, 'HVD38 | PR | REVIEW | | | | | | | 5 Mbps | 500 m | 'HVD34 <sup>(2)</sup> | PR | REVIEW | | | | | | | 3 Minhs | 300 111 | 'HVD37, 'HVD39 | PR | REVIEW | | | | | | | | | 'HVD33 <sup>(2)</sup> | PR | REVIEW | | | | | | | 2 Mbpa | 500 m | 'HVD34 <sup>(2)</sup> | PR | REVIEW | | | | | | | 3 Mbps | 500 m | 'HVD36, 'HVD38 | PR | REVIEW | | | | | | | | | 'HVD37, 'HVD39 | PR | REVIEW | | | | | | | 1 Mbpo | 1000 m | 'HVD34 <sup>(2)</sup> | PR | REVIEW | | | | | | | 1 Mbps | 1000 111 | 'HVD37, 'HVD39 | PR | REVIEW | | | ## **Device Power Dissipation – PD** | DEVICE | TEST CONDITIONS | MIN MA | X UNI | |--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------| | 'HVD30, 'HVD36 (25 Mbps) | | | 97 | | 'HVD31, 'HVD37 (5 Mbps) | $R_L = 60 \Omega$ , $C_L = 50 pF$ ,<br>Input to D a 50% duty cycle square wave at indicated signaling rate, $T_A = 85^{\circ}C$ | 2 | 13 mW | | 'HVD32 (1 Mbps) | imput to D a 30 % duty cycle square wave at indicated signaling rate, 1 <sub>A</sub> = 65 C | | 93 | | 'HVD33, 'HVD38 (25 Mbps) | | 19 | 97 | | 'HVD34, 'HVD39 (5 Mbps) | $R_L = 60~\Omega,~C_L = 50~pF,~DE$ at $V_{CC},~\overline{RE}$ at 0 V, Input to D a 50% duty cycle square wave at indicated signaling rate, $T_A = 85^{\circ}C$ | | 93 mW | | 'HVD35 (1 Mbps) | | | 18 | <sup>(1)</sup> All typical values are at V<sub>CC</sub> = 5 V and temperature = 25°C. (2) The SN65HVD33 and the SN65HVD34 do not have receiver equalization, but are specified for comparison. #### PARAMETER MEASUREMENT INFORMATION Figure 1. Driver V<sub>OD</sub> Test Circuit and Voltage and Current Definitions Figure 2. Driver V<sub>OD</sub> With Common-Mode Loading Test Circuit Figure 3. V<sub>OD(RING)</sub> Waveform and Definitions $V_{\text{OD(RING)}}$ is measured at four points on the output waveform, corresponding to overshoot and undershoot from the $V_{\text{OD(H)}}$ and $V_{\text{OD(L)}}$ steady state values. Input: PRR = 500 kHz, 50% Duty Cycle, $t_{\rm f}$ < 6 ns, $t_{\rm f}$ < 6 ns, $Z_{\rm O}$ = 50 $\Omega$ Figure 4. Test Circuit and Definitions for Driver Common-Mode Output Voltage #### PARAMETER MEASUREMENT INFORMATION (continued) A. Generator: PRR = 500 kHz, 50% Duty Cycle, $t_{\rm r}$ < 6 ns, $t_{\rm f}$ < 6 ns, $Z_{\rm O}$ = 50 $\Omega$ Figure 5. Driver Switching Test Circuit and Voltage Waveforms - A. Generator: PRR = 500 kHz, 50% Duty Cycle, $t_r$ < 6 ns, $t_f$ < 6 ns, $Z_O$ = 50 $\Omega$ - B. C<sub>I</sub> Includes Fixture and Instrumentation Capacitance Figure 6. Driver High-Level Output Enable and Disable Time Test Circuit and Voltage Waveforms A. Generator: PRR = 500 kHz, 50% Duty Cycle, $t_r$ < 6 ns, $t_f$ < 6 ns, $Z_O$ = 50 $\Omega$ Figure 7. Driver Low-Level Output Enable and Disable Time Test Circuit and Voltage Waveforms Figure 8. Receiver Voltage and Current Definitions ## PARAMETER MEASUREMENT INFORMATION (continued) - A. C<sub>L</sub> Includes Fixture and Instrumentation Capacitance - B. Generator: PRR = 500 kHz, 50% Duty Cycle, $t_r < 6$ ns, $t_f < 6$ ns, $Z_O = 50 \Omega$ Figure 9. Receiver Switching Test Circuit and Voltage Waveforms A. Generator: PRR = 500 kHz, 50% Duty Cycle, $t_{\rm r}$ < 6 ns, $t_{\rm f}$ < 6 ns, $Z_{\rm O}$ = 50 $\Omega$ Figure 10. Receiver High-Level Enable and Disable Time Test Circuit and Voltage Waveforms A. Generator: PRR = 500 kHz, 50% Duty Cycle, $t_{\rm r}$ < 6 ns, $t_{\rm f}$ < 6 ns, $Z_{\rm O}$ = 50 $\Omega$ Figure 11. Receiver Enable Time From Standby (Driver Disabled) ## **PARAMETER MEASUREMENT INFORMATION (continued)** Figure 12. Test Circuit, Transient Over Voltage Test #### **DEVICE INFORMATION** #### **Low-Power Standby Mode** When both the driver and receiver are disabled (DE low and RE high), the device is in standby mode. If the enable inputs are in this state for less than 60 ns, the device does not enter standby mode. This guards against inadvertently entering standby mode during driver/receiver enabling. Only when the enable inputs are held in this state for 300 ns or more, the device is assured to be in standby mode. In this low-power standby mode, most internal circuitry is powered down, and the supply current is typically less than 1 nA. When either the driver or the receiver is re-enabled, the internal circuitry becomes active. Figure 13. Low-Power Standby Logic Diagram If only the driver is re-enabled (DE transitions to high), the driver outputs are driven according to the D input after the enable times given by $t_{PZH2}$ and $t_{PZL2}$ in the driver switching characteristics. If the D input is open when the driver is enabled, the driver outputs defaults to A high and B low, in accordance with the driver fail-safe feature. If only the receiver is re-enabled ( $\overline{RE}$ transitions to low), the receiver output is driven according to the state of the bus inputs (A and B) after the enable times given by $t_{PZH2}$ and $t_{PZL2}$ in the receiver switching characteristics. If there is no valid state on the bus, the receiver responds as described in the fail-safe operation section. If both the receiver and driver are re-enabled simultaneously, the receiver output is driven according to the state of the bus inputs (A and B) and the driver output is driven according to the D input. Note that the state of the active driver affects the inputs to the receiver. Therefore, the receiver outputs are valid as soon as the driver outputs are valid. #### **DEVICE INFORMATION (continued)** #### **FUNCTION TABLES** ## SN65HVD33, SN65HVD34, SN65HVD35, SN65HVD38, SN65HVD39 DRIVER<sup>(1)</sup> | IN | PUTS | OUTPUTS | | | | |------|-----------|---------|---|--|--| | D | DE | Y | Z | | | | Н | Н | Н | L | | | | L | Н | L | Н | | | | Х | L or open | Z | Z | | | | Open | Н | L | Н | | | (1) H = high level, L = low level, Z = high impedance, X = irrelevant ## Table 1. SN65HVD33, SN65HVD34, SN65HVD35, SN65HVD38, SN65HVD39 RECEIVERSLLS6651132<sup>(1)</sup> | DIFFERENTIAL INPUTS $V_{ID} = V_{(A)} - V_{(B)}$ | ENABLE<br>RE | OUTPUT<br>R | |-----------------------------------------------------------|--------------|-------------| | $V_{ID} \le -0.2 \text{ V}$ | L | L | | $-0.2 \text{ V} < \text{V}_{\text{ID}} < -0.02 \text{ V}$ | L | ? | | -0.02 V ≤ V <sub>ID</sub> | L | Н | | X | H or open | Z | | Open circuit | L | Н | | Idle circuit | L | Н | | Short circuit, $V_{(A)} = V_{(B)}$ | L | Н | <sup>(1)</sup> H = high level, L = low level, Z = high impedance, X = irrelevant, ? = indeterminate ## SN65HVD30, SN65HVD31, SN65HVD32, SN65HVD36, SN65HVD37 DRIVER<sup>(1)</sup> | INPUT | OUTPUTS | | | | |-------|---------|---|--|--| | D | Y | Z | | | | Н | Н | L | | | | L | L | Н | | | | Open | L | Н | | | <sup>(1)</sup> H = high level, L = low level ## SN65HVD30, SN65HVD31, SN65HVD32, SN65HVD36, SN65HVD37 RECEIVER<sup>(1)</sup> | DIFFERENTIAL INPUTS V <sub>ID</sub> = V <sub>(A)</sub> - V <sub>(B)</sub> | OUTPUT<br>R | |---------------------------------------------------------------------------|-------------| | V <sub>ID</sub> ≤ −0.15 V | L | | -0.15 V < V <sub>ID</sub> < −0.02 V | ? | | -0.02 V ≤ V <sub>ID</sub> | Н | | Open circuit | Н | | Idle circuit | Н | | Short circuit, V <sub>(A)</sub> = V <sub>(B)</sub> | Н | <sup>(1)</sup> H = high level, L = low level, ? = indeterminate #### **EQUIVALENT INPUT AND OUTPUT SCHEMATIC DIAGRAMS** | | R1/R2 | R3 | |----------------------------------------------------------------------------|-------|--------| | SN65HVD30, SN65HVD33, SN65HVD36, SN65HVD38 | 9 kΩ | 45 kΩ | | SN65HVD31, SN65HVD32, SN65HVD34, SN65HVD35 SN65HVD37, SN65HVD38, SN65HVD39 | 36 kΩ | 180 kΩ | #### TYPICAL CHARACTERISTICS 'HVD31, 'HVD34 RMS SUPPLY CURRENT VS SIGNALING RATE 60 T<sub>A</sub> = 25°C R<sub>L</sub> = 54 Ω RE = V<sub>CC</sub> C<sub>L</sub> = 50 pF 55 - DE = V<sub>CC</sub> 45 45 35 Figure 14. Signaling Rate - Mbps Figure 15. 3 5 #### 'HVD32, 'HVD35 RMS SUPPLY CURRENT VS SIGNALING RATE 30 0 1 Figure 16. #### TYPICAL CHARACTERISTICS (continued) Figure 17. Figure 19. Figure 18. V<sub>1</sub> - Bus Input Voltage - V # DRIVER HIGH-LEVEL OUTPUT CURRENT VS HIGH-LEVEL OUTPUT VOLTAGE Figure 20. ## **TYPICAL CHARACTERISTICS (continued)** ## DRIVER DIFFERENTIAL OUTPUT VOLTAGE #### Figure 21. # DRIVER OUTPUT CURRENT vs SUPPLY VOLTAGE Figure 22. .com 25-Sep-2007 #### PACKAGING INFORMATION | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | SN65HVD30MDREP | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN65HVD33MDREP | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | V62/06634-01XE | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | V62/06634-04YE | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## D (R-PDSO-G14) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end. - Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side. - E. Reference JEDEC MS-012 variation AB. ## D (R-PDSO-G8) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end. - Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side. - E. Reference JEDEC MS-012 variation AA. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |-----------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | RFID | www.ti-rfid.com | Telephony | www.ti.com/telephony | | Low Power<br>Wireless | www.ti.com/lpw | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2007, Texas Instruments Incorporated