May 1998 ### 74LVQ374 # Low Voltage Octal D-Type Flip-Flop with 3-STATE Outputs ### **General Description** The LVQ374 is a high-speed, low-power octal D-type flip-flop featuring separate D-type inputs for each flip-flop and 3-STATE outputs for bus-oriented applications. A buffered Clock (CP) and Output Enable (OE) are common to all flip-flops. #### **Features** - Ideal for low power/low noise 3.3V applications - Implements patented EMI reduction circuitry - Available in SOIC JEDEC, SOIC EIAJ and QSOP packages - Guaranteed simultaneous switching noise level and dynamic threshold performance - Improved latch-up immunity - Guaranteed incident wave switching into 75Ω - 4 kV minimum ESD immunity - Buffered positive edge-triggered clock - 3-STATE outputs drive bus lines or buffer memory address registers ## **Ordering Code:** | Order Number Package Number Package Description | | | | | |-------------------------------------------------|-------|-----------------------------------------------------------------------|--|--| | 74LVQ374SC | M20B | 20-Lead (0.300" Wide) Molded Small Outline Package, SOIC JEDEC | | | | 74LVQ374SJ | M20D | 20-Lead Molded Shrink Small Outline Package, SOIC EIAJ | | | | 74LVQ374QSC | MQA20 | 20-Lead (0.150" Wide) Molded Shrink Small Outline Package, SOIC JEDEC | | | Devices also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. #### Logic Symbols #### **Connection Diagram** ## Pin Assignment for SOIC and QSOP ### **Pin Descriptions** | Pin Names | Description | |--------------------------------|-----------------------------| | D <sub>0</sub> -D <sub>7</sub> | Data Inputs | | CP | Clock Pulse Input | | ŌĒ | 3-STATE Output Enable Input | | O <sub>0</sub> -O <sub>7</sub> | 3-STATE Outputs | #### **Truth Table** | | Outputs | | | |----------------|---------|----|----------------| | D <sub>n</sub> | CP | ŌĒ | O <sub>n</sub> | | Н | ~ | L | Н | | L | ~ | L | L | | X | X | Н | Z | - H = HIGH Voltage Level - L = LOW Voltage Level - X = Immaterial - Z = High Impedance ✓ = LOW-to-HIGH Transition #### **Functional Description** The LVQ374 consists of eight edge-triggered flip-flops with individual D-type inputs and 3-STATE true outputs. The buffered clock and buffered Output Enable are common to all flip-flops. The eight flip-flops will store the state of their individual D-type inputs that meet the setup and hold time re- quirements on the LOW-to-HIGH Clock (CP) transition. With the Output Enable ( $\overline{OE}$ ) LOW, the contents of the eight flip-flops are available at the outputs. When the $\overline{OE}$ is HIGH, the outputs go to the high impedance state. Operation of the OE input does not affect the state of the flip-flops. #### **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. #### **Absolute Maximum Ratings** (Note 1) Supply Voltage (V<sub>CC</sub>) -0.5V to +7.0V DC Input Diode Current (IIK) DC Output Diode Current (I<sub>OK</sub>) DC Output Voltage ( $V_O$ ) -0.5V to $V_{CC}$ + 0.5V DC Output Source or Sink Current (I<sub>O</sub>) ±50 mA -65°C to +150°C DC $V_{CC}$ or Ground Current ( $I_{CC}$ or $I_{GND}$ ) $\pm 400$ mA Storage Temperature (T<sub>STG</sub>) DC Latch-Up Source or Sink Current ±300 mA ## Recommended Operating Conditions (Note 2) Minimum Input Edge Rate (ΔV/Δt) V<sub>IN</sub> from 0.8V to 2.0V V<sub>CC</sub> @ 3.0V 125 mV/ns Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. Note 2: Unused inputs must be held HIGH or LOW. They may not float. #### **DC Electrical Characteristics** | Symbol | Parameter | V <sub>cc</sub> (V) | $T_A = +25^{\circ}C$ $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | | T <sub>A</sub> = -40°C to +85°C | Units | Conditions | | |------------------|---------------------------------|---------------------|-------------------------------------------------------------|-------|---------------------------------|-------|---------------------------------------------------------------|--| | | | | | | | | | | | V <sub>IH</sub> | Minimum High Level | 3.0 | 1.5 | 2.0 | 2.0 | V | V <sub>OUT</sub> = 0.1V | | | | Input Voltage | | | | | | or V <sub>CC</sub> - 0.1V | | | V <sub>IL</sub> | Maximum Low Level | 3.0 | 1.5 | 0.8 | 0.8 | V | V <sub>OUT</sub> = 0.1V | | | | Input Voltage | | | | | | or V <sub>CC</sub> – 0.1V | | | V <sub>OH</sub> | Minimum High Level | 3.0 | 2.99 | 2.9 | 2.9 | V | I <sub>OUT</sub> = -50 μA | | | | Output Voltage | 3.0 | | 2.58 | 2.48 | V | V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> (Note 3) | | | | | | | | | | I <sub>OH</sub> = -12 mA | | | V <sub>OL</sub> | Maximum Low Level | 3.0 | 0.002 | 0.1 | 0.1 | V | I <sub>OUT</sub> = 50 μA | | | | Output Voltage | 3.0 | | 0.36 | 0.44 | V | V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub> (Note 3) | | | | | | | | | | I <sub>OL</sub> = 12 mA | | | I <sub>IN</sub> | Maximum Input | 3.6 | | ±0.1 | ±1.0 | μΑ | V <sub>I</sub> = V <sub>CC</sub> , GND | | | | Leakage Current | | | | | | | | | I <sub>OLD</sub> | Minimum Dynamic | 3.6 | | | 36 | mA | V <sub>OLD</sub> = 0.8V Max (Note 5) | | | I <sub>OHD</sub> | Output Current (Note 4) | 3.6 | | | -25 | mA | V <sub>OHD</sub> = 2.0V Min (Note 5) | | | I <sub>CC</sub> | Maximum Quiescent | 3.6 | | 4.0 | 40.0 | μA | V <sub>IN</sub> = V <sub>CC</sub> or GND | | | | Supply Current | | | | | | | | | l <sub>OZ</sub> | Maximum 3-STATE | | | | | | V <sub>I</sub> (OE) = V <sub>IL</sub> , V <sub>IH</sub> | | | | Leakage Current | 3.6 | | ±0.25 | ±2.5 | μΑ | V <sub>I</sub> = V <sub>CC</sub> , GND | | | | | | | | | | V <sub>O</sub> = V <sub>CC</sub> , GND | | | V <sub>OLP</sub> | Quiet Output | 3.3 | 0.5 | 0.8 | | V | (Notes 6, 7) | | | | Maximum Dynamic V <sub>OL</sub> | | | | | | | | | V <sub>OLV</sub> | Quiet Output | 3.3 | -0.3 | -0.8 | | V | (Notes 6, 7) | | | | Minimum Dynamic V <sub>OL</sub> | | | | | | | | | V <sub>IHD</sub> | Maximum High Level | 3.3 | 1.7 | 2.0 | | V | (Notes 6, 8) | | | | Dynamic Input Voltage | | | | | | | | | V <sub>ILD</sub> | Maximum Low Level | 3.3 | 1.6 | 0.8 | | V | (Notes 6, 8) | | | | Dynamic Input Voltage | | | | | | | | Note 3: All outputs loaded; thresholds on input associated with output under test. Note 4: Maximum test duration 2.0 ms, one output loaded at a time. Note 5: Incident wave switching on transmission lines with impedances as low as $75\Omega$ for commercial temperature range is guaranteed for 74LVQ. Note 6: Worst case package. Note 7: Max number of outputs defined as (n). Data inputs are driven 0V to 3.3V; one output at GND. Note 8: Max number of Data Inputs (n) switching. (n – 1) inputs switching 0V to 3.3V. Input-under-test switching: 3.3V to threshold (V<sub>ILD</sub>), 0V to threshold (V<sub>IHD</sub>), f = 1 MHz. ## **AC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub><br>(V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF | | | T <sub>A</sub> = -40°C to +85°C<br>C <sub>L</sub> = 50 pF | | Units | |-------------------|--------------------------------|------------------------|--------------------------------------------------|------|------|-----------------------------------------------------------|------|-------| | | | | Min | Тур | Max | Min | Max | | | f <sub>max</sub> | Maximum Clock Frequency | 2.7 | 55 | | | 50 | | MHz | | | | 3.3 ±0.3 | 75 | | | 70 | | | | t <sub>PLH</sub> | Propagation Delay | 2.7 | 3.0 | 11.4 | 18.3 | 3.0 | 19.0 | ns | | t <sub>PHL</sub> | CP to O <sub>n</sub> | 3.3 ±0.3 | 3.0 | 9.5 | 13.0 | 3.0 | 13.5 | | | t <sub>PZL</sub> | Output Enable Time | 2.7 | 3.0 | 11.4 | 18.3 | 3.0 | 19.0 | ns | | t <sub>PZH</sub> | | 3.3 ±0.3 | 3.0 | 9.5 | 13.0 | 3.0 | 13.5 | | | t <sub>PHZ</sub> | Output Disable Time | 2.7 | 1.0 | 11.4 | 20.4 | 1.0 | 21.0 | ns | | t <sub>PLZ</sub> | 7 | 3.3 ±0.3 | 1.0 | 9.5 | 14.5 | 1.0 | 15.0 | | | t <sub>OSHL</sub> | Output to Output Skew (Note 9) | 2.7 | | 1.0 | 1.5 | | 1.5 | ns | | toslh | CP to O <sub>n</sub> | 3.3 ±0.3 | | 1.0 | 1.5 | | 1.5 | | Note 9: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH to LOW (t<sub>OSHL</sub>) or LOW to HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design. ## **AC Operating Requirements** | Symbol | Parameter | V <sub>CC</sub> (V) | T <sub>A</sub> = +25°C<br>C <sub>L</sub> = 50 pF<br>Typ Guara | | T <sub>A</sub> = 40°C- to +85°C<br>C <sub>L</sub> = 50 pF | Units | |----------------|-------------------------|---------------------|---------------------------------------------------------------|-----|-----------------------------------------------------------|-------| | | | | | | inteed Minimum | | | t <sub>S</sub> | Setup Time, HIGH or LOW | 2.7 | 0 | 4.0 | 4.5 | ns | | | D <sub>n</sub> to CP | 3.3 ±0.3 | 0 | 3.0 | 3.0 | | | t <sub>H</sub> | Hold Time, HIGH or LOW | 2.7 | 0 | 1.5 | 1.5 | ns | | | D <sub>n</sub> to CP | 3.3 ±0.3 | 0 | 1.5 | 1.5 | | | t <sub>W</sub> | CP Pulse Width, | 2.7 | 2.4 | 5.0 | 6.0 | ns | | | HIGH or LOW | 3.3 ±0.3 | 2.0 | 4.0 | 4.0 | | ## Capacitance | Symbol | Parameter | Тур | Units | Conditions | |---------------------------|-------------------------------|-----|-------|------------------------| | C <sub>IN</sub> | Input Capacitance | 4.5 | pF | V <sub>CC</sub> = Open | | C <sub>PD</sub> (Note 10) | Power Dissipation Capacitance | 39 | pF | V <sub>CC</sub> = 3.3V | Note 10: $C_{PD}$ is measured at 10 MHz. #### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 20-Lead (0.150" Wide) Molded Shrink Small Outline Package, SOIC JEDEC (also known as QSOP) Package Number MQA20 #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DE-VICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMI-CONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - 2. A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. ## Fairchild Semiconductor Corporation Americas Customer Response Center Tel: 1-888-522-5372 Fax: 972-910-8036 #### Fairchild Semiconductor Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 8 141-35-0 English Tel: +44 (0) 1 793-85-68-56 Italy Tel: +39 (0) 2 57 5631 Fairchild Semiconductor Hong Kong Ltd. 8/F Room 808 Empire Centre 68 Mody Road, Tsimshatsui East Kowloon, Hong Kong Fax: 852-2722-8383 Fairchild Semiconductor Japan Ltd. 4F, Natsume BI, 2-18-6 Yushima, Bunkyo-ku, Tokyo 113-0034, Japan Tel: 81-3-3818-8840 Fax: 81-3-3818-8450 www.fairchildsemi.com