

October 1988 Revised March 2000

# **DM74LS533 Octal Transparent Latch with 3-STATE Outputs**

## **General Description**

The DM74LS533 consists of eight latches with 3-STATE outputs for bus organized system applications. The flipflops appear transparent to the data when Latch Enable (LE) is HIGH. When LE is LOW, the data that meets the setup times is latched. Data appears on the bus when the Output Enable (OE) is LOW. When OE is HIGH the bus output is in the high impedance state. The DM74LS533 is the same as the DM74LS373, except that the outputs are inverted. For detailed specifications please see the DM74LS373 data sheet, but note that the propagation delays from data to output are 5.0 ns longer for the DM74LS533 than for the DM74LS373.

### **Features**

- Eight latches in a single package
- 3-STATE outputs for bus interfacing

# **Ordering Code:**

|   | Order Number Package Number |      | Package Description                                                       |  |
|---|-----------------------------|------|---------------------------------------------------------------------------|--|
|   | DM74LS533WM                 | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide |  |
| ١ | DM74LS533N                  | N20A | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide     |  |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

# **Logic Symbol**



V<sub>CC</sub> = Pin 20 GND = Pin 10

# **Connection Diagram**



### **Pin Descriptions**

| Pin Names                      | Description                      |
|--------------------------------|----------------------------------|
| D0, D7                         | Data Inputs                      |
| LE<br>OE                       | Latch Enable Input (Active HIGH) |
| ŌĒ                             | Output Enable Input (Active LOW) |
| <del>0</del> 0- <del>0</del> 7 | Complementary 3-STATE Outputs    |

#### **Function Table**

| OUTPUT<br>Enable | Latch<br>Enable | D | Output             |
|------------------|-----------------|---|--------------------|
| L                | Н               | Н | L                  |
| L                | Н               | L | OF AHA PROPERTY.   |
| L                | L               | X | $\overline{Q}_{O}$ |
| H                | X               | X | Z                  |

- L = LOW State
- H = HIGH State X = Don't Care
- Z = High Impedance State
- $\overline{Q}_{O}$  = Previous Condition of  $\overline{O}$

© 2000 Fairchild Semiconductor Corporation

www.fairchildsemi.com



# Absolute Maximum Ratings(Note 1)

Supply Voltage 7V Input Voltage 7V Operating Free Air Temperature Range  $0^{\circ}\text{C to } +70^{\circ}\text{C}$  Storage Temperature Range  $-65^{\circ}\text{C to } +150^{\circ}\text{C}$ 

Note 1: The "Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

# **Recommended Operating Conditions**

| Symbol          | Parameter                      | Min  | Nom | Max  | Units |
|-----------------|--------------------------------|------|-----|------|-------|
| V <sub>CC</sub> | Supply Voltage                 | 4.75 | 5   | 5.25 | V     |
| V <sub>IH</sub> | High Level Input Voltage       | 2    |     |      | V     |
| V <sub>IL</sub> | Low Level Input Voltage        |      |     | 0.8  | V     |
| I <sub>OH</sub> | High Level Output Current      |      |     | -2.6 | mA    |
| I <sub>OL</sub> | Low Level Output Current       |      |     | 24   | mA    |
| T <sub>A</sub>  | Free Air Operating Temperature | 0    |     | 70   | °C    |

#### **Electrical Characteristics**

Over recommended operating free air temperature range (unless otherwise noted)

| Symbol           | Parameter                          | Conditions                                     | Min | Typ<br>(Note 2) | Max   | Units |
|------------------|------------------------------------|------------------------------------------------|-----|-----------------|-------|-------|
| VI               | Input Clamp Voltage                | V <sub>CC</sub> = Min, I <sub>I</sub> = -18 mA |     |                 | -1.5  | V     |
| V <sub>OH</sub>  | HIGH Level Output Voltage          | $V_{CC} = Min, I_{OH} = Max,$ $V_{II} = Max$   | 2.4 | 3.4             |       | V     |
| V <sub>OL</sub>  | LOW Level Output Voltage           | $V_{CC} = Min, I_{OL} = Max,$ $V_{IH} = Min$   |     | 0.35            | 0.5   | V     |
|                  |                                    | I <sub>OL</sub> = 12 mA, V <sub>CC</sub> = Min |     |                 | 0.4   |       |
| I <sub>I</sub>   | Input Current @ Max Input Voltage  | $V_{CC} = Max, V_I = 7V$                       |     |                 | 0.1   | mA    |
| I <sub>IH</sub>  | HIGH Level Input Current           | $V_{CC} = Max, V_I = 2.7V$                     |     |                 | 20    | μΑ    |
| I <sub>IL</sub>  | LOW Level Input Current            | $V_{CC} = Max, V_I = 0.4V$                     |     |                 | -0.4  | mA    |
| I <sub>OS</sub>  | Short Circuit Output Current       | V <sub>CC</sub> = Max<br>(Note 3)              | -20 |                 | -100  | mA    |
| I <sub>CCZ</sub> | Supply Current                     | V <sub>CC</sub> = Max                          |     |                 | 46    | mA    |
| I <sub>OZL</sub> | 3-STATE Output Off<br>Current LOW  | $V_{CC} = V_{CCH}$ $V_{OZL} = 0.4V$            |     |                 | -20.0 | μА    |
| I <sub>OZH</sub> | 3-STATE Output Off<br>Current HIGH | $V_{CC} = V_{CCH}$ $V_{OZH} = 2.7V$            |     |                 | 20.0  | μА    |

Note 2: All typicals are at  $V_{CC} = 5V$ ,  $T_A = 25^{\circ}C$ .

Note 3: Not more than one output should be shorted at a time, and the duration should not exceed one second.

## **Switching Characteristics**

 $V_{CC} = +5.0V, T_A = +25^{\circ}C$ 

| Symbol           | Parameter                             | $C_L = 50 \text{ pF}$ $R_L = 2  k\Omega$ |     | Units |  |
|------------------|---------------------------------------|------------------------------------------|-----|-------|--|
|                  |                                       | Min                                      | Max |       |  |
| t <sub>PLH</sub> | Propagation Delay                     |                                          | 23  | ns    |  |
| t <sub>PHL</sub> | Data to $\overline{Q}_{x}$            |                                          | 23  |       |  |
| t <sub>PLH</sub> | Propagation Delay                     |                                          | 30  | ns    |  |
| t <sub>PHL</sub> | LE to $\overline{\mathbb{Q}}_{X}$     |                                          | 25  |       |  |
| t <sub>PZL</sub> | Output Enable Time                    |                                          | 22  | ns    |  |
| t <sub>PZH</sub> | $\overline{OE}$ to $\overline{Q}_{X}$ |                                          | 20  |       |  |
| t <sub>PHZ</sub> | Output Enable Time                    |                                          | 20  | ns    |  |
| t <sub>PLZ</sub> | $\overline{OE}$ to $\overline{Q}_x$   |                                          | 25  |       |  |





20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N20A

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com